

Technical documentation





SBOS728A – FEBRUARY 2015 – REVISED MARCH 2021

INA225-01

INA225-Q1 AEC-Q100, 36-V, Bidirectional Current Sense Amplifier With Four Pin-Selectable Gain Settings

## **1** Features

Texas

• AEC-Q100 qualified:

INSTRUMENTS

- Temperature grade 1: -40 °C to +125 °C
- HBM ESD classification 2
- CDM ESD classification C4B
- Functional Safety-Capable
  - Documentation available to aid functional safety system design
- Wide common-mode range: 0 V to 36 V
- Offset voltage: ±150 µV (maximum, all gains)
- Offset voltage drift: 0.5 µV/°C (maximum)
- Gain accuracy, over temperature (maximum):
  - 25 V/V, 50 V/V: ±0.15%
  - 100 V/V: ±0.2%
  - 200 V/V: ±0.3%
  - 10-ppm/°C gain drift
- Bandwidth: 250 kHz (gain = 25 V/V)
- Programmable gains:
  - G1 = 25 V/V
  - G2 = 50 V/V
  - G3 = 100 V/V
  - G4 = 200 V/V
- Quiescent current: 350 µA (maximum)
- Package: 8-pin VSSOP

## 2 Applications

- Automotive lighting
- Body control module
- Motor control
- Valve control
- Cluster
- · Central control module

## 3 Description

The INA225-Q1 is a voltage-output, current-sense amplifier that senses drops across current-sensing resistors at common-mode voltages that vary from 0 V to 36 V, independent of the supply voltage. The device is a bidirectional, current-shunt monitor that allows an external reference to be used to measure current flowing in both directions across a currentsensing resistor.

Four discrete gain levels are selectable using the two gain-select terminals (GS0 and GS1) to program gains of 25 V/V, 50 V/V, 100 V/V, and 200 V/V. The low-offset, zero-drift architecture and precision gain values enable current-sensing with maximum drops across the shunt as low as 10 mV of full-scale, while maintaining very high accuracy measurements over the entire operating temperature range.

The device operates from a single +2.7-V to +36-V power supply, drawing a maximum of 350  $\mu$ A of supply current. The device is specified over the extended operating temperature range of -40 °C to +125 °C, and is offered in a VSSOP-8 package.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| INA225-Q1   | VSSOP (8) | 3.00 mm x 3.00 mm |

(1) For all available packages, see the package option addendum at the end of the data sheet.



**Typical Application** 



## **Table of Contents**

| 1 Features                                  | 1              |
|---------------------------------------------|----------------|
| 2 Applications                              | 1              |
| 3 Description                               | 1              |
| 4 Revision History                          | 2              |
| 5 Pin Configuration and Functions           | 3              |
| 6 Specifications                            | 4              |
| 6.1 Absolute Maximum Ratings <sup>(1)</sup> | 4              |
| 6.2 ESD Ratings                             | 4              |
| 6.3 Recommended Operating Conditions        | 4              |
| 6.4 Thermal Information                     | 4              |
| 6.5 Electrical Characteristics              | <mark>5</mark> |
| 6.6 Typical Characteristics                 | 7              |
| 7 Detailed Description                      | 13             |
| 7.1 Overview                                | 13             |
| 7.2 Functional Block Diagram                | 13             |
| 7.3 Feature Description                     |                |
| 7.4 Device Functional Modes                 |                |

| 8 Applications and Implementation                  | 19 |
|----------------------------------------------------|----|
| 8.1 Application Information                        | 19 |
| 8.2 Typical Applications                           | 19 |
| 9 Power Supply Recommendations                     |    |
| 10 Layout                                          | 25 |
| 10.1 Layout Guidelines                             |    |
| 10.2 Layout Example                                |    |
| 11 Device and Documentation Support                |    |
| 11.1 Documentation Support                         |    |
| 11.2 Receiving Notification of Documentation Updat |    |
| 11.3 Support Resources                             | 26 |
| 11.4 Trademarks                                    | 26 |
| 11.5 Electrostatic Discharge Caution               | 26 |
| 11.6 Glossary                                      |    |
| 12 Mechanical, Packaging, and Orderable            |    |
| Information                                        | 26 |
|                                                    |    |
|                                                    |    |

## **4 Revision History**

| Cł | hanges from Revision * (February 2015) to Revision A (March 2021)                              | Page                            | е |
|----|------------------------------------------------------------------------------------------------|---------------------------------|---|
| •  | Updated the numbering format for tables, figures, and cross-references throughout the document | · · · · · · · · · · · · ·       | 1 |
| •  | Added Functional Safety bullets to the Features                                                | · · · · · · · · · · · · · · · · | 1 |
| •  | Added title to key graphic                                                                     | · · · · · · · · · · ·           | 1 |
|    | Added 25 kΩ value to R <sub>INT</sub> in <i>Input Filtering</i>                                |                                 |   |
|    |                                                                                                |                                 |   |



## **5** Pin Configuration and Functions



## Figure 5-1. DGK Package VSSOP-8 (Top View)

#### Table 5-1. Pin Functions

| PIN                                                                                                                                                               |      | I/O                                                                                                                                     | DESCRIPTION                               |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--|
| NO.                                                                                                                                                               | NAME |                                                                                                                                         | DESCRIPTION                               |  |
| 1                                                                                                                                                                 | IN+  | Analog input                                                                                                                            | Connect to supply side of shunt resistor. |  |
| 2                                                                                                                                                                 | GND  | Analog                                                                                                                                  | Ground                                    |  |
| 3                                                                                                                                                                 | Vs   | Analog                                                                                                                                  | Power supply, 2.7 V to 36 V               |  |
| 4                                                                                                                                                                 | OUT  | Analog output                                                                                                                           | Output voltage                            |  |
| 5                                                                                                                                                                 | GS0  | GS0 Digital input Gain select. Connect to V <sub>S</sub> or GND.<br>Table 7-3 lists terminal settings and the corresponding gain value. |                                           |  |
| 6         GS1         Digital input         Gain select. Connect to V <sub>S</sub> or GND.<br>Table 7-3 lists terminal settings and the corresponding gain value. |      |                                                                                                                                         |                                           |  |
| 7                                                                                                                                                                 | REF  | Analog input                                                                                                                            | Reference voltage, 0 V to V <sub>S</sub>  |  |
| 8                                                                                                                                                                 | IN–  | Analog input                                                                                                                            | Connect to load side of shunt resistor.   |  |



## 6 Specifications 6.1 Absolute Maximum Ratings<sup>(1)</sup>

Over operating free-air temperature range, unless otherwise noted.

|                                                                  |                                                        | MIN       | MAX                     | UNIT |
|------------------------------------------------------------------|--------------------------------------------------------|-----------|-------------------------|------|
| Supply voltage                                                   |                                                        |           | +40                     | V    |
| Analog inputs, V <sub>IN+</sub> , V <sub>IN</sub> <sup>(2)</sup> | Differential (V <sub>IN+</sub> ) – (V <sub>IN-</sub> ) | -40       | +40                     | V    |
| Analog inputs, $v_{IN+}$ , $v_{IN-}$                             | Common-mode <sup>(3)</sup>                             | GND – 0.3 | +40                     | V    |
| REF, GS0, and GS1 inputs                                         |                                                        | GND – 0.3 | (V <sub>S</sub> ) + 0.3 | V    |
| Output                                                           |                                                        | GND – 0.3 | (V <sub>S</sub> ) + 0.3 | V    |
|                                                                  | Operating, T <sub>A</sub>                              | -55       | +150                    | °C   |
| Temperature                                                      | Junction, T <sub>J</sub>                               |           | +150                    | °C   |
|                                                                  | Storage, T <sub>stg</sub>                              | -65       | +150                    | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2)  $V_{IN+}$  and  $V_{IN-}$  are the voltages at the IN+ and IN- terminals, respectively.

(3) Input voltage at any terminal may exceed the voltage shown if the current at that terminal is limited to 5 mA.

### 6.2 ESD Ratings

|                    |                              |                                                         | VALUE | UNIT |
|--------------------|------------------------------|---------------------------------------------------------|-------|------|
| V                  |                              | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2500 | N/   |
| V <sub>(ESD)</sub> | SD) Electrostatic discriarge | Charged-device model (CDM), per AEC Q100-011            | ±1000 | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### **6.3 Recommended Operating Conditions**

Over operating free-air temperature range, unless otherwise noted.

|                 |                                | MIN | NOM | MAX  | UNIT |
|-----------------|--------------------------------|-----|-----|------|------|
| V <sub>CM</sub> | Common-mode input voltage      |     | 12  |      | V    |
| Vs              | Operating supply voltage       |     | 5   |      | V    |
| T <sub>A</sub>  | Operating free-air temperature | -40 |     | +125 | °C   |

#### 6.4 Thermal Information

|                       |                                              | INA225-Q1   |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGK (VSSOP) | UNIT |
|                       |                                              | 8 PINS      |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 163.6       |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 57.7        |      |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 84.7        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 6.5         | C/VV |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 83.2        |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



### 6.5 Electrical Characteristics

At T<sub>A</sub> = +25 °C, V<sub>SENSE</sub> = V<sub>IN+</sub> – V<sub>IN-</sub>, V<sub>S</sub> = +5 V, V<sub>IN+</sub> = 12 V, and V<sub>REF</sub> = V<sub>S</sub> / 2, unless otherwise noted.

|                      | PARAMETER                                 | CONDITIONS                                                                                                             | MIN   | TYP                   | MAX                   | UNIT   |
|----------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------|-----------------------|-----------------------|--------|
| INPUT                |                                           |                                                                                                                        |       |                       |                       |        |
| V <sub>CM</sub>      | Common-mode input range                   | $T_A = -40 \text{ °C to } +125 \text{ °C}$                                                                             | 0     |                       | 36                    | V      |
| CMR                  | Common-mode rejection                     | $V_{IN+} = 0 V \text{ to } +36 V, V_{SENSE} = 0 mV,$<br>$T_A = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}$ | 95    | 105                   |                       | dB     |
| V <sub>OS</sub>      | Offset voltage, RTI <sup>(1)</sup>        | V <sub>SENSE</sub> = 0 mV                                                                                              |       | ±75                   | ±150                  | μV     |
| dV <sub>OS</sub> /dT | RTI vs. temperature                       | $T_A = -40 \degree C$ to +125 $\degree C$                                                                              |       | 0.2                   | 0.5                   | µV/°C  |
| PSRR                 | Power-supply rejection ratio              | $V_{SENSE}$ = 0 mV, $V_{REF}$ = 2.5 V,<br>$V_{S}$ = 2.7 V to 36 V                                                      |       | ±0.1                  | ±1                    | μV/V   |
| B                    | Input bias current                        | V <sub>SENSE</sub> = 0 mV                                                                                              | 55    | 72                    | 85                    | μA     |
| los                  | Input offset current                      | V <sub>SENSE</sub> = 0 mV                                                                                              |       | ±0.5                  |                       | μA     |
| V <sub>REF</sub>     | Reference input range                     | $T_A = -40 \degree C$ to +125 $\degree C$                                                                              | 0     |                       | Vs                    | V      |
| OUTPUT               | Г                                         | · · · · · · · · · · · · · · · · · · ·                                                                                  |       |                       | I                     |        |
| G                    | Gain                                      |                                                                                                                        | 25, 5 | 50, 100, 200          |                       | V/V    |
|                      |                                           | Gain = 25 V/V and 50 V/V, $V_{OUT}$ = 0.5 V to $V_S -$ 0.5 V, $T_A$ = –40 °C to +125 °C                                |       | ±0.05%                | ±0.15%                |        |
| E <sub>G</sub>       | Gain error                                | Gain = 100 V/V, $V_{OUT}$ = 0.5 V to $V_{S}$ – 0.5 V, $T_{A}$ = -40 °C to +125 °C                                      |       | ±0.1%                 | ±0.2%                 |        |
|                      |                                           | Gain = 200 V/V, $V_{OUT}$ = 0.5 V to $V_{S}$ – 0.5 V,<br>T <sub>A</sub> = -40 °C to +125 °C                            |       | ±0.1%                 | ±0.3%                 |        |
|                      | Gain error vs. temperature                | G = 25 V/V, 50 V/V, 100 V/V,<br>T <sub>A</sub> = -40 °C to +125 °C                                                     |       | 3                     | 10                    | ppm/°0 |
|                      |                                           | G = 200 V/V, T <sub>A</sub> = -40 °C to +125 °C                                                                        |       | 5                     | 15                    |        |
|                      | Nonlinearity error                        | $V_{OUT}$ = 0.5 V to $V_{S}$ – 0.5 V                                                                                   |       | ±0.01%                |                       |        |
|                      | Maximum capacitive load                   | No sustained oscillation                                                                                               |       | 1                     |                       | nF     |
| VOLTAG               | SE OUTPUT <sup>(2)</sup>                  |                                                                                                                        |       |                       |                       |        |
|                      | Swing to V <sub>S</sub> power-supply rail | $R_L$ = 10 kΩ to GND, $T_A$ = -40 °C to +125 °C                                                                        |       | V <sub>S</sub> - 0.05 | $V_{\rm S}-0.2$       | V      |
|                      |                                           | $V_{REF}$ = V <sub>S</sub> / 2, all gains, R <sub>L</sub> = 10 kΩ to GND,<br>T <sub>A</sub> = -40 °C to +125 °C        |       | V <sub>GND</sub> + 5  | V <sub>GND</sub> + 10 | mV     |
|                      |                                           | $V_{REF}$ = GND, gain = 25 V/V, R <sub>L</sub> = 10 kΩ to GND,<br>T <sub>A</sub> = -40 °C to +125 °C                   |       | V <sub>GND</sub> + 7  |                       | mV     |
|                      | Swing to GND <sup>(3)</sup>               | $V_{REF}$ = GND, gain = 50 V/V, R <sub>L</sub> = 10 kΩ to GND,<br>T <sub>A</sub> = -40 °C to +125 °C                   |       | V <sub>GND</sub> + 15 |                       | mV     |
|                      |                                           | $V_{REF}$ = GND, gain = 100 V/V, R <sub>L</sub> = 10 kΩ to GND,<br>T <sub>A</sub> = -40 °C to +125 °C                  |       | V <sub>GND</sub> + 30 |                       | mV     |
|                      |                                           | $V_{REF}$ = GND, gain = 200 V/V, R <sub>L</sub> = 10 kΩ to GND,<br>T <sub>A</sub> = -40 °C to +125 °C                  |       | V <sub>GND</sub> + 60 |                       | mV     |
| FREQUE               | ENCY RESPONSE                             |                                                                                                                        |       |                       |                       |        |
|                      |                                           | Gain = 25 V/V, C <sub>LOAD</sub> = 10 pF                                                                               |       | 250                   |                       | kHz    |
|                      | Danduidth                                 | Gain = 50 V/V, C <sub>LOAD</sub> = 10 pF                                                                               |       | 200                   |                       | kHz    |
| BW                   | Bandwidth                                 | Gain = 100 V/V, C <sub>LOAD</sub> = 10 pF                                                                              |       | 125                   |                       | kHz    |
|                      |                                           | Gain = 200 V/V, C <sub>LOAD</sub> = 10 pF                                                                              |       | 70                    |                       | kHz    |
| SR                   | Slew rate                                 |                                                                                                                        |       | 0.4                   |                       | V/µs   |
| NOISE,               | RTI <sup>(1)</sup>                        | ·                                                                                                                      |       |                       |                       |        |
|                      | Voltage noise density                     |                                                                                                                        |       | 50                    |                       | nV/√ H |

#### INA225-Q1 SBOS728A - FEBRUARY 2015 - REVISED MARCH 2021



## At T<sub>A</sub> = +25 °C, V<sub>SENSE</sub> = V<sub>IN+</sub> – V<sub>IN-</sub>, V<sub>S</sub> = +5 V, V<sub>IN+</sub> = 12 V, and V<sub>REF</sub> = V<sub>S</sub> / 2, unless otherwise noted.

|                 | PARAMETER                       | CONDITIONS                                   | MIN  | TYP | MAX  | UNIT |  |  |  |
|-----------------|---------------------------------|----------------------------------------------|------|-----|------|------|--|--|--|
| DIGITA          | DIGITAL INPUT                   |                                              |      |     |      |      |  |  |  |
| Ci              | Input capacitance               |                                              |      | 3   |      | pF   |  |  |  |
|                 | Leakage input current           | $0 \le V_{IN} \le V_S$                       |      | 1   | 2    | μA   |  |  |  |
| V <sub>IL</sub> | Low-level input logic level     |                                              | 0    |     | 0.6  | V    |  |  |  |
| V <sub>IH</sub> | High-level input logic level    |                                              | 2    |     | Vs   | V    |  |  |  |
| POWER           | R SUPPLY                        |                                              |      |     |      |      |  |  |  |
| Vs              | Operating voltage range         | $T_{A} = -40 \text{ °C to } +125 \text{ °C}$ | +2.7 |     | +36  | V    |  |  |  |
| lq              | Quiescent current               | V <sub>SENSE</sub> = 0 mV                    |      | 300 | 350  | μA   |  |  |  |
|                 | I <sub>Q</sub> over temperature | $T_{A} = -40 \text{ °C to } +125 \text{ °C}$ |      |     | 375  | μA   |  |  |  |
| TEMPE           | TEMPERATURE RANGE               |                                              |      |     |      |      |  |  |  |
|                 | Specified range                 |                                              | -40  |     | +125 | °C   |  |  |  |
|                 | Operating range                 |                                              | -55  |     | +150 | °C   |  |  |  |

(1) RTI = referred-to-input.

See Typical Characteristic curve, *Output Voltage Swing vs. Output Current* (Figure 6-10). See Typical Characteristic curve, *Unidirectional Output Voltage Swing vs. Temperature* (Figure 6-14). (2) (3)



### 6.6 Typical Characteristics

At T<sub>A</sub> = +25 °C, V<sub>S</sub> = +5 V, V<sub>IN+</sub> = 12 V, and V<sub>REF</sub> = V<sub>S</sub> / 2, unless otherwise noted.

























## 7 Detailed Description

## 7.1 Overview

The INA225-Q1 is a 36-V, common-mode, zero-drift topology, current-sensing amplifier. This device features a significantly higher signal bandwidth than most comparable precision, current-sensing amplifiers, reaching up to 125 kHz at a gain of 100 V/V. A very useful feature present in the device is the built-in programmable gain selection. To increase design flexibility with the device, a programmable gain feature is added that allows changing device gain during operation in order to accurately monitor wider dynamic input signal ranges. Four discrete gain levels (25 V/V, 50 V/V, 100 V/V, and 200 V/V) are available in the device and are selected using the two gain-select terminals, GS0 and GS1.

#### 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Selecting A Shunt Resistor

The device measures the differential voltage developed across a resistor when current flows through it. This resistor is commonly referred to as a *current-sensing resistor* or a *current-shunt resistor*, with each term commonly used interchangeably. The flexible design of the device allows a wide range of input signals to be measured across this current-sensing resistor.

Selecting the value of this current-sensing resistor is based primarily on two factors: the required accuracy of the current measurement and the allowable power dissipation across the resistor. The larger the voltage developed across this resistor the more accurate of a measurement that can be made because of the fixed internal amplifier errors. These fixed internal amplifier errors, which are dominated by the internal offset voltage of the device, result in a larger measurement uncertainty when the input signal gets smaller. When the input signal gets larger, the measurement uncertainty is reduced because the fixed errors become a smaller percentage of the signal being measured.

A system design trade-off for improving the measurement accuracy through the use of the larger input signals is the increase in the power dissipated across the current-sensing resistor. Increasing the value of the currentshunt resistor increases the differential voltage developed across the resistor when current passes through it. However, the power that is then dissipated across this component also increases. Decreasing the value of



the current-shunt resistor value reduces the power dissipation requirements of the resistor, but increases the measurement errors resulting from the decreasing input signal. Finding the optimal value for the shunt resistor requires factoring both the accuracy requirement of the application and allowable power dissipation into the selection of the component. An increasing amount of very low ohmic value resistors are becoming available with values reaching down to 200  $\mu\Omega$  with power dissipations of up to 5 W, thus enabling very large currents to be accurately monitored using sensing resistors.

The maximum value for the current-sensing resistor that can be chosen is based on the full-scale current to be measured, the full-scale input range of the circuitry following the device, and the device gain selected. The minimum value for the current-sensing resistor is typically a design-based decision because maximizing the input range of the circuitry following the device is commonly preferred. Full-scale output signals that are significantly less than the full input range of the circuitry following the device output can limit the ability of the system to exercise the full dynamic range of system control based on the current measurement.

#### 7.3.1.1 Selecting A Current-Sense Resistor Example

The example in Table 7-1 is based on a set of application characteristics, including a 10-A full-scale current range and a 4-V full-scale output requirement. The calculations for selecting a current-sensing resistor of an appropriate value are shown in Table 7-1.

| Table 7-1: Galediating the Gulfent-Gense Resistor, RSENSE |                                          |                                                           |        |  |  |
|-----------------------------------------------------------|------------------------------------------|-----------------------------------------------------------|--------|--|--|
|                                                           | PARAMETER                                | EQUATION                                                  | RESULT |  |  |
| I <sub>MAX</sub>                                          | Full-scale current                       |                                                           | 10 A   |  |  |
| V <sub>OUT</sub>                                          | Full-scale output voltage                |                                                           | 4 V    |  |  |
| Gain                                                      | Gain selected                            | Initial selection based on default gain setting.          | 25 V/V |  |  |
| V <sub>DIFF</sub>                                         | Ideal maximum differential input voltage | V <sub>Diff</sub> = V <sub>OUT</sub> / Gain               | 160 mV |  |  |
| R <sub>SHUNT</sub>                                        | Shunt resistor value                     | R <sub>SHUNT</sub> = V <sub>Diff</sub> / I <sub>MAX</sub> | 16 mΩ  |  |  |
| P <sub>RSENSE</sub>                                       | Current-sense resistor power dissipation | R <sub>SENSE</sub> x I <sub>MAX</sub> <sup>2</sup>        | 1.6 W  |  |  |
| V <sub>OS</sub> Error                                     | Offset voltage error                     | (V <sub>OS</sub> / V <sub>DIFF</sub> ) x 100              | 0.094% |  |  |
|                                                           |                                          |                                                           |        |  |  |

#### 7.3.1.2 Optimizing Power Dissipation versus Measurement Accuracy

The example shown in Table 7-1 results in a maximum current-sensing resistor value of 16 m $\Omega$  to develop the 160 mV required to achieve the 4-V full-scale output with the gain set to 25 V/V. The power dissipated across this 16-m $\Omega$  resistor at the 10-A current level is 1.6 W, which is a fairly high power dissipation for this component. Adjusting the device gain allows alternate current-sense resistor values to be selected to ease the power dissipation requirement of this component.

Changing the gain setting from 25 V/V to 100 V/V, as shown in Table 7-2, decreases the maximum differential input voltage from 160 mV down to 40 mV, thus requiring only a 4-m $\Omega$  current-sensing resistor to achieve the 4-V output at the 10-A current level. The power dissipated across this resistor at the 10-A current level is 400 mW, significantly increasing the availability of component options to select from.

The increase in gain by a factor of four reduces the power dissipation requirement of the current-sensing resistor by this same factor of four. However, with this smaller full-scale signal, the measurement uncertainty resulting from the device fixed input offset voltage increases by the same factor of four. The measurement error resulting from the device input offset voltage is approximately 0.1% at the 160-mV full-scale input signal for the 25-V/V gain setting. Increasing the gain to 100 V/V and decreasing the full-scale input signal to 40 mV increases the offset induced measurement error to 0.38%.

|                       |                                          | •                                                         | 0       |
|-----------------------|------------------------------------------|-----------------------------------------------------------|---------|
|                       | PARAMETER                                | EQUATION                                                  | RESULT  |
| I <sub>MAX</sub>      | Full-scale current                       |                                                           | 10 A    |
| V <sub>OUT</sub>      | Full-scale output voltage                |                                                           | 4 V     |
| Gain                  | Gain selected                            |                                                           | 100 V/V |
| V <sub>DIFF</sub>     | Ideal maximum differential input voltage | V <sub>Diff</sub> = V <sub>OUT</sub> / Gain               | 40 mV   |
| R <sub>SENSE</sub>    | Current-sense resistor value             | R <sub>SENSE</sub> = V <sub>Diff</sub> / I <sub>MAX</sub> | 4 mΩ    |
| P <sub>RSENSE</sub>   | Current-sense resistor power dissipation | R <sub>SENSE</sub> x I <sub>MAX</sub> <sup>2</sup>        | 0.4 W   |
| V <sub>OS</sub> Error | Offset voltage error                     | (V <sub>OS</sub> / V <sub>DIFF</sub> ) x 100              | 0.375%  |
|                       |                                          |                                                           |         |

#### Table 7-2. Accuracy and RSENSE Power Dissipation vs. Gain Setting

#### 7.3.2 Programmable Gain Select

The device features a terminal-controlled gain selection in determining the device gain setting. Four discrete gain options are available (25 V/V, 50 V/V, 100 V/V, and 200 V/V) on the device and are selected based on the voltage levels applied to the gain-select terminals (GS0 and GS1). These terminals are typically fixed settings for most applications but the programmable gain feature can be used to adjust the gain setting to enable wider dynamic input range monitoring as well as to create an automatic gain control (AGC) network.

Table 7-3 shows the corresponding gain values and gain-select terminal values for the device.

#### Table 7-3. Gain Select Settings

| GAIN    | GS0 | GS1            |  |  |  |  |  |  |  |
|---------|-----|----------------|--|--|--|--|--|--|--|
| 25 V/V  | GND | GND            |  |  |  |  |  |  |  |
| 50 V/V  | GND | V <sub>S</sub> |  |  |  |  |  |  |  |
| 100 V/V | Vs  | GND            |  |  |  |  |  |  |  |
| 200 V/V | Vs  | Vs             |  |  |  |  |  |  |  |



### 7.4 Device Functional Modes

#### 7.4.1 Input Filtering

An obvious and straightforward location for filtering is at the device output; however, this location negates the advantage of the low output impedance of the internal buffer. The input then represents the best location for implementing external filtering. Figure 7-1 shows the typical implementation of the input filter for the device.



Figure 7-1. Input Filter

Care must be taken in the selection of the external filter component values because these components can affect device measurement accuracy. Placing external resistance in series with the input terminals creates an additional error so these resistors should be kept as low of a value as possible with a recommended maximum value of

10  $\Omega$  or less. Increasing the value of the input filter resistance beyond 10  $\Omega$  results in a smaller voltage signal present at the device input terminals than what is developed across the current-sense shunt resistor.

The internal bias network shown in Figure 7-1 creates a mismatch in the two input bias current paths when a differential voltage is applied between the input terminals. Under normal conditions, where no external resistance is added to the input paths, this mismatch of input bias currents has little effect on device operation or accuracy. However, when additional external resistance is added (such as for input filtering), the mismatch of input bias currents creates unequal voltage drops across these external components. The mismatched voltages result in a signal reaching the input terminals that is lower in value than the signal developed directly across the current-sensing resistor.

The amount of variance in the differential voltage present at the device input relative to the voltage developed at the shunt resistor is based both on the external series resistance value ( $R_S$ ) and the internal input resistors ( $R_{INT}$  = 25 k $\Omega$ ). The reduction of the shunt voltage reaching the device input terminals appears as a gain error when comparing the output voltage relative to the voltage across the shunt resistor. A factor can be calculated to determine the amount of gain error that is introduced by the addition of external series resistance.



The amount of error these external filter resistors introduce into the measurement can be calculated using the simplified gain error factor in Equation 1, where the gain error factor is calculated with Equation 2.

Gain Error Factor = 
$$\frac{50,000}{(41 \times R_{S}) + 50,000}$$
(1)  
Gain Error Factor = 
$$\frac{(1250 \times R_{INT})}{(1250 \times R_{S}) + (1250 \times R_{INT}) + (R_{S} \times R_{INT})}$$
(2)

where:

- R<sub>INT</sub> is the internal input impedance, and
- R<sub>S</sub> is the external series resistance.

For example, using the gain error factor (Equation 1), a  $10-\Omega$  series resistance results in a gain error factor of 0.992. The corresponding gain error is then calculated using Equation 3, resulting in a gain error of approximately 0.81% solely because of the external  $10-\Omega$  series resistors. Using  $100-\Omega$  filter resistors increases this gain error to approximately 7.58% from these resistors alone.

Gain Error (%) = 
$$1 - \text{Gain Error Factor}$$

(3)

#### 7.4.2 Shutting Down the Device

Although the device does not have a shutdown terminal, the low-power consumption allows for the device to be powered from the output of a logic gate or transistor switch that can turn on and turn off the voltage connected to the device power-supply terminal.

However, in current-shunt monitoring applications, there is also a concern for how much current is drained from the shunt circuit in shutdown conditions. Evaluating this current drain involves considering the device simplified schematic in shutdown mode, as shown in Figure 7-2.



Figure 7-2. Shutting Down the Device

Note that there is typically a 525-k $\Omega$  impedance (from the combination of the 500-k $\Omega$  feedback and 25-k $\Omega$  input resistors) from each device input to the REF terminal. The amount of current flowing through these terminals depends on the respective configuration. For example, if the REF terminal is grounded, calculating the effect



of the 525-k $\Omega$  impedance from the shunt to ground is straightforward. However, if the reference or op amp is powered while the device is shut down, the calculation is direct. Instead of assuming 525 k $\Omega$  to ground, assume 525 k $\Omega$  to the reference voltage. If the reference or op amp is also shut down, some knowledge of the reference or op amp output impedance under shutdown conditions is required. For instance, if the reference source behaves similar to an open circuit when un-powered, little or no current flows through the 525-k $\Omega$  path.

#### 7.4.3 Using the Device with Common-Mode Transients Above 36 V

With a small amount of additional circuitry, the device can be used in circuits subject to transients higher than 36 V (such as automotive applications). Use only zener diodes or zener-type transient absorbers (sometimes referred to as *transzorbs*); any other type of transient absorber has an unacceptable time delay. Start by adding a pair of resistors, as shown in Figure 7-3, as a working impedance for the zener. Keeping these resistors as small as possible is preferable, most often around 10  $\Omega$ . This value limits the impact on accuracy with the addition of these external components, as described in the *Input Filtering* section. Larger values can be used if necessary with the result having an impact on gain error. Because this circuit limits only short-term transients, many applications are satisfied with a 10- $\Omega$  resistor along with conventional zener diodes of the lowest power rating available. This combination uses the least amount of board space. These diodes can be found in packages as small as SOT-523 or SOD-523.



Figure 7-3. Device Transient Protection



## 8 Applications and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The INA225-Q1 measures the voltage developed across a current-sensing resistor when current passes through it. The ability to drive the reference terminal to adjust the functionality of the output signal offers multiple configurations discussed throughout this section.

#### 8.2 Typical Applications

#### 8.2.1 Microcontroller-Configured Gain Selection



Figure 8-1. Microcontroller-Configured Gain Selection Schematic

#### 8.2.1.1 Design Requirements

Figure 8-1 shows the typical implementation of the device interfacing with an analog-to-digital converter (ADC) and microcontroller.

#### 8.2.1.2 Detailed Design Procedure

In this application, the device gain setting is selected and controlled by the microcontroller to ensure the device output is within the linear input range of the ADC. Because the output range of the device under a specific gain setting approaches the linear output range of the INA225-Q1 itself or the linear input range of the ADC, the microcontroller can adjust the device gain setting to ensure the signal remains within both the device and the ADC linear signal range.

#### Copyright © 2022 Texas Instruments Incorporated



#### 8.2.1.3 Application Curve

Figure 8-2 illustrates how the microcontroller can monitor the ADC measurements to determine if the device gain setting should be adjusted to ensure the output of the device remains within the linear output range as well as the linear input range of the ADC. When the output of the device rises to a level near the desired maximum voltage level, the microcontroller can change the GPIO settings connected to the G0 and G1 gain-select terminals to adjust the device gain setting, thus resulting in the output voltage dropping to a lower output range. When the input current increases, the output voltage increases again to the desired maximum voltage level. The microcontroller can again change the device gain setting to drop the output voltage back to a lower range.



Figure 8-2. Microcontroller-Configured Gain Selection Response



#### 8.2.2 Unidirectional Operation



Figure 8-3. Unidirectional Application Schematic

#### 8.2.2.1 Design Requirements

The device can be configured to monitor current flowing in one direction or in both directions, depending on how the REF terminal is configured. For measuring current in one direction, only the REF terminal is typically connected to ground as shown in Figure 8-3. With the REF terminal connected to ground, the output is low with no differential input signal applied. When the input signal increases, the output voltage at the OUT terminal increases above ground based on the device gain setting.



#### 8.2.2.2 Detailed Design Procedure

The linear range of the output stage is limited in how close the output voltage can approach ground under zero input conditions. Resulting from an internal node limitation when the REF terminal is grounded (unidirectional configuration) the device gain setting determines how close to ground the device output voltage can achieve when no signal is applied; see Figure 6-14. To overcome this internal node limitation, a small reference voltage (approximately 10 mV) can be applied to the REF terminal to bias the output voltage above this voltage level. The device output swing capability returns to the 10-mV saturation level with this small reference voltage present.

At the lowest gain setting, 25 V/V, the device is capable of accurately measuring input signals that result in output voltages below this 10-mV saturation level of the output stage. For these gain settings, a reference voltage can be applied to bias the output voltage above this lower saturation level to allow the device to monitor these smaller input signals. To avoid common-mode rejection errors, buffer the reference voltage connected to the REF terminal.

A less frequently-used output biasing method is to connect the REF terminal to the supply voltage,  $V_S$ . This method results in the output voltage saturating at 200 mV below the supply voltage when no differential input signal is present. This method is similar to the output saturated low condition with no input signal when the REF terminal is connected to ground. The output voltage in this configuration only responds to negative currents that develop negative differential input voltage relative to the device IN– terminal. Under these conditions, when the differential input signal increases negatively, the output voltage moves downward from the saturated supply voltage. The voltage applied to the REF terminal must not exceed the device supply voltage.

#### 8.2.2.3 Application Curve

An example output response of a unidirectional configuration is shown in Figure 8-4. With the REF terminal connected directly to ground, the output voltage is biased to this zero output level. The output rises above the reference voltage for positive differential input signals but cannot fall below the reference voltage for negative differential input signals because of the grounded reference voltage.



Figure 8-4. Unidirectional Application Output Response



#### 8.2.3 Bidirectional Operation



Figure 8-5. Bidirectional Application Schematic

#### 8.2.3.1 Design Requirements

The device is a bidirectional, current-sense amplifier capable of measuring currents through a resistive shunt in two directions. This bidirectional monitoring is common in applications that include charging and discharging operations where the current flow-through resistor can change directions.

#### 8.2.3.2 Detailed Design Procedure

The ability to measure this current flowing in both directions is enabled by applying a voltage to the REF terminal, as shown in Figure 8-5. The voltage applied to REF ( $V_{REF}$ ) sets the output state that corresponds to the zero-input level state. The output then responds by increasing above  $V_{REF}$  for positive differential signals (relative to the IN– terminal) and responds by decreasing below  $V_{REF}$  for negative differential signals. This reference voltage applied to the REF terminal can be set anywhere between 0 V to  $V_{S}$ . For bidirectional applications,  $V_{REF}$  is typically set at mid-scale for equal range in both directions. In some cases, however,  $V_{REF}$  is set at a voltage other than half-scale when the bidirectional current is non-symmetrical.



#### 8.2.3.3 Application Curve

An example output response of a bidirectional configuration is shown in Figure 8-6. With the REF terminal connected to a reference voltage, 2.5 V in this case, the output voltage is biased upwards by this reference level. The output rises above the reference voltage for positive differential input signals and falls below the reference voltage for negative differential input signals.



Figure 8-6. Bidirectional Application Output Response



## 9 Power Supply Recommendations

The input circuitry of the device can accurately measure signals on common-mode voltages beyond its power supply voltage,  $V_S$ . For example, the voltage applied to the  $V_S$  power supply terminal can be 5 V, whereas the load power-supply voltage being monitored (the common-mode voltage) can be as high as +36 V. Note also that the device can withstand the full –0.3-V to +36-V range at the input terminals, regardless of whether the device has power applied or not.

Power-supply bypass capacitors are required for stability and should be placed as closely as possible to the supply and ground terminals of the device. A typical value for this supply bypass capacitor is 0.1  $\mu$ F. Applications with noisy or high-impedance power supplies may require additional decoupling capacitors to reject power-supply noise.

### 10 Layout

#### **10.1 Layout Guidelines**

- Connect the input terminals to the sensing resistor using a Kelvin or 4-wire connection. This connection
  technique ensures that only the current-sensing resistor impedance is detected between the input terminals.
  Poor routing of the current-sensing resistor commonly results in additional resistance present between the
  input terminals. Given the very low ohmic value of the current resistor, any additional high-current carrying
  impedance can cause significant measurement errors.
- The power-supply bypass capacitor should be placed as closely as possible to the supply and ground terminals. The recommended value of this bypass capacitor is 0.1 µF. Additional decoupling capacitance can be added to compensate for noisy or high-impedance power supplies.

#### 10.2 Layout Example



Figure 10-1. Recommended Layout

#### Note

The layout shown has REF connected to ground for unidirectional operation. Gain-select terminals (GS0 and GS1) are also connected to ground, indicating a 25-V/V gain setting.



## 11 Device and Documentation Support

#### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For related documentation see the following:

• INA225EVM User's Guide, SBOU140

#### **11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| INA225AQDGKRQ1   | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAUAG                             | Level-2-260C-1 YEAR  | -40 to 125   | IAAQ                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF INA225-Q1 :



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

Catalog: INA225

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA225AQDGKRQ1 | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

21-Sep-2020



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| INA225AQDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |

## **DGK0008A**



## **PACKAGE OUTLINE**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



## DGK0008A

## **EXAMPLE BOARD LAYOUT**

## <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown

on this view. It is recommended that vias under paste be filled, plugged or tented.

9. Size of metal pad may vary due to creepage requirement.



## DGK0008A

## **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated