



Order

Now







**TUSB8044** 

ZHCSGC7-APRIL 2017

# TUSB8044带 USB 告示板的四端口 USB 3.1 1 代集线器

#### 特性 1

- 四端口 USB 3.11 代集线器
- USB 2.0 集线器 特性
  - 多事务转换器 (MTT) 集线器:四个事务转换器
  - 每个事务转换器具有两个异步端点缓冲器
- 支持电池充电:
  - 在未连接或未配置上行端口的情况下,可支持 **D+/D-**分频器充电端口(ACP1、ACP2 和 ACP3)
  - 在未连接上行端口的情况下,可支持自动模式以 在 DCP 或 ACP 模式之间进行切换
  - 支持 Galaxy 充电
  - 充电下行端口 (CDP) 模式(上行端口已连接)
  - 专用充电端口 (DCP) 模式(上行端口未连接)
  - DCP 模式符合中国电信行业标准 YD/T 1591-2009
- 支持用作 USB 3.1 1 代或者 USB 2.0 复合器件
- 支持 USB 告示板
- 支持每端口或成组电源开关以及过流通知输入
- 支持四个外部下行端口且内部仅支持 USB 2.0 端 口,可适用于 USB HID 至 I<sup>2</sup>C 功能和 USB 2.0 告 示板
- 适用于通过 USB HID 以实现 I<sup>2</sup>C 控制的内部下行 端口支持高速、全速运行。运行速度与上行端口速 度匹配。
- 支持读取和写入 I<sup>2</sup>C 的供应商请求,并且在 100k 和 400k (默认) 条件下支持 EEPROM 读取
- I<sup>2</sup>C 主机支持时钟拉伸
- 可使用一次性可编程 (OTP) ROM、串行 EEPROM 或 I<sup>2</sup>C/SMBus 受控接口进行自定义配置:
  - VID 和 PID
  - 端口定制
  - 生产商和产品字串(OTP ROM 不支持)
  - 序列号 (OTP ROM 不支持)
- 提供 128 位通用唯一标识符 (UUID)
- 通过 USB 2.0 上行端口支持板载和系统内 **EEPROM** 编程
- 单时钟输入,24MHz 晶振或者振荡器

- 下行端口仅可对 USB 2.0 进行配置
- 64 引脚 QFN 封装 (RGC)
- 2 应用 计算机系统、扩展坞、监视器和机顶盒
- 3 说明

TUSB8044 是一款四端口 USB 3.1 1 代集线器。该器 件在上行端口上可提供同步超快速和高速/全速 USB 连 接,在下行端口上可提供超快速、高速、全速或者低速 USB 连接。当上行端口连接到一个仅支持高速或全速/ 低速连接的电气环境中时,下行端口上的超快速 USB 连接将会禁用。

器件信息(1)

| 器件型号     | 封装        | 封装尺寸(标称值)       |  |  |
|----------|-----------|-----------------|--|--|
| TUSB8044 | VQFN (64) | 9.00mm x 9.00mm |  |  |
|          |           |                 |  |  |

(1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。

图





TEXAS INSTRUMENTS www.ti.com.cn

# 目录

| 1 | 特性   |                                          |
|---|------|------------------------------------------|
| 2 | 应用   | 1                                        |
| 3 | 说明   | 1                                        |
| 4 | 修订   | 历史记录 2                                   |
| 5 | 说明   | (续)3                                     |
| 6 | Pin  | Configuration and Functions 4            |
| 7 | Spe  | cifications                              |
|   | 7.1  | Absolute Maximum Ratings9                |
|   | 7.2  | ESD Ratings9                             |
|   | 7.3  | Recommended Operating Conditions         |
|   | 7.4  | Thermal Information                      |
|   | 7.5  | Electrical Characteristics, 3.3-V I/O 10 |
|   | 7.6  | Timing Requirements, Power-Up 10         |
|   | 7.7  | Hub Input Supply Current 11              |
| 8 | Deta | ailed Description 12                     |
|   | 8.1  | Overview 12                              |
|   | 8.2  | Functional Block Diagram 12              |
|   | 8.3  | Feature Description 13                   |
|   | 8.4  | Device Functional Modes 21               |
|   |      |                                          |

|    | 8.5  | Register Maps                | . 25 |
|----|------|------------------------------|------|
| 9  | App  | lications and Implementation | . 43 |
|    | 9.1  | Application Information      | . 43 |
|    | 9.2  | Typical Application          | . 43 |
| 10 | Pow  | ver Supply Recommendations   | . 52 |
|    | 10.1 | TUSB8044 Power Supply        | . 52 |
|    | 10.2 | Downstream Port Power        | . 52 |
|    | 10.3 | Ground                       | . 52 |
| 11 | Lay  | out                          | 53   |
|    | 11.1 | Layout Guidelines            | . 53 |
|    | 11.2 | Layout Examples              | . 54 |
| 12 | 器件   | 和文档支持                        | 56   |
|    | 12.1 | 接收文档更新通知                     | . 56 |
|    | 12.2 | 社区资源                         | . 56 |
|    | 12.3 | 商标                           | . 56 |
|    | 12.4 | 静电放电警告                       | . 56 |
|    | 12.5 | Glossary                     | . 56 |
| 13 | 机械   | 、封装和可订购信息                    | . 57 |
|    |      |                              |      |

# 4 修订历史记录

| 日期         | 修订版本 | 注释    |
|------------|------|-------|
| 2017 年 4 月 | *    | 初始版本。 |



5 说明 (续)

当上行端口连接到一个仅支持全速/低速连接的电气环境中时,下行端口上的超快速 USB 和高速连接将会禁用。

TUSB8044 支持每端口或成组电源开关和过流保护,并且还支持电池充电 应用。

按照 USB 主机的要求,一个端口电源单独控制集线器开关为每个下行端口加电或者断电。同样地,当一个端口电源单独控制集线器感测到一个过流事件时,它只关闭到受影响的下行端口的电源。

当需要为任一端口供电时,一个成组集线器开关打开到其所有下行端口的电源。只有当所有端口处于电源可被移除的状态时,到下行端口的电源才可被关闭。同样地,当一个成组集线器感测到一个过流事件时,到所有下行端口的 电源将被关闭。

TUSB8044 下行端口可提供电池充电下行端口 (CDP) 握手支持,以此为电池充电 应用 提供支持。在未连接上行端口的情况下,该器件还支持专用充电端口 (DCP) 模式。DCP 模式为支持 USB 电池充电、Galaxy 充电和符合中国电信行业标准 YD/T 1591-2009 的 USB 器件提供支持。此外,在未连接上行端口的情况下,TUSB8044 支持分频器充电端口模式(ACPx 模式),并且可在所有模式之间进行自动切换,切换顺序从 ACP3 模式开始,到 DCP 模式结束。

TUSB8044 中集成了一个 USB 2.0 告示板器件,该器件符合"适用于告示板器件的 USB 器件类定义版本 1.1"规格。告示板器件与TUSB8044 USB 2.0 集线器编号最大的下行端口连接。告示板可用于将交替模式状态告知主机系统。TUSB8044 仅支持一种交替模式。

TUSB8044 能够为包括电池充电支持在内的部分 特性 提供引脚搭接配置,还能够通过 OTP ROM、I<sup>2</sup>C EEPROM 或 I<sup>2</sup>C/SMBus 从机接口为 PID、VID、自定义端口和物理层配置提供定制支持。使用 I<sup>2</sup>C EEPROM 或 I<sup>2</sup>C/SMBus 从机接口时,还可以提供定制字串支持。

TUSB8044 通过内部 USB HID 和 I<sup>2</sup>C 接口支持连接的 EEPROM 编程。

该器件采用 64 引脚 RGC 封装, 商用版 的工作温度范围为 0℃ 至 70℃。



### 6 Pin Configuration and Functions





#### **Pin Functions**

| PIN                     |     |         |                                                                                                                                                                                                                                                                                              |  |
|-------------------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                    | NO. | I/O     | DESCRIPTION                                                                                                                                                                                                                                                                                  |  |
| Clock and Reset Signals | S   |         |                                                                                                                                                                                                                                                                                              |  |
| GRSTz                   | 50  | I<br>PU | Global power reset. This reset brings all of the TUSB8044 internal registers to their default states. When GRSTz is asserted, the device is completely nonfunctional.                                                                                                                        |  |
| XI                      | 62  | I       | Crystal input. This pin is the crystal input for the internal oscillator. The input may alternately be driven by the output of an external oscillator. When using a crystal a $1-M\Omega$ feedback resistor is required between XI and XO.                                                   |  |
| ХО                      | 61  | 0       | Crystal output. This pin is the crystal output for the internal oscillator. If XI is driven by an external oscillator this pin may be left unconnected. When using a crystal a 1-M $\Omega$ feedback resistor is required between XI and XO.                                                 |  |
| USB Upstream Signals    |     |         |                                                                                                                                                                                                                                                                                              |  |
| USB_SSTXP_UP            | 55  | 0       | USB SuperSpeed transmitter differential pair (positive)                                                                                                                                                                                                                                      |  |
| USB_SSTXM_UP            | 56  | 0       | USB SuperSpeed transmitter differential pair (negative)                                                                                                                                                                                                                                      |  |
| USB_SSRXP_UP            | 58  | I       | USB SuperSpeed receiver differential pair (positive)                                                                                                                                                                                                                                         |  |
| USB_SSRXM_UP            | 59  | I       | USB SuperSpeed receiver differential pair (negative)                                                                                                                                                                                                                                         |  |
| USB_DP_UP               | 53  | I/O     | USB High-speed differential transceiver (positive)                                                                                                                                                                                                                                           |  |
| USB_DM_UP               | 54  | I/O     | USB High-speed differential transceiver (negative)                                                                                                                                                                                                                                           |  |
| USB_R1                  | 64  | I       | Precision resistor reference. A 9.53-k $\Omega$ ±1% resistor should be connected between USB_R1 and GND.                                                                                                                                                                                     |  |
| USB_VBUS                | 48  | I       | USB upstream port power monitor. The VBUS detection requires a voltage divider. The signal USB_VBUS must be connected to VBUS through a 90.9-K $\Omega$ ±1% resistor, and to ground through a 10-k $\Omega$ ±1% resistor from the signal to ground.                                          |  |
| USB Downstream Signa    | ls  | 4       |                                                                                                                                                                                                                                                                                              |  |
| USB_SSTXP_DN1           | 3   | 0       | USB SuperSpeed transmitter differential pair (positive)                                                                                                                                                                                                                                      |  |
| USB_SSTXM_DN1           | 4   | 0       | USB SuperSpeed transmitter differential pair (negative)                                                                                                                                                                                                                                      |  |
| USB_SSRXP_DN1           | 6   | 1       | USB SuperSpeed receiver differential pair (positive)                                                                                                                                                                                                                                         |  |
| USB_SSRXM_DN1           | 7   | 1       | USB SuperSpeed receiver differential pair (negative)                                                                                                                                                                                                                                         |  |
| USB_DP_DN1              | 1   | I/O     | USB High-speed differential transceiver (positive)                                                                                                                                                                                                                                           |  |
| USB_DM_DN1              | 2   | I/O     | USB High-speed differential transceiver (negative)                                                                                                                                                                                                                                           |  |
|                         |     |         | USB Port 1 Power On Control for Downstream Power/Battery Charging Enable. The pin is used for control of the downstream power switch for Port 1. This pin be left unconnected if power management is not implemented.                                                                        |  |
| PWRCTL1/BATEN1          | 36  | I/O, PD | In addition, the value of the pin is sampled at the de-assertion of reset to determine the value of the battery charging support for Port 1 as indicated in the Battery Charging Support register:                                                                                           |  |
|                         |     |         | 0 = Battery charging not supported                                                                                                                                                                                                                                                           |  |
|                         |     |         | 1 = Battery charging supported                                                                                                                                                                                                                                                               |  |
|                         |     |         | USB Port 1 Over-Current Detection. This pin is typically connected to the over current output of the downstream port power switch for Port 1.                                                                                                                                                |  |
|                         |     |         | 0 = An over current event has occurred                                                                                                                                                                                                                                                       |  |
| OVERCUR1z               | 46  | I, PU   | 1 = An over current event has not occurred                                                                                                                                                                                                                                                   |  |
|                         |     | .,      | When GANGED power management is enabled, this pin or one of the other OVERCURz pins must be connected to the over current output of the power switch or circuit which detects the over current conditions. For the case when another OVERCURz pin is used, this pin can be left unconnected. |  |
| USB_SSTXP_DN2           | 11  | 0       | USB SuperSpeed transmitter differential pair (positive)                                                                                                                                                                                                                                      |  |
| USB_SSTXM_DN2           | 12  | 0       | USB SuperSpeed transmitter differential pair (negative)                                                                                                                                                                                                                                      |  |
| USB_SSRXP_DN2           | 14  | I       | USB SuperSpeed receiver differential pair (positive)                                                                                                                                                                                                                                         |  |
| USB_SSRXM_DN2           | 15  | I       | USB SuperSpeed receiver differential pair (negative)                                                                                                                                                                                                                                         |  |
| USB_DP_DN2              | 9   | I/O     | USB High-speed differential transceiver (positive)                                                                                                                                                                                                                                           |  |
| USB_DM_DN2              | 10  | I/O     | USB High-speed differential transceiver (negative)                                                                                                                                                                                                                                           |  |

TUSB8044 ZHCSGC7 - APRIL 2017 Texas Instruments

www.ti.com.cn

# Pin Functions (continued)

| PIN               |     | 1/0     | DECODIDITION                                                                                                                                                                                                                                                                                 |
|-------------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME              | NO. | I/O     | DESCRIPTION                                                                                                                                                                                                                                                                                  |
|                   |     |         | USB Port 2 Power On Control for Downstream Power/Battery Charging Enable. The pin is used for control of the downstream power switch for Port 2. This pin be left unconnected if power management is not implemented.                                                                        |
| PWRCTL2/BATEN2 35 |     | I/O, PD | In addition, the value of the pin is sampled at the de-assertion of reset to determine the value of the battery charging support for Port 2 as indicated in the Battery Charging Support register:                                                                                           |
|                   |     |         | 0 = Battery charging not supported                                                                                                                                                                                                                                                           |
|                   |     |         | 1 = Battery charging supported                                                                                                                                                                                                                                                               |
|                   |     |         | USB Port 2 Over-Current Detection. This pin is typically connected to the over current output of the downstream port power switch for Port 2.                                                                                                                                                |
|                   |     |         | 0 = An over current event has occurred                                                                                                                                                                                                                                                       |
| OVERCUR2z         | 47  | I, PU   | 1 = An over current event has not occurred                                                                                                                                                                                                                                                   |
|                   |     |         | When GANGED power management is enabled, this pin or one of the other OVERCURz pins must be connected to the over current output of the power switch or circuit which detects the over current conditions. For the case when another OVERCURz pin is used, this pin can be left unconnected. |
| USB_SSTXP_DN3     | 19  | 0       | USB SuperSpeed transmitter differential pair (positive)                                                                                                                                                                                                                                      |
| USB_SSTXM_DN3     | 20  | 0       | USB SuperSpeed transmitter differential pair (negative)                                                                                                                                                                                                                                      |
| USB_SSRXP_DN3     | 22  | I       | USB SuperSpeed receiver differential pair (positive)                                                                                                                                                                                                                                         |
| USB_SSRXM_DN3     | 23  | I       | USB SuperSpeed receiver differential pair (negative)                                                                                                                                                                                                                                         |
| USB_DP_DN3        | 17  | I/O     | USB High-speed differential transceiver (positive)                                                                                                                                                                                                                                           |
| USB_DM_DN3        | 18  | I/O     | USB High-speed differential transceiver (negative)                                                                                                                                                                                                                                           |
|                   |     |         | USB Port 3 Power On Control for Downstream Power/Battery Charging Enable. The pin is used for control of the downstream power switch for Port 3. This pin be left unconnected if power management is not implemented.                                                                        |
| PWRCTL3/BATEN3    | 33  | I/O, PD | In addition, the value of the pin is sampled at the de-assertion of reset to determine the value of the battery charging support for Port 3 as indicated in the Battery Charging Support register:                                                                                           |
|                   |     |         | 0 = Battery charging not supported                                                                                                                                                                                                                                                           |
|                   |     |         | 1 = Battery charging supported                                                                                                                                                                                                                                                               |
|                   |     |         | USB Port 3 Over-Current Detection. This pin is typically connected to the over current output of the downstream port power switch for Port 3.                                                                                                                                                |
|                   |     |         | 0 = An over current event has occurred                                                                                                                                                                                                                                                       |
| OVERCUR3z         | 44  | I, PU   | 1 = An over current event has not occurred                                                                                                                                                                                                                                                   |
|                   |     |         | When GANGED power management is enabled, this pin or one of the other OVERCURz pins must be connected to the over current output of the power switch or circuit which detects the over current conditions. For the case when another OVERCURz pin is used, this pin can be left unconnected. |
| USB_SSTXP_DN4     | 26  | 0       | USB SuperSpeed transmitter differential pair (positive)                                                                                                                                                                                                                                      |
| USB_SSTXM_DN4     | 27  | 0       | USB SuperSpeed transmitter differential pair (negative)                                                                                                                                                                                                                                      |
| USB_SSRXP_DN4     | 29  | I       | USB SuperSpeed receiver differential pair (positive)                                                                                                                                                                                                                                         |
| USB_SSRXM_DN4     | 30  | I       | USB SuperSpeed receiver differential pair (negative)                                                                                                                                                                                                                                         |
| USB_DP_DN4        | 24  | I/O     | USB High-speed differential transceiver (positive)                                                                                                                                                                                                                                           |
| USB_DM_DN4        | 25  | I/O     | USB High-speed differential transceiver (negative)                                                                                                                                                                                                                                           |
|                   |     |         | USB Port 4 Power On Control for Downstream Power/Battery Charging Enable. The pin is used for control of the downstream power switch for Port 4. This pin be left unconnected if power management is not implemented.                                                                        |
| PWRCTL4/BATEN4    | 32  | I/O, PD | In addition, the value of the pin is sampled at the de-assertion of reset to determine the value of the battery charging support for Port 4 as indicated in the Battery Charging Support register:                                                                                           |
|                   |     |         | 0 = Battery charging not supported                                                                                                                                                                                                                                                           |
|                   |     |         | 1 = Battery charging supported                                                                                                                                                                                                                                                               |



# Pin Functions (continued)

| PIN                                             |         |          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|-------------------------------------------------|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                                            | NO.     | I/O      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|                                                 |         |          | USB Port 4 Over-Current Detection. This pin is typically connected to the over current output of the downstream port power switch for Port 4.                                                                                                                                                                                                                                                                                                                                                  |  |
|                                                 |         |          | 0 = An over current event has occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| OVERCUR4z                                       | 43      | I, PU    | 1 = An over current event has not occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|                                                 |         |          | When GANGED power management is enabled, this pin or one of the other OVERCURz pins must be connected to the over current output of the power switch or circuit which detects the over current conditions. For the case when another OVERCURz pin is used, this pin can be left unconnected.                                                                                                                                                                                                   |  |
| I <sup>2</sup> C/SMBUS I <sup>2</sup> C Signals |         |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                 |         |          | I <sup>2</sup> C clock/SMBus clock. Function of pin depends on the setting of the SMBUSz input.                                                                                                                                                                                                                                                                                                                                                                                                |  |
| SCL/SMBCLK                                      | 38      | I/O, PD  | When SMBUSz = 1, this pin acts as the serial clock interface for an $I^2C$ EEPROM.                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| SCL/SIMBCLK                                     | 30      | 1/O, FD  | When SMBUSz = 0, this pin acts as the serial clock interface for an SMBus host.                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                 |         |          | Can be left unconnected if external interface not implemented.                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|                                                 |         |          | I <sup>2</sup> C data/SMBus data. Function of pin depends on the setting of the SMBUSz input.                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| SDA/SMBDAT                                      | 37      | I/O, PD  | When SMBUSz = 1, this pin acts as the serial data interface for an $I^2C$ EEPROM.                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| SDA/SMIDDAT                                     | 57      | 1/O, I D | When SMBUSz = 0, this pin acts as the serial data interface for an SMBus host.                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|                                                 |         |          | Can be left unconnected if external interface not implemented.                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|                                                 |         |          | I <sup>2</sup> C/SMBus mode select/SuperSpeed USB Suspend Status. The value of the pin is sampled at the de-assertion of reset set I <sup>2</sup> C or SMBus mode as follows:                                                                                                                                                                                                                                                                                                                  |  |
|                                                 |         |          | $1 = I^2 C$ Mode Selected                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| SMBUSz/SS_SUSPEND                               | 39      | I/O, PU  | 0 = SMBus Mode Selected                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|                                                 |         |          | Can be left unconnected if external interface not implemented.                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|                                                 |         |          | After reset, this signal indicates the SuperSpeed USB Suspend status of the upstream port if enabled through the stsOutputEn bit in the Additional Feature Configuration register. When enabled, a value of 1 indicates the connection is suspended.                                                                                                                                                                                                                                           |  |
| Test and Miscellaneous                          | Signals | 1        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                 |         |          | Power Control Polarity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| PWRCTL_POL                                      | 41      | I/O, PU  | The value of the pin is sampled at the de-assertion of reset to set the polarity of PWRCTL[4:1].                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                 |         |          | 0 = PWRCTL polarity is active low                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|                                                 |         |          | 1 = PWRCTL polarity is active high                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| BBEN/GANGED/HS_UP                               | 42      | I/O, PD  | When configured for I2C mode, this pin functions as Billboard Enable. When high, the billboard device is enabled and presented to system. When low, the billboard device is disabled. If SMBus is selected, then Billboard enable is controlled by a register.<br>If SMBus is selected and stsOutputEn bit is set, this pin will function as a HS_UP (upstream HS connection indicator). When enabled, a value of 1 indicates the upstream port is connected to a High-speed USB capable port. |  |
|                                                 |         |          | If SMBus is selected, the value of the pin is sampled at the de-assertion of reset to set the power switch and over current detection mode as follows: 0= Individual port power control supported. 1= Ganged port Power control supported. SMBus master can at a later time override the register.                                                                                                                                                                                             |  |
|                                                 |         |          | When configured for I2C mode, this pin along with BBbmConfigured1 directly controls the<br>bmConfigurated field in the Billboard Capability descriptor. If SMBus is selected, then<br>bmConfigured[0] field is determined by a register.                                                                                                                                                                                                                                                       |  |
| BBbmConfigured0                                 |         |          | If SMBus is selected and battery charginig is enabled on any port, the sampled state of this pin will set or clear the FullAutoEn bit in the Device Configuration Register 3. SMBus master can at a later time override the register.                                                                                                                                                                                                                                                          |  |
| /FULLAUTŎZ /<br>FULLPWRMGMTZ<br>/SS_UP          | 40      | I/O, PD  | If SMBus is selected and battery charging is disabled, then the value of the pin is sampled at the de-assertion of reset to set the power switch control: SMBus master can at a later time override this function.<br>0 = Power Switching and over current inputs supported.<br>1= Power Switch and over current inputs not supported.                                                                                                                                                         |  |
|                                                 |         |          | If SMBus is selected and stsOutputEn bit is set, ths pin will function as a SS_UP (upstream SS connection indicator). When enabled, a value of 1 indicates the upstream port is connected to a SuperSpeed USB capable port.                                                                                                                                                                                                                                                                    |  |

TUSB8044 ZHCSGC7 - APRIL 2017



www.ti.com.cn

# Pin Functions (continued)

| PIN                                    |                                       | 1/0     | DESCRIPTION                                                                                                                                                                                                                        |  |
|----------------------------------------|---------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                                   | NO.                                   | 1/0     | DESCRIPTION                                                                                                                                                                                                                        |  |
|                                        |                                       |         | When configured for I2C mode, this pin along with BBbmConfigured0 directly controls the bmConfigurated field in the Billboard Capability descriptor. If SMBus is selected, then bmConfigured[1] field is determined by a register. |  |
| BBbmConfigured1/AUT<br>OENz/HS_SUSPEND | 45                                    | I/O, PD | If SMBus is selected, the sampled value of this pin will set or clear the autoEnz bit in the Battery Charging Support Register. SMBus master can at a later time override the register.                                            |  |
|                                        |                                       |         | If SMBus is selected and stsOutputEn bit is set, this pin will function as a HS_SUSPEND (upstream HS suspend indicator). When enabled, a value of 1 indicates the connection is suspended.                                         |  |
| TEST                                   | 49                                    | I, PD   | This pin is reserved for factory test. It is suggested to have this pin pulled down to ground on PCB.                                                                                                                              |  |
| Power and Ground Sign                  | als                                   |         |                                                                                                                                                                                                                                    |  |
| VDD                                    | 5, 8,<br>13, 21,<br>28, 31,<br>51, 57 | PWR     | 1.1-V power rail                                                                                                                                                                                                                   |  |
| VDD33                                  | 16, 34,<br>52, 63                     | PWR     | 3.3-V power rail                                                                                                                                                                                                                   |  |
| VSS (Thermal Pad)                      |                                       | PWR     | Ground. Thermal pad must be connected to ground.                                                                                                                                                                                   |  |
| NC                                     | 60                                    |         | No connect, leave floating                                                                                                                                                                                                         |  |



### 7 Specifications

#### 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                      |                                                                                            | MIN  | MAX  | UNIT |
|--------------------------------------|--------------------------------------------------------------------------------------------|------|------|------|
|                                      | V <sub>DD</sub> Steady-state supply voltage                                                | -0.3 | 1.4  | V    |
| Supply Voltage Range                 | V <sub>DD33</sub> Steady-state supply voltage                                              | -0.3 | 3.8  | V    |
| Voltage Range                        | USB_SSRXP_UP, USB_SSRXN_UP, USB_SSRXP_DN[4:1],<br>USB_SSRXN_DP[4:1] and USB_VBUS terminals | -0.3 | 1.4  | V    |
|                                      | XI terminals                                                                               | -0.3 | 2.45 | V    |
|                                      | All other terminals                                                                        | -0.3 | 3.8  | V    |
| Storage temperature, T <sub>st</sub> | q                                                                                          | -65  | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                    |                         |                                                                                       | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                     | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 $^{\left( 2\right) }$ | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    |                                |          | MIN  | NOM | MAX   | UNIT |
|--------------------|--------------------------------|----------|------|-----|-------|------|
| VDD <sup>(1)</sup> | 1.1V supply voltage            |          | 0.99 | 1.1 | 1.26  | V    |
| VDD33              | 3.3V supply voltage            |          | 3    | 3.3 | 3.6   | V    |
| USB_VBUS           | Voltage at USB_VBUS PAD        |          | 0    |     | 1.155 | V    |
| T <sub>A</sub>     | Operating free-air temperature | TUSB8044 | 0    |     | 70    | °C   |
| TJ                 | Operating junction temperature |          | -40  |     | 105   | °C   |

(1) A 1.05-V, 1.1-V, or 1.2-V supply may be used as long as minimum and maximum supply conditions are met.

#### 7.4 Thermal Information

|                     |                                              | TUSB8044 |      |
|---------------------|----------------------------------------------|----------|------|
|                     | THERMAL METRIC <sup>(1)</sup>                | RGC      | UNIT |
|                     |                                              | 64 PINS  |      |
| $R_{\theta JA}$     | Junction-to-ambient thermal resistance       | 26       | °C/W |
| R <sub>0JCtop</sub> | Junction-to-case (top) thermal resistance    | 11.5     | °C/W |
| $R_{\theta JB}$     | Junction-to-board thermal resistance         | 5.3      | °C/W |
| ΨJT                 | Junction-to-top characterization parameter   | 0.2      | °C/W |
| ΨJB                 | Junction-to-board characterization parameter | 5.2      | °C/W |
| $R_{\theta JCbot}$  | Junction-to-case (bottom) thermal resistance | 1.0      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

XAS **ISTRUMENTS** 

www.ti.com.cn

### 7.5 Electrical Characteristics, 3.3-V I/O

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                                                               | OPERATION | TEST CONDITIONS         | MIN  | TYP | MAX             | UNIT |
|------------------|-----------------------------------------------------------------------------------------|-----------|-------------------------|------|-----|-----------------|------|
| VIH              | High-level input voltage <sup>(1)</sup>                                                 | VDD33     |                         | 2    |     | VDD33           | V    |
| VIL              | Low-level input voltage <sup>(1)</sup>                                                  | VDD33     |                         | 0    |     | 0.8             | V    |
| VI               | Input voltage                                                                           |           |                         | 0    |     | VDD33           | V    |
| Vo               | Output voltage <sup>(2)</sup>                                                           |           |                         | 0    |     | VDD33           | V    |
| t <sub>t</sub>   | Input transition time (t <sub>rise</sub> and t <sub>fall</sub> )                        |           |                         | 0    |     | 25              | ns   |
| $V_{\text{hys}}$ | Input hysteresis <sup>(3)</sup>                                                         |           |                         |      |     | 0.13 x<br>VDD33 | V    |
| V <sub>OH</sub>  | High-level output voltage                                                               | VDD33     | I <sub>OH</sub> = -4 mA | 2.4  |     |                 | V    |
| V <sub>OL</sub>  | Low-level output voltage                                                                | VDD33     | $I_{OL} = 4 \text{ mA}$ |      |     | 0.4             | V    |
| I <sub>OZ</sub>  | High-impedance, output<br>current <sup>(2)</sup>                                        | VDD33     | $V_{I} = 0$ to VDD33    |      |     | ±20             | μA   |
| I <sub>OZP</sub> | High-impedance, output current with internal pullup or pulldown resistor <sup>(4)</sup> | VDD33     | $V_1 = 0$ to VDD33      |      |     | ±250            | μA   |
| l <sub>l</sub>   | Input current <sup>(5)</sup>                                                            | VDD33     | $V_{I} = 0$ to VDD33    |      |     | ±15             | μA   |
| $R_{PD}$         | Internal pull-down resister                                                             |           |                         | 13.5 | 19  | 27.5            | KΩ   |
| R <sub>PU</sub>  | Internal pull-up resistor                                                               |           |                         | 14.5 | 19  | 25              | KΩ   |

Applies to external inputs and bidirectional buffers. (1)

Applies to external outputs and bidirectional buffers. (2)

(3) Applies to GRSTz.

(4) Applies to pins with internal pullups/pulldowns.

(5) Applies to external input buffers.

#### 7.6 Timing Requirements, Power-Up

| PARAMETER               | DESCRIPTION                                                               | MIN     | ΤΥΡ ΜΑΧ |      |
|-------------------------|---------------------------------------------------------------------------|---------|---------|------|
| t <sub>d1</sub>         | VDD33 stable before VDD stable <sup>(1)</sup>                             | See (2) |         | ms   |
| t <sub>d2</sub>         | VDD and VDD33 stable before de-assertion of GRSTz                         | 3       |         | ms   |
| t <sub>su_io</sub>      | Setup for MISC inputs <sup>(3)</sup> sampled at the de-assertion of GRSTz | 0.1     |         | μs   |
| t <sub>hd_io</sub>      | Hold for MISC inputs $^{(3)}$ sampled at the de-assertion of GRSTz        | 0.1     |         | μs   |
| t <sub>VDD33_RAMP</sub> | VDD33 supply ramp requirements                                            | 0.2     | 100     | ) ms |
| t <sub>VDD_RAMP</sub>   | VDD supply ramp requirements                                              | 0.2     | 100     | ) ms |

(1) An active reset is required if the VDD33 supply is stable before the VDD11 supply. This active Reset shall meet the 3ms power-up delay counting from both power supplies being stable to the de-assertion of GRSTz. There is no power-on relationship between VDD33 and VDD unless GRSTz is only connected to a capacitor to GND. Then VDD must

(2) be stable minimum of 10 µs before the VDD33.

MISC pins sampled at de-assertion of GRSTz: BATEN[4:1], SMBUSz, and PWRCTL\_POL. (3)







# 7.7 Hub Input Supply Current

Typical values measured at  $T_A = 25^{\circ}C$ 

| PARAMETER                                                    | VDD33 | VDD   | UNIT |
|--------------------------------------------------------------|-------|-------|------|
| PARAMEIER                                                    | 3.3 V | 1.1 V | UNIT |
| LOW POWER MODES                                              |       |       |      |
| Power On (after Reset)                                       | 3     | 30    | mA   |
| Upstream Disconnect                                          | 3     | 24    | mA   |
| Suspend                                                      | 3     | 30    | mA   |
| ACTIVE MODES (US state / DS State)                           |       |       |      |
| 3.0 host / 1 SS Device and Hub in U1 / U2                    | 45    | 240   | mA   |
| 3.0 host / 1 SS Device and Hub in U0                         | 45    | 356   | mA   |
| 3.0 host / 2 SS Devices and Hub in U1 / U2                   | 45    | 301   | mA   |
| 3.0 host / 2 SS Devices and Hub in U0                        | 45    | 457   | mA   |
| 3.0 host / 3 SS Devices and Hub in U1 / U2                   | 45    | 372   | mA   |
| 3.0 host / 3 SS Devices and Hub in U0                        | 45    | 563   | mA   |
| 3.0 host / 4 SS Devices and Hub in U1 / U2                   | 45    | 440   | mA   |
| 3.0 host / 4 SS Devices and Hub in U0                        | 45    | 672   | mA   |
| 3.0 host / 4 SS Devices and Hub in U0 plus Billboard enabled | 45    | 680   | mA   |
| 3.0 host / 1 SS Device in U0 and 1 HS Device                 | 84    | 372   | mA   |
| 3.0 host / 2 SS Devices in U0 and 2 HS Devices               | 95    | 512   | mA   |
| 2.0 host / HS Device                                         | 45    | 55    | mA   |
| 2.0 host / 4 HS Devices                                      | 76    | 74    | mA   |
| 2.0 host / 4 HS Devices plus Billboard enabled.              | 76    | 76    | mA   |

# 8 Detailed Description

#### 8.1 Overview

The TUSB8044 is a four-port USB 3.1 Gen1 compliant hub. It provides simultaneous SuperSpeed USB and highspeed/full-speed connections on the upstream port and provides SuperSpeed USB, high-speed, full-speed, or low-speed connections on the downstream ports. When the upstream port is connected to an electrical environment that only supports high-speed or full-speed/low-speed connections, SuperSpeed USB connectivity is disabled on the downstream ports. When the upstream port is connected to an electrical environment that only supports full-speed/low-speed connections, SuperSpeed USB and high-speed connectivity are disabled on the downstream ports.

### 8.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated





#### 8.3 Feature Description

#### 8.3.1 Battery Charging Features

The TUSB8044 provides support for USB Battery Charging (BC1.2) and custom charging. Battery charging support may be enabled on a per port basis through the REG\_6h(batEn[3:0]).

USB Battery charging support includes both Charging Downstream Port (CDP) and Dedicated Charging Port (DCP) modes. The DCP mode is compliant with the Chinese Telecommunications Industry Standard YD/T 1591-2009. CDP is enabled when the upstream port has detected valid VBUS, configured, and host sets port power. When the upstream port is not connected and battery charging support is enabled, the TUSB8044 will enable DCP mode.

In addition to USB Battery charging (BC1.2), the TUSB8044 supports custom charging indications: Divider Charging (ACP3, ACP2, ACP1 modes), and Galaxy compatible charging. These custom charging modes are only supported when upstream port is unconnected and AUTOMODE is enabled. When in AUTOMODE and upstream port is disconnected, the port will automatically transition from ACP mode to the DCP mode depending on the portable device connected. The divided mode places a fixed DC voltage on the ports DP and DM signals which allows some devices to identify the capabilities of the charger. The default divider mode indicates support for up to 10W (ACP3). The divider mode can be configured to report a lower-current setting (up to 5 W) through REG\_0Ah (HiCurAcpModeEn).

When the upstream port is not connected and battery charging support is enabled for a port, the TUSB8044 drives the port power enable active. If AUTOMODE is disabled, then DCP mode is used. If AUTOMODE is enabled and FullAutoEn bit is cleared (Reg\_25h Bit 0), then TUSB8044 will start with highest enabled divider current mode (ACPx). The TUSB8044 will remain in highest current mode as long as a pull-up is not detected on DP pin. If an pull-up is detected on DP pin, then TUSB8044 will drive the port power enable inactive and switch to Galaxy mode, if enabled, or to DCP mode if Galaxy mode is disabled. The TUSB8044 will again drive the port power enable active. The TUSB8044 will remain in Galaxy mode as long as no pull-up is detected on DP pin. If an pull-up is detected on DP pin, then TUSB8044 will drive the port power enable inactive and transition to DCP mode. The TUSB8044 will again drive the port power enable inactive and transition to DCP mode. The TUSB8044 will again drive the port power enable active. In DCP mode, the TUSB8044 will look for a pull-up detected on DP pin or RxVdat. If a pull-up or RxVdat is detected on DP, the TUSB8044 will drive the port power enable inactive and transition back to ACPx mode. This sequence will repeat until upstream port is connected.

When Automatic mode is enabled and full automatic mode (FullAutoEn Reg\_25h bit 0) is enabled, TUSB8044 will perform same sequence described in previous paragraph with the addition of attempting all supported ACPx modes before sequencing to Galaxy Mode (if enabled) or DCP mode.

The supported battery charging modes when TUSB8044 configured for SMBus or external EEPROM is detailed in Battery Charging Modes with SMBus/EEPROM Table.

The supported battery charging modes when TUSB8044 configured for I2C but without an external EEPROM is determined by the sampled state of the pins. These modes are detailed in Battery Charging Modes without EEPROM Table.



# Feature Description (continued)

# Table 1. TUSB8044 Battery Charging Modes with SMBus or I2C EEPROM

| batEn[n] Reg_06h Bits 3:0 | Upstream VBUS | HiCurAcpMode En Reg_0Ah Bit 4 | autoModeEnz Reg_0Ah Bit 1 | FullAutoEn Reg_25h Bit 0 | Galaxy_Enz Reg_25h Bit 1 | Battery Charging Mode Port x<br>(x = n + 1)                                                                           |
|---------------------------|---------------|-------------------------------|---------------------------|--------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------|
| 0                         | Don't Care    | Don't Care                    | Don't Care                | Don't Care               | Don't Care               | No Charging support                                                                                                   |
| 1                         | > 4V          | Don't Care                    | Don't Care                | Don't Care               | Don't Care               | CDP                                                                                                                   |
| 1                         | < 4V          | Don't Care                    | 1                         | Don't Care               | Don't Care               | DCP                                                                                                                   |
| 1                         | < 4V          | 0                             | 0                         | 1                        | 1                        | AUTOMODE enabled. Sequences through all ACPx modes and DCP<br>with the exception of ACP3<br>Alternate ACP2, ACP1, DCP |
| 1                         | < 4V          | 1                             | 0                         | 1                        | 1                        | AUTOMODE enabled. Sequences through all ACPx modes and DCP.<br>Alternate ACP3, ACP2, ACP1, DCP                        |
| 1                         | < 4 V         | 0                             | 0                         | 0                        | 1                        | AUTOMODE enabled. Sequences between ACP2 and DCP.<br>Alternate ACP2, DCP                                              |
| 1                         | < 4V          | 1                             | 0                         | 0                        | 1                        | AUTOMODE enabled. Sequences between ACP3 and DCP.<br>Alternate ACP3, DCP                                              |
| 1                         | < 4V          | 0                             | 0                         | 1                        | 0                        | AUTOMODE enabled with Galaxy compatible charging support.<br>Alternate ACP2, ACP1, Galaxy, DCP.                       |
| 1                         | < 4V          | 1                             | 0                         | 1                        | 0                        | AUTOMODE enabled with Galaxy compatible charging support.<br>Alternate ACP3, ACP2, ACP1, Galaxy, DCP                  |
| 1                         | < 4V          | 0                             | 0                         | 0                        | 0                        | AUTOMODE enabled with Galaxy compatible charging support.<br>Alternate ACP2, Galaxy, DCP                              |
| 1                         | < 4V          | 1                             | 0                         | 0                        | 0                        | AUTOMODE enabled with Galaxy compatible charging support.<br>Alternate ACP3, Galaxy, DCP                              |

### Table 2. TUSB8044 Battery Charging Modes I2C Mode without EEPROM

| BATEN[3:0] pins | Upstream VBUS | Galaxy_Enz OTP | Battery Charging Mode Port x<br>(x = n + 1)                                                                                                |
|-----------------|---------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 0               | Don't Care    | Don't Care     | No Charging support                                                                                                                        |
| 1               | > 4V          | Don't Care     | CDP                                                                                                                                        |
| 1               | < 4V          | 0              | AUTOMODE enabled with Galaxy compatible charging support. Sequences through all ACPx<br>modes.<br>Alternate ACP3, ACP2, ACP1, Galaxy, DCP. |
| 1               | < 4V          | 1              | AUTOMODE enabled. Sequences through all ACPx modes.<br>Alternate ACP3, ACP2, ACP1, DCP.                                                    |



#### 8.3.2 USB Power Management

The TUSB8044 can be configured for power switched applications using either per-port (Full power managed) or ganged power-enable controls and over-current status inputs. When battery charge is enabled, the TUSB8044 will always function in full power managed.

Power switch support is enabled by REG\_5h (fullPwrMgmtz) and the per-port or ganged mode is configured by REG\_5h(ganged).

The TUSB8044 supports both active high and active low power-enable controls. The PWRCTL[4:1] polarity is configured by REG\_Ah(pwrctlPol).

#### 8.3.3 I<sup>2</sup>C Programming Support Using Internal Hid to I<sup>2</sup>C Interface

The TUSB8044 I<sup>2</sup>C programming mode is supported using class-specific requests through the HID interface. The HID's embedded port will be numbered 1 greater than the highest numbered exposed port. The internal HID to I<sup>2</sup>C function of the TUSB8044 does not have an interrupt OUT endpoint. The TUSB8044 supports *GET REPORT* (*Input*) through the HID interrupt and control endpoints. The *GET REPORT* (*Feature*) and *SET REPORT* (*Output*) occurs through the control endpoint.

| COMMAND            | bmRequestType | bRequest   | wValue                           | windex     | wLength       | DATA   |
|--------------------|---------------|------------|----------------------------------|------------|---------------|--------|
| Setup field Offset | Offset = 0    | Offset = 1 | Offset = 2                       | Offset = 4 | Offset = 6    | N/A    |
| GET REPORT         | A1H           | 01H        | 0100H – input<br>0300H - feature | 0000H      | Report Length | Report |
| SET REPORT         | 21H           | 09H        | 0200H – output                   | 0000H      | Report Length | Report |

#### Table 3. HID Requests I<sup>2</sup>C Programming Support

Other HID class specific requests are optional and not supported (SET IDLE, SET PROTOCOL, GET IDLE, GET PROTOCOL) . Also report IDs are not required since all requests are not interleaved.

#### TUSB8044 ZHCSGC7 – APRIL 2017



#### 8.3.3.1 SET REPORT (Output)

Report length includes overhead bytes (1 byte of opcode, 1 byte of device address and 2 bytes of data length) and must match the number of bytes sent in the data stage or the request will be stalled.

- 1-byte opcode
  - 0x01 read I2C
  - 0x02 write I2C with stop
  - 0x03 write I2C without stop (use to set sub-address prior to read)
- 1-byte I2C slave (7-bit) address
- 2-byte I2C transaction data length
- "length" bytes of Data for a write, but none for a read.

Set Report status stage reports only the status of the receipt and validity of the request, not the status of the I<sup>2</sup>C transaction. As long as the fields construct a valid request, the status stage will be Acked by a null packet. Otherwise, it will be STALLed. For example, if the report\_length is longer than the amount of data sent before the status stage or the wLength is greater than the number of bytes of data sent in the data stage, the status stage will be STALLed. If the number of bytes sent in the data stage is greater than wLength or report\_length, the data stage will be STALLED.

Software shall ensure properly formatted commands and data responses. The sum of the start address and wLength shall be less than the total size of the address range of the target device in a properly formatted command. Hardware shall wrap any data addresses above FFFFh and shall discard any data transmitted greater than wLength and return STALL. A STALL will also be returned if opcode is 00h.

The I<sup>2</sup>C master that performs the I<sup>2</sup>C reads and writes initiated through USB HID interface supports clock stretching. It operates at 400 kHz by default, but can be configured for 100 kHz through eFuse or register.

If the TUSB8044 is suspended (L2) by the USB host, the USB HID interface must enter suspend, but the I<sup>2</sup>C master shall remain active while attempting to complete an active I<sup>2</sup>C write request. An active I<sup>2</sup>C read request may be aborted if the TUSB8044 enters USB suspend state. Per the USB specification, the USB host should not suspend the HID interface while an I<sup>2</sup>C read or write is still in progress. The USB HID interface shall refuse requests to enter USB 2.0 sleep mode (L1) while an I<sup>2</sup>C read or write is in progress.

#### 8.3.3.2 GET REPORT (Feature)

This HID Report will always return a 2-byte constant (0x82FF) which can be used to identify compatible HID devices even if the customer changes the VID/PID.

#### 8.3.3.3 GET REPORT (Input)

A report length of one reports the status byte only. To receive a report with data, the report length must be the length of the data, plus one byte for status and two bytes for the length field.

- 1-byte Status
  - 0 Success
  - 1 Fail timeout (35 ms)
  - 2 Fail Address nak
  - 3 Fail data nak
- 2-byte length
- "length" bytes of Data for a read, but not for a write or a feature report.

A Get Report (input) request is required for both read and write. The interrupt endpoint will NAK until the I<sup>2</sup>C transaction is complete, so that it can report length, data for a read, and final status.



#### 8.3.4 USB2.0 Billboard

Integrated in the TUSB8044 is a USB2.0 Billboard device which complies to the "USB Device Class Definition for Billboard Devices Version 1.1" specification. The billboard device is attached to the highest number downstream port of TUSB8044 USB2.0 hub. The purpose of the billboard is to communicate Alternate Mode status to the host system. The TUSB8044 supports only one Alternate Mode.

There are three pins, typically controlled by a USB Power Deliver (USB PD) controller, used to configure TUSB8044 Billboard functionality: BBEN, BBbmConfigured0, and BBbmConfigured1. The pins are only used when I2C mode is selected. If SMBus mode is selected, then TUSB8044 registers are used instead.

BBEN controls whether or not Billboard is presented to the Host system. When BBEN pin is high, the Billboard is presented to the Host system.

BBbmConfigured[1:0] pins map directly to the bmConfigured fields in the Billboard Capability Descriptor. These two pins must be set to reflect the Alternate Mode status before BBEN is asserted high. If Alternate Mode status changes after BBEN is high, BBEN must be transitioned low, BBbmConfigured[1:0] pins updated to reflect new status, and then BBEN asserted high. For cases in which USB PD controller only has one available GPIO to control TUSB8044 Billboard functionality, BBbmConfigured[1:0] pins should be tied to GND and BBEN pin must be asserted when an Alternate Mode failure occurs.

The TUSB8044 billboard capability descriptor fields can be changed using an external EEPROM. At power-up, the unique billboard fields from external EEPROM are loaded into TUSB8044 billboard. Fields controlled by EEPROM are described in Table 4. When an EEPROM is not used, the TUSB8044's default values as indicated in Table 4 is used.

| SIZE      | I2C EEPROM<br>ADDRESS | TUSB8044 DEFAULT WHEN<br>EEPROM NOT USED | DESCRIPTION                                                                                                                                                                                                                                                       |
|-----------|-----------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2-bytes   | 0x28,0x27             | 0xFF01 (DisplayPort)                     | SVID.                                                                                                                                                                                                                                                             |
| 2-bytes   | 0x2A,0x29             | 0x82EE                                   | Billboard PID. Billboard and hub will share the same VID.                                                                                                                                                                                                         |
| 1-byte    | 0x2B                  | 0x80                                     | Billboard Configuration. When EEPROM used, this field must be set to 0x80.                                                                                                                                                                                        |
| 1-byte    | 0x2C                  | 0 = use default string in ROM            | BBString1Len. # of Unicode characters (2 bytes each) in<br>string 1. BBString1Len size + BBString2Len size must be<br><= 480 bytes, or < 480 if # characters in string 1 is odd,<br>because string 2 must start on an address that is a<br>multiple of 4 (bytes). |
| 1-byte    | 0x2D                  | 0 = use default string in ROM            | BBString2Len. # of Unicode characters (2 bytes each) in string 2.                                                                                                                                                                                                 |
|           |                       | http://www.displayport.org               | String 1. AdditionalInfoURL – required string descriptor providing a URL where the user can go to get more detailed information about the product and the various Alternate Modes it supports.                                                                    |
| 480 bytes | 0x100                 | "DisplayPort"                            | String 2. AlternateModeString – optional string to describe<br>the alternate mode, which may include a URL. From<br>Billboard spec, An example string is DisplayPort to VGA<br>adapter. For further assistance, see<br>http://help.vesa.org/dp-usb-type-c/.       |

#### Table 4. EEPROM Billboard Capability Descriptor Map

The TUSB8044 allows device configuration through one time programmable non-volatile memory (OTP). The programming of the OTP is supported using vendor-defined USB device requests. For details using the OTP features please contact your TI representative.

Table 5 provides a list features which may be configured using the OTP.

### **Table 5. OTP Configurable Features**

| CONFIGURATION REGISTER<br>OFFSET | BIT FIELD | DESCRIPTION                                                                                                                            |  |
|----------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------|--|
| REG_01h                          | [7:0]     | Vendor ID LSB                                                                                                                          |  |
| REG_02h                          | [7:0]     | Vendor ID MSB                                                                                                                          |  |
| REG_03h                          | [7:0]     | Product ID LSB                                                                                                                         |  |
| REG_04h                          | [7:0]     | Product ID MSB                                                                                                                         |  |
| REG_07h                          | [0]       | Port removable configuration for downstream ports 1. OTP configuration is inverse of rmbl[3:0], i.e. 1 = not removable, 0 = removable. |  |
| REG_07h                          | [1]       | Port removable configuration for downstream ports 2. OTP configuration is inverse of rmbl[3:0], i.e. 1 = not removable, 0 = removable. |  |
| REG_07h                          | [2]       | Port removable configuration for downstream ports 3. OTP configuration is inverse of rmbl[3:0], i.e. 1 = not removable, 0 = removable. |  |
| REG_07h                          | [3]       | Port removable configuration for downstream ports 4. OTP configuration is inverse of rmbl[3:0], i.e. 1 = not removable, 0 = removable. |  |
| REG_08h                          | [3:0]     | Port used Configured register.                                                                                                         |  |
| REG_0Ah                          | [3]       | Enable Device Attach Detection                                                                                                         |  |
| REG_0Ah                          | [4]       | High-current divider mode enable.                                                                                                      |  |
| REG_0Bh                          | [0]       | USB 2.0 port polarity configuration for downstream ports 1.                                                                            |  |
| REG_0Bh                          | [1]       | USB 2.0 port polarity configuration for downstream ports 2.                                                                            |  |
| REG_0Bh                          | [2]       | USB 2.0 port polarity configuration for downstream ports 3.                                                                            |  |
| REG_0Bh                          | [3]       | USB 2.0 port polarity configuration for downstream ports 4.                                                                            |  |
| REG_25h                          | [4:0]     | Device Configuration Register 3                                                                                                        |  |
| REG_26h                          | [3:0]     | USB2.0 Only Port Register                                                                                                              |  |
| REG_F0h                          | [3:1]     | USB power switch power-on delay.                                                                                                       |  |





#### 8.3.6 Clock Generation

The TUSB8044 accepts a crystal input to drive an internal oscillator or an external clock source. If a clock is provided to XI instead of a crystal, XO is left open. Otherwise, if a crystal is used, the connection needs to follow the guidelines below. Since XI and XO are coupled to other leads and supplies on the PCB, it is important to keep them as short as possible and away from any switching leads. It is also recommended to minimize the capacitance between XI and XO. This can be accomplished by shielding C1 and C2 with the clean ground lines.



Copyright © 2016, Texas Instruments Incorporated

Figure 2. TUSB8044 Clock



#### 8.3.7 Crystal Requirements

The crystal must be fundamental mode with load capacitance of 12 pF - 24 pF and frequency stability rating of  $\pm 100$  PPM or better. To ensure proper startup oscillation condition, a maximum crystal equivalent series resistance (ESR) of 50  $\Omega$  is recommended. A parallel load capacitor should be used if a crystal source is used. The exact load capacitance value used depends on the crystal vendor. Refer to application note *Selection and Specification for Crystals for Texas Instruments USB2.0 devices* (SLLA122) for details on how to determine the load capacitance value.

#### 8.3.8 Input Clock Requirements

When using an external clock source such as an oscillator, the reference clock should have a  $\pm 100$  PPM or better frequency stability and have less than 50-ps absolute peak to peak jitter or less than 25-ps peak to peak jitter after applying the USB 3.1 jitter transfer function. XI should be tied to the 1.8-V clock source and XO should be left floating.

#### 8.3.9 Power-Up and Reset

The TUSB8044 does not have specific power sequencing requirements with respect to the core power (VDD) or I/O and analog power (VDD33) as long as GRSTz is held in an asserted state while supplies ramp. The core power (VDD) or I/O power (VDD33) may be powered up for an indefinite period of time while the other is not powered up if all of these constraints are met:

- All maximum ratings and recommended operating conditions are observed.
- All warnings about exposure to maximum rated and recommended conditions are observed, particularly junction temperature. These apply to power transitions as well as normal operation.
- Bus contention while VDD33 is powered up must be limited to 100 hours over the projected life-time of the device.
- Bus contention while VDD33 is powered down may violate the absolute maximum ratings.

A supply bus is powered up when the voltage is within the recommended operating range. It is powered down when it is below that range, either stable or in transition.

A minimum reset duration of 3 ms is required. This is defined as the time when the power supplies are in the recommended operating range to the de-assertion of GRSTz. This can be generated using programmable-delay supervisory device or using an RC circuit. When a RC circuit is used, the external capacitor size chosen must be large enough to meet the 3ms minimum duration requirement. The R of the RC circuit is the internal R<sub>PU</sub>.



#### 8.4 Device Functional Modes

#### 8.4.1 External Configuration Interface

The TUSB8044 supports a serial interface for configuration register access. The device may be configured by an attached I<sup>2</sup>C EEPROM or accessed as a slave by an external SMBus master. The external interface is enabled when both the SCL/SMBCLK and SDA/SMBDAT pins are pulled up to 3.3 V at the de-assertion of reset. The mode, I<sup>2</sup>C master or SMBus slave, is determined by the state of SMBUSz/SS\_SUSPEND pin at reset. With the integrated USB HID to I<sup>2</sup>C master, the I<sup>2</sup>C interface can also be used to program an external EEPROM or perform updates of an external MCU's firmware.

#### 8.4.2 I<sup>2</sup>C EEPROM Operation

The TUSB8044 supports a single-master, fast mode (400KHz) connection to a dedicated I<sup>2</sup>C EEPROM when the I<sup>2</sup>C interface mode is enabled. In I<sup>2</sup>C mode, the TUSB8044 reads the contents of the EEPROM at bus address 1010000b using 7-bit addressing starting at address 0. The TUSB8044 will read the entire EEPROM contents using a single burst read transaction. The burst read transaction will end when the address reaches 2DFh.

If the value of the EEPROM contents at address byte 00h equals 55h, the TUSB8044 loads the configuration registers according to the EEPROM map. If the first byte is not 55h, the TUSB8044 exits the I<sup>2</sup>C mode and continues execution with the default values in the configuration registers. The hub will not connect on the upstream port until the configuration is completed.

#### NOTE

The bytes located above offset Ah are optional. The requirement for data in those addresses is dependent on the options configured in the Device Configuration, and Device Configuration 2 registers.

The minimum size I<sup>2</sup>C EEPROM required is 8Kbit.

For details on I<sup>2</sup>C operation refer to the UM10204 I<sup>2</sup>C-bus Specification and User Manual.

#### 8.4.3 Port Configuration

The TUSB8044 port configurations can be selected by registers or efuse. The Port Used Configuration register (USED[3:0]) define how many ports can possibly be reported by the hub. The device removable configuration register (RMBL[3:0]) define if the ports that are reported as used have permanently connected devices or not. The USB 2.0 Only Port register (USB2\_ONLY[3:0]) define whether or a used port is reported as part of the USB 2.0 hub or both the USB2.0 and USB3.1 hubs. The USB2\_ONLY field will enable the USB2.0 port even if the corresponding USED bit is low. The internal HID port will always be the second highest number USB2.0 port. The billboard port will always be the highest number USB2.0 port. The table below shows examples of the possible combinations.



# **Device Functional Modes (continued)**

| Table 6 | . TUSB8044 | <b>Downstream</b> | Port | Configuration | Examples |
|---------|------------|-------------------|------|---------------|----------|
|---------|------------|-------------------|------|---------------|----------|

| USED[3:0] | RMBL[3:0] | USB2_ONLY<br>[3:0] | Reported Port Configuration                                                                                                                                                 | Physical to Logical Port mapping                                                                                                                                                                                                                                                                     |
|-----------|-----------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1111      | 1111      | 0000               | 4 Port USB3.1 Hub<br>6 Port USB2.0 Hub<br>Port 5 is permanently attached HID<br>Port 6 is permanently attached Billboard                                                    | Physical1 => Logical Port1 for USB3.1 and USB2.0.<br>Physical2 => Logical Port2 for USB3.1 and USB2.0.<br>Physical3 => Logical Port3 for USB3.1 and USB2.0.<br>Physical4 => Logical Port4 for USB3.1 and USB2.0.<br>Physical5 => Logical Port5 for USB2.0.<br>Physical6 => Logical Port6 for USB2.0. |
| 1110      | 1111      | 0000               | 3 Port USB3.1 Hub<br>5 Port USB2.0 Hub<br>Port 4 is permanently attached HID<br>Port 5 is permanently attached Billboard.                                                   | Physical1 Not used.<br>Physical2 => Logical Port1 for USB3.1 and USB2.0.<br>Physical3 => Logical Port2 for USB3.1 and USB2.0.<br>Physical4 => Logical Port3 for USB3.1 and USB2.0.<br>Physical5 => Logical Port4 for USB 2.0.<br>Physical6 => Logical Port5 for USB2.0.                              |
| 1100      | 0111      | 0000               | 2 Port USB 3.1 Hub<br>4 Port USB2.0 hub with permanently attached<br>device on Port 2<br>Port 3 is a permanently attached HID<br>Port 4 is a permanently attached Billboard | Physical1 Not used.<br>Physical2 Not used.<br>Physical3 => Logical Port1 for USB3.1 and USB2.0.<br>Physical4 => Logical Port2 for USB3.1 and USB2.0.<br>Physical5 => Logical Port3 for USB2.0.<br>Physical6 => Logical Port4 for USB2.0.                                                             |
| 0011      | 1111      | 0010               | 1 Port USB 3.1 Hub<br>4 Port USB 2.0 Hub<br>Port 3 is a permanently attached HID<br>Port 4 is a permanently attached Billboard                                              | Physical1 => Logical Port1 for USB3.1 and USB2.0.<br>Physical2 => Logical Port2 for USB2.0.<br>Physical3 Not Used.<br>Physical4 Not used.<br>Physical5 => Logical Port3 for USB2.0.<br>Physical6 => Logical Port4 for USB2.0.                                                                        |
| 1000      | 1111      | 0010               | 1 Port USB 3.1 Hub<br>4 Port USB 2.0 Hub<br>Port 3 is a permanently attached HID<br>Port 4 is a permanently attached Billboard                                              | Physical1 Not used.<br>Physical2 => Logical Port2 for USB2.0.<br>Physical3 Not used<br>Physical4 => Logical Port1 for USB3.1 and USB2.0.<br>Physical5 => Logical Port3 for USB2.0.<br>Physical6 => Logical Port4 for USB2.0.                                                                         |
| 1111      | 1111      | 1110               | 1 Port USB 3.1 Hub<br>6 Port USB 2.0 Hub<br>Port 5 is a permanently attached HID<br>Port 6 is a permanently attached Billboard                                              | Physical1 => Logical Port1 for USB3.1 and USB2.0.<br>Physical2 => Logical Port2 for USB2.0.<br>Physical3 => Logical Port3 for USB2.0.<br>Physical4 => Logical Port4 for USB2.0.<br>Physical5 => Logical Port5 for USB2.0.<br>Physical6 => Logical Port6 for USB2.0.                                  |
| 1010      | N/A       | 0x0x               | Invalid combination when USB2_ONLY =<br>0000, 0001, 0100, or 0101. If invalid<br>combination is used, then physical port 4 will<br>not operate at USB3.1 Gen 1 speeds.      |                                                                                                                                                                                                                                                                                                      |
| 1011      | N/A       | 0x01               | Invalid combination when USB2_ONLY =<br>0001 or 0101. If invalid combination is used,<br>then physical port 4 will not operate at USB3.1<br>Gen 1 speeds.                   |                                                                                                                                                                                                                                                                                                      |
| 1110      | N/A       | 010x               | Invalid combination when USB2_ONLY =<br>0100 or 0101. If invalid combination is used,<br>then physical port 4 will not operate at USB3.1<br>Gen 1 speeds.                   |                                                                                                                                                                                                                                                                                                      |



# **Device Functional Modes (continued)**

| USED[3:0 | RMBL[3:0] | USB2_ONLY<br>[3:0] | Reported Port Configuration                                                                                                                       | Physical to Logical Port mapping |
|----------|-----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| 1111     | N/A       | 0101               | Invalid combination when USB2_ONLY =<br>0101. If invalid combination is used, then<br>physical port 4 will not operate at USB3.1 Gen<br>1 speeds. |                                  |

When the SMBus interface mode is enabled, the TUSB8044 supports read block and write block protocols as a slave-only SMBus device.

If the TUSB8044 is addressed by a host using an unsupported protocol it will not respond. The TUSB8044 waits indefinitely for configuration by the SMBus host and will not connect on the upstream port until the SMBus host indicates configuration is complete by clearing the CFG\_ACTIVE bit.

| TUSB8044 7-bit Address | Register Range | Description                                   |
|------------------------|----------------|-----------------------------------------------|
| 7'b1000100             | 00h thru FFh   | Base 0 Registers                              |
| 7'b1000101             | 100h thru 1FFh | Base 1 Registers for Billboard string 1 and 2 |
| 7'b1000110             | 200h thru 2DFh | Base 2 Registers for Billboard string 1 and 2 |

For details on SMBus requirements, refer to the System Management Bus Specification.

#### Table 7. TUSB8044 SMBus 7-bit address Mapping





#### 8.5 Register Maps

### 8.5.1 Configuration Registers

The internal configuration registers are accessed on byte boundaries. The configuration register values are loaded with defaults but can be over-written when the TUSB8044 is in  $I^2C$  or SMBus mode.

| BYTE<br>ADDRESS | CONTENTS                                   | EEPROM CONFIGURABLE |
|-----------------|--------------------------------------------|---------------------|
| 00h             | ROM Signature Register                     | Yes                 |
| 01h             | Vendor ID LSB                              | Yes                 |
| 02h             | Vendor ID MSB                              | Yes                 |
| 03h             | Product ID LSB                             | Yes                 |
| 04h             | Product ID MSB                             | Yes                 |
| 05h             | Device Configuration Register              | Yes                 |
| 06h             | Battery Charging Support Register          | Yes                 |
| 07h             | Device Removable Configuration Register    | Yes                 |
| 08h             | Port Used Configuration Register           | Yes                 |
| 09h             | Reserved. Must default to 00h.             | Yes                 |
| 0Ah             | Device Configuration Register 2            | Yes                 |
| 0Bh             | USB 2.0 Port Polarity Control Register     | Yes                 |
| 0Ch-0Fh         | Reserved                                   | No                  |
| 10h-1Fh         | UUID Byte [15:0]                           | No                  |
| 20h-21h         | LangID Byte [1:0]                          | Yes                 |
| 22h             | Serial Number Length                       | Yes                 |
| 23h             | Manufacturer String Length                 | Yes                 |
| 24h             | Product String Length                      | Yes                 |
| 25h             | Device Configuration Register 3            | Yes                 |
| 26h             | USB 2.0 Only Port Register                 | Yes                 |
| 27h             | Billboard SVID LSB                         | Yes                 |
| 28h             | Billboard SVID MSB                         | Yes                 |
| 29h             | Billboard PID LSB                          | Yes                 |
| 2Ah             | Billboard PID MSB                          | Yes                 |
| 2Bh             | Billboard Configuration                    | Yes                 |
| 2Ch             | Billboard String1Len                       | Yes                 |
| 2Dh             | Billboard String2Len                       | Yes                 |
| 2Eh             | Reserved                                   | No                  |
| 2Fh             | Reserved                                   | No                  |
| 30h-4Fh         | Serial Number String Byte [31:0]           | Yes                 |
| 50h-8Fh         | Manufacturer String Byte [63:0]            | Yes                 |
| 90h-CFh         | Product String Byte [63:0]                 | Yes                 |
| D0h-D4h         | Reserved                                   | Yes <sup>(1)</sup>  |
| D5h-D7h         | Reserved                                   | No                  |
| D8h-DCh         | Reserved                                   | Yes <sup>(1)</sup>  |
| DDh-EFh         | Reserved                                   | No                  |
| F0h             | Additional Features Configuration Register | Yes                 |
| F1h-F7h         | Reserved                                   | No                  |
| F8h             | SMBus Device Status and Command Register   | No                  |
| F9h - FFh       | Reserved                                   | No                  |
| 100h - 2DFh     | USB Billboard Strings 1 and 2              | Yes                 |

#### Table 8. TUSB8044 Register Map

TUSB8044 ZHCSGC7 – APRIL 2017 INSTRUMENTS

XAS

www.ti.com.cn

#### 8.5.2 ROM Signature Register

| Bit No.     | 7            | 6        | 5                                                  | 4                     | 3                                                                                     | 2                               | 1                              | 0                          |  |  |
|-------------|--------------|----------|----------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------|---------------------------------|--------------------------------|----------------------------|--|--|
| Reset State | 0            | 0        | 0                                                  | 0                     | 0                                                                                     | 0                               | 0                              | 0                          |  |  |
|             |              | Table 9. | Table 9. Bit Descriptions – ROM Signature Register |                       |                                                                                       |                                 |                                |                            |  |  |
| Bit         | Field        |          | Туре                                               | Descrip               | Description                                                                           |                                 |                                |                            |  |  |
| 7:0         | romSignature |          | RW                                                 | mode to<br>first byte | gnature Register<br>validate the atta<br>of the EEPROM<br>he TUSB8044 at<br>defaults. | ched EEPROM<br>I is compared to | has been progr<br>the mask 55h | ammed. The<br>and if not a |  |  |

#### Figure 3. Register Offset 0h

#### 8.5.3 Vendor ID LSB Register

#### Figure 4. Register Offset 1h

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 |

#### Table 10. Bit Descriptions – Vendor ID LSB Register

| Bit | Field       | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|-------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | vendorldLsb | RO/RW | Vendor ID LSB. Least significant byte of the unique vendor ID<br>assigned by the USB-IF; the default value of this register is 51h<br>representing the LSB of the TI Vendor ID 0451h. The value may be<br>over-written to indicate a customer Vendor ID.<br>Value used for this field will be the non-zero value written by<br>EEPROM/SMBus to both PID and VID. If a zero value is written by<br>EEPROM/SMbus to both PID and VID, then value used for this field<br>will be the non-zero value from OTP. If a zero value is written by OTP,<br>then value used for this field will be 51h. |

#### 8.5.4 Vendor ID MSB Register

### Figure 5. Register Offset 2h

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |

#### Table 11. Bit Descriptions – Vendor ID MSB Register

| Bit | Field       | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|-------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | vendorldMsb | RO/RW | Vendor ID MSB. Most significant byte of the unique vendor ID<br>assigned by the USB-IF; the default value of this register is 04h<br>representing the MSB of the TI Vendor ID 0451h. The value may be<br>over-written to indicate a customer Vendor ID.<br>Value used for this field will be the non-zero value written by<br>EEPROM/SMBus to both PID and VID. If a zero value is written by<br>EEPROM/SMbus to both PID and VID, then value used for this field<br>will be the non-zero value from OTP. If a zero value is written by OTP,<br>then value used for this field will be 04h. |



#### 8.5.5 Product ID LSB Register

|   | Bit No.    | 7            | 6         | 5                 | 4                                                                                                         | 3                                                                                                                                                                                                                                   | 2                                                                                                                                                                                            | 1                                                                                                                                               | 0                                                                                                                        |
|---|------------|--------------|-----------|-------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| R | eset State | 0            | 1         | 0                 | 0                                                                                                         | 0                                                                                                                                                                                                                                   | 0                                                                                                                                                                                            | 0                                                                                                                                               | 0                                                                                                                        |
|   |            |              | Table 12. | Bit Descrip       | tions – Pro                                                                                               | duct ID LSB                                                                                                                                                                                                                         | Register                                                                                                                                                                                     |                                                                                                                                                 |                                                                                                                          |
|   | Bit        | Field        |           | Туре              | Descrip                                                                                                   | tion                                                                                                                                                                                                                                |                                                                                                                                                                                              |                                                                                                                                                 |                                                                                                                          |
|   | 7:0        | productIdLsb |           | RO/R <sup>1</sup> | W Texas Ir<br>the defa<br>SuperSp<br>reported<br>bit wise<br>indicate<br>Value us<br>EEPROI<br>will be th | ID LSB. Least signstruments and re<br>ult value of this ro<br>beed product ID at<br>in the USB 2.0 I<br>XORed with 0000<br>a customer produ-<br>sed for this field w<br>M/SMBus to both<br>me non-zero value<br>ue used for this fi | eported in the Su<br>egister is 40h re<br>assigned by Tex.<br>Device descripto<br>00010b. The val<br>uct ID.<br>vill be the non-zr.<br>PID and VID. If<br>PID and VID, the<br>from OTP. If a | uperSpeed Dev<br>presenting the<br>as Instruments<br>r is the value o<br>ue may be ove<br>ero value writte<br>a zero value is<br>nen value used | rice descriptor.<br>LSB of the<br>The value<br>f this register<br>r-written to<br>n by<br>s written by<br>for this field |

### Figure 6. Register Offset 3h

### 8.5.6 Product ID MSB Register

| Figure 7. | Register | Offset 4h |
|-----------|----------|-----------|
|-----------|----------|-----------|

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |

### Table 13. Bit Descriptions – Product ID MSB Register

| Bit | Field        | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|--------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | productIdMsb | RO/RW | Product ID MSB. Most significant byte of the product ID assigned by<br>Texas Instruments; the default value of this register is 84h representing<br>the MSB of the product ID assigned by Texas Instruments. The value<br>may be over-written to indicate a customer product ID.<br>Value used for this field will be the non-zero value written by<br>EEPROM/SMBus to both PID and VID. If a zero value is written by<br>EEPROM/SMbus to both PID and VID, then value used for this field<br>will be the non-zero value from OTP. If a zero value is written by OTP,<br>then value used for this field will be 84h. |

TUSB8044 ZHCSGC7 – APRIL 2017 TEXAS INSTRUMENTS

www.ti.com.cn

# 8.5.7 Device Configuration Register

| Bit No.     | 7             | 6             | 5        |                                           | 4                                                                                                    | 3                                                                                                                                                                                                                                         | 2                                                                                                                                                                                       | 1                                                                                                               | 0                                                                         |
|-------------|---------------|---------------|----------|-------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| Reset State | 0             | 0             | 0        |                                           | 1                                                                                                    | 0                                                                                                                                                                                                                                         | 0                                                                                                                                                                                       | 0                                                                                                               | 0                                                                         |
|             | -             | Table 14. Bit | Descript | ions – I                                  | Devic                                                                                                | e Configurat                                                                                                                                                                                                                              | ion Register                                                                                                                                                                            |                                                                                                                 |                                                                           |
| Bit         | Field         |               | Тур      | e I                                       | Descrip                                                                                              | otion                                                                                                                                                                                                                                     |                                                                                                                                                                                         |                                                                                                                 |                                                                           |
| 7           | customStrings |               | RW       |                                           | Manufa<br>Length,<br>0 = The<br>String L<br>1 = The<br>String L<br>loaded                            | strings enable.<br>cturer String Len<br>Product String, i<br>Manufacturer S<br>ength, Product S<br>Manufacturer S<br>ength, Product S<br>by EEPROM or<br>ault value of this                                                               | gth, Manufacture<br>and Language IE<br>tring Length, Mar<br>String, and Langu<br>tring Length, Mar<br>String, and Langu<br>written by SMBus                                             | er String, Produ<br>D registers<br>nufacturer Strin<br>lage ID register<br>nufacturer Strin<br>lage ID register | ct String<br>g, Product<br>s are read only<br>g, Product                  |
| 6           | customSernum  |               | RW       | 2<br>(<br>(<br>7<br>7                     | serial n<br>0 = The<br>register<br>1 = Seri<br>may be                                                | serial number e<br>umber registers.<br>Serial Number s<br>s are read only<br>ial Number String<br>loaded by EEPF<br>ault value of this                                                                                                    | String Length and<br>g Length and Se<br>ROM or written by                                                                                                                               | d Serial Numbe<br>rial Number Str                                                                               | r String                                                                  |
| 5           | u1u2Disable   |               | RW       | a<br>r<br>s<br>a<br>c<br>v<br>t           | 0 = U1/2<br>any U1<br>receives<br>sending<br>accordin<br>disconn<br>When the<br>the cont<br>When the | Disable. This bit<br>U2 support is en<br>U2 support is dis<br>or U2 requests of<br>s or sends a Foru<br>an FLPMA LMF<br>ing to USB 3.1 pr<br>lected on its upst<br>he TUSB8044 is<br>tents of the EEP<br>he TUSB8044 is<br>by an SMBus ho | abled<br>abled, the TUSE<br>on any port, upstr<br>ce_LinkPM_Acce<br>P, it will continue<br>otocol until it get<br>rream port.<br>in I <sup>2</sup> C mode, the<br>ROM.<br>in SMBUS mode | 8044 will not in<br>ream or downst<br>spt LMP. After r<br>to enable U1 a<br>s a power-on re<br>TUSB8044 loa     | ream, unless it<br>eceiving or<br>nd U2<br>eset or is<br>ds this bit from |
| 4           | RSVD          |               | RO       | F                                         | Reserve                                                                                              | ed. This bit is res                                                                                                                                                                                                                       | erved and return                                                                                                                                                                        | s 1 when read.                                                                                                  |                                                                           |
| 3           | ganged        |               | RW       | (<br>;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; | and ena<br>1 = Who<br>ganged<br>When th<br>the con<br>When th                                        | I.<br>en fullPwrMgmtz<br>abled by the PWI<br>en fullPwrMgmtz<br>and enabled by<br>he TUSB8044 is<br>tents of the EEP<br>he TUSB8044 is<br>by an SMBus ho                                                                                  | RCTL[4:1]/BATE<br>= 0, the power s<br>the PWRCTL[4:<br>in I <sup>2</sup> C mode, the<br>ROM.<br>in SMBUS mode                                                                           | N[4:1] pins<br>switch control fo<br>1]/BATEN1 pin<br>TUSB8044 loa                                               | r all ports is<br>ds this bit from                                        |
| 2           | fullPwrMgmtz  |               | RW       | t<br>N                                    | 0 = Por<br>1 = Por<br>When the<br>the con<br>When the                                                | wer Managemen<br>t power switching<br>t power switching<br>he TUSB8044 is<br>tents of the EEP<br>he TUSB8044 is<br>by an SMBus ho                                                                                                         | g status reporting<br>g status reporting<br>in I <sup>2</sup> C mode, the<br>ROM.<br>in SMBUS mode                                                                                      | is disabled<br>TUSB8044 loa                                                                                     |                                                                           |
| 1           | u1u2TimerOvr  |               | RW       |                                           | override<br>Host so<br>TUSB8                                                                         | Timer Override. Ne the downstream<br>ftware. If softwar<br>044 will use the v<br>044 will use value                                                                                                                                       | n ports U1/U2 tin<br>e sets value in th<br>alue of FFh. If s                                                                                                                            | neout values se<br>ne range of 1h                                                                               | t by USB3.1<br>· FFh, the                                                 |
| 0           | RSVD          |               | RO       | F                                         | Reserve                                                                                              | ed. This field is re                                                                                                                                                                                                                      | eserved and retu                                                                                                                                                                        | rns 0 when rea                                                                                                  | d.                                                                        |

# Figure 8. Register Offset 5h



#### 8.5.8 Battery Charging Support Register

| Bit No.     | 7                                                              | 6 | 5  | 4                                                                                                     | 3                                                                                                                                                                                                                       | 2                                                                                                                                                                 | 1                                                                                                                                        | 0                                                        |  |  |  |  |  |
|-------------|----------------------------------------------------------------|---|----|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--|--|--|--|--|
| Reset State | 0                                                              | 0 | 0  | 0                                                                                                     | Х                                                                                                                                                                                                                       | Х                                                                                                                                                                 | Х                                                                                                                                        | Х                                                        |  |  |  |  |  |
|             | Table 15. Bit Descriptions – Battery Charging Support Register |   |    |                                                                                                       |                                                                                                                                                                                                                         |                                                                                                                                                                   |                                                                                                                                          |                                                          |  |  |  |  |  |
| Bit         | Bit Field Type Description                                     |   |    |                                                                                                       |                                                                                                                                                                                                                         |                                                                                                                                                                   |                                                                                                                                          |                                                          |  |  |  |  |  |
| 7:4         | RSVD                                                           |   | RO | Reserve                                                                                               | Reserved. Read only, returns 0 when read.                                                                                                                                                                               |                                                                                                                                                                   |                                                                                                                                          |                                                          |  |  |  |  |  |
| 3:0         | batEn[3:0]                                                     |   | RW | downstru<br>0 = The<br>1 = The<br>Each bit<br>correspo<br>downstru<br>The defa<br>with the<br>When in | Charger Support.<br>eam port impleme<br>port is not enabled<br>port is enabled fr<br>corresponds dire<br>onds to downstrea<br>eam port 2.<br>ault value for thes<br>value of PWRCT<br>I2C/SMBus mod<br>M contents or by | ents the chargin<br>ed for battery charg<br>or battery charg<br>ectly to a downs<br>am port 1, and I<br>se bits are loade<br>L/BATEN[3:0].<br>le the bits in this | ng port features.<br>harging support<br>ing support feat<br>tream port, i.e. I<br>batEN1 corresponded at the de-ass<br>is field may be o | features<br>ures<br>batEn0<br>onds to<br>ertion of reset |  |  |  |  |  |

#### Figure 9. Register Offset 6h

#### 8.5.9 Device Removable Configuration Register

#### Figure 10. Register Offset 7h

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | 0 | 0 | 0 | 0 | х | x | x | х |

#### Table 16. Bit Descriptions – Device Removable Configuration Register

| Bit | Field      | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | customRmbl | RW    | Custom Removable. This bit controls the ability to write to the port<br>removable bits, port used bits, and USB2_ONLY bits.<br>0 = rmbl[3:0], used[3:0], and USB2_ONLY[3:0] are read only and the<br>values are loaded from the OTP ROM<br>1 = rmbl[3:0], used[3:0], and USB2_ONLY[3:0] are read/write and can<br>be loaded by EEPROM or written by SMBus<br>This bit may be written simultaneously with rmbl[3:0].                                                                                                                                                                               |
| 6:4 | RSVD       | RO    | Reserved. Read only, returns 0 when read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3:0 | rmbl[3:0]  | RO/RW | Removable. The bits in this field indicate whether a device attached to<br>downstream ports 4 through 1 are removable or permanently attached.<br>0 = The device attached to the port is not removable<br>1 = The device attached to the port is removable<br>Each bit corresponds directly to a downstream port n + 1, i.e. rmbl0<br>corresponds to downstream port 1, rmbl1 corresponds to downstream<br>port 2, etc.<br>This field is read only unless the customRmbl bit is set to 1. Otherwise<br>the value of this filed reflects the inverted values of the OTP ROM<br>non_rmb[3:0] field. |

#### 8.5.10 Port Used Configuration Register

#### Figure 11. Register Offset 8h

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |

TEXAS INSTRUMENTS

www.ti.com.cn

| Bit | Field     | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RSVD      | RO    | Reserved. Read only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3:0 | used[3:0] | RO/RW | Used. The bits in this field indicate whether a port is enabled.<br>0 = The port is not used or disabled<br>1 = The port is used or enabled<br>Each bit corresponds directly to a downstream port, i.e. used0<br>corresponds to downstream port 1, used1 corresponds to downstream<br>port 2, etc. All combinations are supported with the exception of both<br>ports 1 and 3 marked as disabled. This field is read only unless the<br>customRmbl bit is set to 1. When the corresponding USB2_ONLY bit is<br>set, the USB2 port will be used and enabled regardless of the bit<br>programmed into this field. |



# 8.5.11 Device Configuration Register 2

| Bit No.     | 7              | 6             | 5       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4                                                                                                                                                                                                                                                                                                                                                                                              | 3                 | 2               | 1   | 0 |  |  |  |
|-------------|----------------|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|-----|---|--|--|--|
| Reset State | 0              | 0             | Х       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1                                                                                                                                                                                                                                                                                                                                                                                              | 0                 | 0               | 0   | 0 |  |  |  |
|             |                | Table 18. Bit | Descrip | tions – D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Device                                                                                                                                                                                                                                                                                                                                                                                         | Configuratio      | n Register 2    | 2   |   |  |  |  |
| Bit         | Field          |               | T       | уре                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Descrip                                                                                                                                                                                                                                                                                                                                                                                        | tion              |                 |     |   |  |  |  |
| 7           | Reserved       |               | R       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Reserved. Read-only, returns 0 when read.                                                                                                                                                                                                                                                                                                                                                      |                   |                 |     |   |  |  |  |
| 6           | customBCfeatur | res           | R       | W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Custom Battery Charging Feature Enable. This bit controls the ability<br>to write to the battery charging feature configuration controls.<br>0 = The HiCurAcpModeEn is read only and the values are loaded from<br>the OTP ROM.<br>1 = The HiCurAcpModeEn bit is read/write and can be loaded by<br>EEPROM or written by SMBus.<br>This bit may be written simultaneously with HiCurAcpModeEn. |                   |                 |     |   |  |  |  |
| 5           | pwrctlPol      | R             | W       | Power enable polarity. This bit is loaded at the de-assertion of reset<br>with the value of the PWRCTL_POL pin.<br>0 = PWRCTL polarity is active low<br>1 = PWRCTL polarity is active high<br>When the TUSB8044 is in I <sup>2</sup> C mode, the TUSB8044 loads this bit from<br>the contents of the EEPROM.<br>When the TUSB8044 is in SMBUS mode, the value may be over-<br>written by an SMBus host.                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                |                   |                 |     |   |  |  |  |
| 4           | HiCurAcpModeE  | R             | O/RW    | <ul> <li>High-current ACP mode enable. This bit enables the high-current tak charging mode when the automatic battery charging mode is enable for downstream ports.</li> <li>0 = High current divider mode disabled . High current is ACP2 (defaut 1 = High current divider mode enabled. High current mode is ACP3 This bit is read only unless the customBCfeatures bit is set to 1. If customBCfeatures is 0, the value of this bit reflects the value of the OTP ROM HiCurAcpModeEn bit.</li> </ul>                                                  |                                                                                                                                                                                                                                                                                                                                                                                                |                   |                 |     |   |  |  |  |
| 3:2         | Reserved       |               | R       | W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Reserve                                                                                                                                                                                                                                                                                                                                                                                        | d                 |                 |     |   |  |  |  |
| 1           | autoModeEnz    | R             | W       | <ul> <li>Automatic Mode Enable.</li> <li>The automatic mode only applies to downstream ports with batt charging enabled when the upstream port is not connected. Un these conditions:</li> <li>0 = Automatic mode battery charging features are enabled.</li> <li>1 = Automatic mode is disabled; only Battery Charging DCP an mode is supported.</li> <li>NOTE: When the upstream port is connected, Battery Charging mode will be supported on all ports that are enabled for battery charging support regardless of the value of this bit.</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                                                |                   |                 |     |   |  |  |  |
| 0           | RSVD           |               | R       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Reserve                                                                                                                                                                                                                                                                                                                                                                                        | d. Read only, ret | urns 0 when rea | ad. |   |  |  |  |

# Figure 12. Register Offset Ah

TEXAS INSTRUMENTS

www.ti.com.cn

# 8.5.12 USB 2.0 Port Polarity Control Register

### Figure 13. Register Offset Bh

| Bit No.     | 7              | 6              | 5          | 4                                                                                                                                          | 3                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2                                                                                                                               | 1                                                                   | 0                                 |  |  |  |  |
|-------------|----------------|----------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------|--|--|--|--|
| Reset State | 0              | 0              | 0          | 0                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                               | 0                                                                   | 0                                 |  |  |  |  |
|             | Tab            | le 19. Bit Des | scriptions | – USB 2.0                                                                                                                                  | Port Polarity                                                                                                                                                                                                                                                                                                                                                                                                                          | <b>Control Regi</b>                                                                                                             | ster                                                                |                                   |  |  |  |  |
| Bit         | Field          |                | Туре       | e Desc                                                                                                                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                 |                                                                     |                                   |  |  |  |  |
| 7           | customPolarity |                | RW         | p[4:0]<br>0 = T<br>from t<br>1 = T<br>EEPF                                                                                                 | Custom USB 2.0 Polarity. This bit controls the ability to write the p[4:0]_usb2pol bits.<br>0 = The p[4:0]_usb2pol bits are read only and the values are loaded from the OTP ROM.<br>1 = The p[4:0]_usb2pol bits are read/write and can be loaded by EEPROM or written by SMBus.<br>This bit may be written simultaneously with the p[4:0]_usb2pol bits                                                                                |                                                                                                                                 |                                                                     |                                   |  |  |  |  |
| 6:5         | RSVD           |                | RO         | Rese                                                                                                                                       | rved. Read only, i                                                                                                                                                                                                                                                                                                                                                                                                                     | eturns 0 when rea                                                                                                               | ad.                                                                 |                                   |  |  |  |  |
| 4           | p4_usb2pol     |                | RO/I       | RW port.<br>0 = U<br>1 = U<br>out, i.<br>This to<br>custo                                                                                  | SB 2.0 port polari<br>SB 2.0 port polari<br>e. DM becomes I<br>pit is read only un                                                                                                                                                                                                                                                                                                                                                     | I/DP Polarity. This<br>ty is as document<br>ty is swapped from<br>DP, and DP becor<br>less the customPo<br>value of this bit ro | ted by the pin o<br>m that documer<br>nes DM.<br>blarity bit is set | ut<br>hted in the pin<br>to 1. If |  |  |  |  |
| 3           | p3_usb2pol     |                | RO/I       | RW port.<br>0 = U<br>1 = U<br>out, i.<br>This t<br>custo                                                                                   | Downstream Port 3 DM/DP Polarity. This controls the polarity of the port.<br>0 = USB 2.0 port polarity is as documented by the pin out<br>1 = USB 2.0 port polarity is swapped from that documented in the pin<br>out, i.e. DM becomes DP, and DP becomes DM.<br>This bit is read only unless the customPolarity bit is set to 1. If<br>customPolarity is 0 the value of this bit reflects the value of the OTP<br>ROM p3_usb2pol bit. |                                                                                                                                 |                                                                     |                                   |  |  |  |  |
| 2           | p2_usb2pol     |                | RO/I       | RW port.<br>0 = U<br>1 = U<br>out, i.<br>This t<br>custo                                                                                   | Downstream Port 2 DM/DP Polarity. This controls the polarity of the port.<br>0 = USB 2.0 port polarity is as documented by the pin out<br>1 = USB 2.0 port polarity is swapped from that documented in the pi<br>out, i.e. DM becomes DP, and DP becomes DM.<br>This bit is read only unless the customPolarity bit is set to 1. If<br>customPolarity is 0 the value of this bit reflects the value of the OTP<br>ROM p2_usb2pol bit.  |                                                                                                                                 |                                                                     |                                   |  |  |  |  |
| 1           | p1_usb2pol     |                | ROF        | $\mathbb{R} \mathbb{W} = \begin{bmatrix} \text{port.} \\ 0 = U \\ 1 = U \\ \text{out, i.} \\ \text{This } t \\ \text{custo} \end{bmatrix}$ | Downstream Port 1 DM/DP Polarity. This controls the polarity port.<br>0 = USB 2.0 port polarity is as documented by the pin out<br>1 = USB 2.0 port polarity is swapped from that documented in<br>out, i.e. DM becomes DP, and DP becomes DM.<br>This bit is read only unless the customPolarity bit is set to 1. If<br>customPolarity is 0 the value of this bit reflects the value of the<br>ROM p1_usb2pol bit.                    |                                                                                                                                 |                                                                     |                                   |  |  |  |  |
| 0           | p0_usb2pol     |                | RO/I       | 0 = U<br>1 = U<br>RW out, i.<br>This b<br>custo                                                                                            | Upstream Port DM/DP Polarity. This controls the polar<br>0 = USB 2.0 port polarity is as documented by the pin<br>1 = USB 2.0 port polarity is swapped from that docume<br>out, i.e. DM becomes DP, and DP becomes DM.<br>This bit is read only unless the customPolarity bit is se<br>customPolarity is 0 the value of this bit reflects the valu<br>ROM p0_usb2pol bit.                                                              |                                                                                                                                 |                                                                     |                                   |  |  |  |  |



#### 8.5.13 UUID Registers

#### Figure 14. Register Offset 10h-1Fh

| Bit No.                                           | 7           | 6 | 5    | 4                    | 3                                                                                                                                                                                                                           | 2 | 1 | 0 |  |  |  |
|---------------------------------------------------|-------------|---|------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|--|--|--|
| Reset State                                       | Х           | Х | Х    | Х                    | Х                                                                                                                                                                                                                           | Х | Х | Х |  |  |  |
| Table 20. Bit Descriptions – UUID Byte N Register |             |   |      |                      |                                                                                                                                                                                                                             |   |   |   |  |  |  |
| Bit                                               | Field       |   | Туре | Descrip              | Description                                                                                                                                                                                                                 |   |   |   |  |  |  |
| 7:0                                               | uuidByte[n] |   | RO   | value of<br>requirem | UUID byte N. The UUID returned in the Container ID descriptor. The value of this register is provided by the device and is meets the UL requirements of Internet Engineering Task Force (IETF) RFC 4122 UUID URN Namespace. |   |   |   |  |  |  |

#### 8.5.14 Language ID LSB Register

#### Figure 15. Register Offset 20h

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |

#### Table 21. Bit Descriptions – Language ID LSB Register

| Bit | Field     | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | langldLsb | RO/RW | Language ID least significant byte. This register contains the value<br>returned in the LSB of the LANGID code in string index 0. The<br>TUSB8044 only supports one language ID. The default value of this<br>register is 09h representing the LSB of the LangID 0409h indicating<br>English United States.<br>When customStrings is 1, this field may be over-written by the contents<br>of an attached EEPROM or by an SMBus host. |

#### 8.5.15 Language ID MSB Register

### Figure 16. Register Offset 21h

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

#### Table 22. Bit Descriptions – Language ID MSB Register

| Bit | Field     | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | langldMsb | RO/RW | Language ID most significant byte. This register contains the value<br>returned in the MSB of the LANGID code in string index 0. The<br>TUSB8044 only supports one language ID. The default value of this<br>register is 04h representing the MSB of the LangID 0409h indicating<br>English United States.<br>When customStrings is 1, this field may be over-written by the contents<br>of an attached EEPROM or by an SMBus host. |

NSTRUMENTS www.ti.com.cn

EXAS

#### 8.5.16 Serial Number String Length Register

| Bit No.     | 7              | 6             | 5              | 4                                                           | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2                | 1    | 0 |  |  |  |
|-------------|----------------|---------------|----------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|---|--|--|--|
| Reset State | 0              | 0             | 0              | 1                                                           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                | 0    | 0 |  |  |  |
|             | Tab            | le 23. Bit De | scriptions – S | erial Nu                                                    | mber String L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ength Regi       | ster |   |  |  |  |
| Bit         | Field          |               | Туре           | Descrip                                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |      |   |  |  |  |
| 7:6         | RSVD           |               | RO             | Reserve                                                     | ed. Read only, ret                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | turns 0 when rea | ad.  |   |  |  |  |
| 5:0         | serNumStringLe | n             | RO/RW          | number<br>number<br>When c<br>contents<br>When th<br>serNum | Serial number string length. The string length in bytes for the se<br>number string. The default value is 18h indicating that a 24 byte<br>number string is supported. The maximum string length is 32 by<br>When customSernum is 1, this field may be over-written by the<br>contents of an attached EEPROM or by an SMBus host.<br>When the field is non-zero, a serial number string of<br>serNumbStringLen bytes is returned at string index 1 from the or<br>contained in the Serial Number String registers. |                  |      |   |  |  |  |

#### Figure 17. Register Offset 22h

#### 8.5.17 Manufacturer String Length Register

#### Figure 18. Register Offset 23h

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

#### Table 24. Bit Descriptions – Manufacturer String Length Register

| Bit | Field        | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|--------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RSVD         | RO    | Reserved. Read only, returns 0 when read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6:0 | mfgStringLen | RO/RW | Manufacturer string length. The string length in bytes for the<br>manufacturer string. The default value is 0, indicating that a<br>manufacturer string is not provided. The maximum string length is 64<br>bytes.<br>When customStrings is 1, this field may be over-written by the contents<br>of an attached EEPROM or by an SMBus host.<br>When the field is non-zero, a manufacturer string of mfgStringLen<br>bytes is returned at string index 3 from the data contained in the<br>Manufacturer String registers. |

#### 8.5.18 Product String Length Register

#### Figure 19. Register Offset 24h

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

#### Table 25. Bit Descriptions – Product String Length Register

| Bit | Field         | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RSVD          | RO    | Reserved. Read only, returns 0 when read.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6:0 | prodStringLen | RO/RW | Product string length. The string length in bytes for the product string.<br>The default value is 0, indicating that a product string is not provided.<br>The maximum string length is 64 bytes.<br>When customStrings is 1, this field may be over-written by the contents<br>of an attached EEPROM or by an SMBus host.<br>When the field is non-zero, a product string of prodStringLen bytes is<br>returned at string index 3 from the data contained in the Product String<br>registers. |



#### 8.5.19 Device Configuration Register 3

| Bit No.     | 7           | 6             | 5            | 4                                                           | 3                                                                                                                                                 | 2                                                                            | 1                                                       | 0                                                |
|-------------|-------------|---------------|--------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------|
| Reset State | 0           | 0             | 0            | 0                                                           | 0                                                                                                                                                 | 0                                                                            | 0                                                       | 0                                                |
|             |             | Table 26. Bit | Descriptions | – Device                                                    | Configuratio                                                                                                                                      | on Register 3                                                                | 3                                                       |                                                  |
| Bit         | Field       |               | Туре         | Descrip                                                     | tion                                                                                                                                              |                                                                              |                                                         |                                                  |
| 7:5         | RSVD        |               | RO           | Reserve                                                     | d. Read only, ret                                                                                                                                 | urns 0 when rea                                                              | ad.                                                     |                                                  |
| 4           | USB2.0_only |               | RW           | from rep<br>USB SS<br>the USB<br>This bit                   | hub reports as 2<br>porting 5Gbps sup<br>BOS SS device<br>3.0 hub.<br>is read/write but<br>and the correspored.                                   | oport in the wSp<br>capability descr<br>the read value re                    | eedsSupported<br>iptor. This bit w<br>eturned is the B  | field of the<br>ill also disable<br>oolean OR of |
| 3           | Reserved    |               | RO           | Switch to                                                   | o reserved                                                                                                                                        |                                                                              |                                                         |                                                  |
| 2           | I2C_100k    |               | R/W          | USB to<br>eFuse is<br>This bit                              | kHz. This bit con<br>I2C requests . The<br>s used to set the<br>is read/write but<br>and the correspored.                                         | he EEPROM rea<br>rate to 100k.<br>the read value re                          | ds will occur at eturned is the B                       | 400K unless<br>oolean OR of                      |
| 1           | Galaxy_Enz  |               | R/W          | charging<br>sequend<br>This bit                             | is read/write but a not the correspor                                                                                                             | le will not be inc                                                           | luded in AUTOI                                          | NODE charger<br>oolean OR of                     |
| 0           | FullAutoEn  |               | R/W          | and this<br>all divide<br>highest<br>The bit i<br>bit and t | all divider battery<br>bit is set, any DS<br>er battery chargin<br>current option.<br>s writable, but th<br>he corresponding<br>bit is set, eFuse | S port enabled for<br>g modes before<br>e value read bac<br>g eFuse control. | or battery charg<br>DCP, starting v<br>ck is the Boolea | ing will attempt<br>vith the<br>n OR of this     |

### Figure 20. Register Offset 25h

#### 8.5.20 USB 2.0 Only Port Register

#### Figure 21. Register Offset 26h

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

#### Table 27. Bit Descriptions – USB 2.0 Only Port Register

| Bit | Field          | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RSVD           | RO    | Reserved. Read only, returns 0 when read.                                                                                                                                                                                                                                                                                                                                                                         |
| 3:0 | USB2_ONLY[3:0] | RO/RW | USB 2.0 Only Ports. The bits in this field primarily indicate whether a<br>port is enabled only for USB 2.0 operation. This field is read-only<br>unless customRmbl bit is set. Also, these bits will override the<br>corresponding USED bit.<br>A value of 0 indicates the hub port is enabled for both USB 3.1 and<br>USB 2.0.<br>A value of 1 indicates the hub port is enabled only for USB 2.0<br>operation. |

TUSB8044 ZHCSGC7 - APRIL 2017 Texas Instruments

www.ti.com.cn

#### 8.5.21 Billboard SVID LSB

Figure 22. Register Offset 27h (Billboard SVID LSB)

| Bit No.                                         | 7      | 6 | 5        | 4         | 3   | 2 | 1 | 0 |  |
|-------------------------------------------------|--------|---|----------|-----------|-----|---|---|---|--|
| Reset State                                     | 0      | 0 | 0        | 0         | 0   | 0 | 0 | 1 |  |
| Table 28. Bit Descriptions – Billboard SVID LSB |        |   |          |           |     |   |   |   |  |
| D:4                                             | F1.1.1 |   | <b>T</b> | Decenting |     |   |   |   |  |
| Bit                                             | Field  |   | Туре     | Descript  | ion |   |   |   |  |

#### 8.5.22 Billboard SVID MSB

#### Figure 23. Register Offset 28h (Billboard SVID MSB)

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

#### Table 29. Bit Descriptions – Billboard SVID MSB

| Bit | Field    | Туре | Description                                                                                                                                          |
|-----|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | SVID_MSB | RW   | SVID. This field is the MSB of the 16-bit SVID. This field defaults to $0xFF$ but can be changed using an external I <sup>2</sup> C EEPROM or SMBus. |



#### 8.5.23 Billboard PID LSB

| Bit No.                                        | 7          | 6 | 5  | 4                                                                                                                                                                     | 3           | 2 | 1 | 0 |  |  |
|------------------------------------------------|------------|---|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---|---|---|--|--|
| Reset State                                    | 1          | 1 | 1  | 0                                                                                                                                                                     | 1           | 1 | 1 | 0 |  |  |
| Table 30. Bit Descriptions – Billboard PID LSB |            |   |    |                                                                                                                                                                       |             |   |   |   |  |  |
| Bit                                            | Field Type |   |    | Descript                                                                                                                                                              | Description |   |   |   |  |  |
| 7:0                                            | BBPID_LSB  |   | RW | Billboard PID LSB. This field represents the LSB of the 16-bit PID. This field defaults to 0xEE but can be changed using an external I <sup>2</sup> C EEPROM or SMBus |             |   |   |   |  |  |

### Figure 24. Register Offset 29h (Billboard PID LSB)

#### 8.5.24 Billboard PID MSB

#### Figure 25. Register Offset 2Ah (Billboard PID MSB)

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |

#### Table 31. Bit Descriptions – Billboard PID MSB

| Bit | Field     | Туре | Description                                                                                                                                                    |
|-----|-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | BBPID_LSB | RW   | Billboard PID MSB. This field represents the MSB of the 16-bit PID. This field defaults to $0x82$ but can be changed using an external $I^2C$ EEPROM or SMBus. |

TUSB8044 ZHCSGC7 – APRIL 2017

www.ti.com.cn

NSTRUMENTS

**FEXAS** 

# 8.5.25 Billboard Configuration

| Bit No.     | 7                  | 6        | 5                                                                                                                                                                                                                                                                                                                                | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2               | 1                      | 0 |  |  |
|-------------|--------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|---|--|--|
| Reset State | 1                  | 0        | 0                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Х               | 0                      | 0 |  |  |
|             |                    | Table 32 | . Bit Descriptio                                                                                                                                                                                                                                                                                                                 | ons – Bil                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Iboard Config                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | guration.       |                        |   |  |  |
| Bit         | Field              |          | Туре                                                                                                                                                                                                                                                                                                                             | Descrip                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | otion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                 |                        |   |  |  |
| 7:4         | VCONN_PWR          |          | RW                                                                                                                                                                                                                                                                                                                               | When 12<br>return 1<br>register<br>Descrip<br>0000b:<br>0010b:<br>0010b:<br>0100b:<br>0100b:<br>0100b:<br>0110b:<br>0110b:<br>0110b:                                                                                                                                                                                                                                                                                                                                                  | VCONN power. This field is used when SMBus mode is selected.<br>When I2C mode is selected, this field is read-only and will always<br>return 1000b. The TUSB8044 will use value programmed into this<br>register to update the VCONN Power field in the Billboard Capability<br>Descriptor.<br>0000b: 1 Watt<br>0001b: 1.5 Watts<br>0010b: 2 Watts<br>0010b: 3 Watts<br>0100b: 4 Watts<br>0101b: 5 Watts<br>0110b: 6 Watts<br>0111b: Reserved.<br>1XXXb: The adapter does NOT require any Vconn power. |                 |                        |   |  |  |
| 3:2         | bbConfigured[1:0   | RW       | Controls<br>Descrip<br>are read<br>pins.<br>00b: Un<br>01b: Alt<br>10b: Alt                                                                                                                                                                                                                                                      | bmConfigured[1:0]. This field is used when SMBus mode is selected<br>Controls the bmConfigured[1:0] fields in the Billboard Capability<br>Descriptor. When I2C mode is selected, then bmConfigured[1:0] fields<br>are read-only and values are determined by BBbmConfigured[1:0]<br>pins.<br>00b: Unspecified Error<br>01b: Alternate Mode Configuration Not attempted.<br>10b: Alternate Mode configured attempted but unsuccessful.<br>11b: Alternate Mode configured successfully. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |                        |   |  |  |
| 1           | bAdditionalFailure | RW       | bAdditionalFailureInfo. This field is used when SMBus mode is<br>selected. This field is ignored if VCONN_PWR[3] is set. The valu<br>programmed into this field will be presented in the<br>bAdditionalFailureInfo field in the Billboard Capability Descriptor.<br>When in I2C mode, this field is read-only and defaults to 0. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 | The value<br>scriptor. |   |  |  |
| 0           | BillboardEN        | RW       | When I2<br>connect<br>0b: Billb                                                                                                                                                                                                                                                                                                  | d Enable. This fie<br>2C mode is select<br>ted state is detern<br>poard not connect<br>poard connected.                                                                                                                                                                                                                                                                                                                                                                               | ed, this field is nined by BBEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | read-only and B |                        |   |  |  |

# Figure 26. Register Offset 2Bh (Billboard Configuration)



#### 8.5.26 Billboard String1 Length

| Bit No.          | 7                | 6         | 5                   | 4                                                                                                                                                                                                                                                                                                                                                   | 3                                | 2                | 1                 | 0                            |  |
|------------------|------------------|-----------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------|-------------------|------------------------------|--|
| Reset State      | 0                | 0         | 1                   | 0                                                                                                                                                                                                                                                                                                                                                   | 1                                | 1                | 0                 | 0                            |  |
|                  |                  | Table 33. | Bit Descriptio      | ons – Billl                                                                                                                                                                                                                                                                                                                                         | board String1                    | Length.          |                   |                              |  |
| Bit              | Field            |           | Туре                | Descrip                                                                                                                                                                                                                                                                                                                                             | tion                             |                  |                   |                              |  |
| 7:0              | 7:0 BBString1Len |           | RW                  | Billboard String1Len. This field indicates the length in number of UNICODE characters of the Billboard string1. This is not the length of the string descriptor. BBString1Len size + BBString2Len size must be <= 480 bytes, or < 480 if # characters in string 1 is odd, because strin 2 must start on an address that is a multiple of 4 (bytes). |                                  |                  |                   |                              |  |
| 7.0 Booting reen |                  |           | The bLe<br>BBString | ngth field of the Ag1Len).                                                                                                                                                                                                                                                                                                                          | Additional Info U                | IRL string descr | iptor is 2 + (2 ' |                              |  |
|                  |                  |           |                     |                                                                                                                                                                                                                                                                                                                                                     | d defaults to 0x2<br>M or SMBus. | C but can be c   | hanged using a    | an external I <sup>2</sup> C |  |

#### Figure 27. Register Offset 2Ch (Billboard String1 Length)

#### 8.5.27 Billboard String2 Length

#### Figure 28. Register Offset 2Dh (Billboard String2 Length)

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 |

#### Table 34. Bit Descriptions – Billboard String2 Length.

| Bit | Field        | Туре | Description                                                                                                                                                      |
|-----|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |              |      | Billboard String2Len. This field indicates the length in number of UNICODE characters of the Billboard string2. This is not the length of the string descriptor. |
| 7:0 | BBString2Len | RW   | The bLength field of the Alternate Mode string descriptor is 2 + (2 * BBString2Len).                                                                             |
|     |              |      | This field defaults to 0x2D but can be changed using an external ${\rm I}^2{\rm C}$ EEPROM or SMBus.                                                             |

#### 8.5.28 Serial Number String Registers

#### Figure 29. Register Offset 30h-4Fh

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | Х | Х | х | x | х | х | х | х |

#### Table 35. Bit Descriptions – Serial Number Registers

| Bit | Field           | Туре  | Description                                                                                                                                                                                                                                                                     |
|-----|-----------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | serialNumber[n] | RO/RW | Serial Number byte N. The serial number returned in the Serial<br>Number string descriptor at string index 1. The default value of these<br>registers is assigned by TI. When customSernum is 1, these registers<br>may be over-written by EEPROM contents or by an SMBus host. |

TUSB8044 ZHCSGC7 - APRIL 2017 Texas Instruments

www.ti.com.cn

#### 8.5.29 Manufacturer String Registers

| Bit No.     | 7                                                          | 6  | 5                              | 4                                                                                                        | 3                                                        | 2                                                   | 1                                     | 0 |  |  |
|-------------|------------------------------------------------------------|----|--------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------|---------------------------------------|---|--|--|
| Reset State | 0                                                          | 0  | 0                              | 0                                                                                                        | 0                                                        | 0                                                   | 0                                     | 0 |  |  |
|             | Table 36. Bit Descriptions – Manufacturer String Registers |    |                                |                                                                                                          |                                                          |                                                     |                                       |   |  |  |
| Bit         | Field                                                      |    | Туре                           | Descript                                                                                                 | ion                                                      |                                                     |                                       |   |  |  |
| 7:0         | mfgStringByte[n]                                           | RW | returned<br>number<br>The prog | turer string byte<br>for string index<br>of bytes returned<br>grammed data sh<br>ed by The Unico<br>5.0. | 3 when mfgŠtrir<br>I in the string is<br>hould be in UNI | ngLen is greater<br>equal to mfgStr<br>CODE UTF-16L | than 0. The<br>ingLen.<br>E encodings |   |  |  |

#### Figure 30. Register Offset 50h-8Fh

#### 8.5.30 Product String Registers

### Figure 31. Register Offset 90h-CFh

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

### Table 37. Bit Descriptions – Product String Byte N Register

| Bit | Field             | Туре  | Description                                                                                                                                                                                                                                                                                                                                                        |
|-----|-------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | prodStringByte[n] | RO/RW | Product string byte N. These registers provide the string values<br>returned for string index 2 when prodStringLen is greater than 0. The<br>number of bytes returned in the string is equal to prodStringLen.<br>The programmed data should be in UNICODE UTF-16LE encodings<br>as defined by The Unicode Standard, Worldwide Character Encoding,<br>Version 5.0. |



0

usb3spreadDis

#### 8.5.31 Additional Feature Configuration Register

| Bit No.     | 7                                                                      | 6 | 5    | 4                                                                                                                                                                                                                                                                                                                                                                                                                          | 3                                                                                                                                                                                                                                                              | 2 | 1 | 0 |  |  |  |  |  |  |
|-------------|------------------------------------------------------------------------|---|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|--|--|--|--|--|--|
| Reset State | 0                                                                      | 0 | 0    | 0                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                              | 0 | 0 | 0 |  |  |  |  |  |  |
|             | Table 38. Bit Descriptions – Additional Feature Configuration Register |   |      |                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                |   |   |   |  |  |  |  |  |  |
| Bit         | Field                                                                  |   | Туре | Descrip                                                                                                                                                                                                                                                                                                                                                                                                                    | Description                                                                                                                                                                                                                                                    |   |   |   |  |  |  |  |  |  |
| 7:5         | Reserved                                                               |   | RW   | Reserve                                                                                                                                                                                                                                                                                                                                                                                                                    | Reserved. This field defaults to 3'b000 and must not be changed.                                                                                                                                                                                               |   |   |   |  |  |  |  |  |  |
| 4           | stsOutputEn                                                            |   | RW   | signals,<br>0 = STS<br>1 = STS                                                                                                                                                                                                                                                                                                                                                                                             | Status output enable. This field when set enables of the Status output<br>signals, HS_UP, HS_SUSPEND, SS_UP, SS_SUSPEND.<br>0 = STS outputs are disabled.<br>1 = STS outputs are enabled.<br>This bit may be loaded by EEPROM or over-written by a SMBUS host. |   |   |   |  |  |  |  |  |  |
| 3:1         | pwronTime                                                              |   | RW   | Power On Delay Time. When the efuse_pwronTime field is all 0<br>field sets the delay time from the removal disable of PWRCTL to<br>enable of PWRCTL when transitioning battery charging modes.<br>example, when disabling the power on a transition from ACP to<br>Mode. The nominal timing is defined as follows:<br>TPWRON_EN = (pwronTime x 1) x 200 ms<br>This field may be over-written by EEPROM contents or by an S |                                                                                                                                                                                                                                                                |   |   |   |  |  |  |  |  |  |

host.

RW

USB3 Spread Spectrum Disable. This bit allows firmware to disable the spread spectrum function of the USB3 phy PLL. 0 =Spread spectrum function is enabled

1= Spread spectrum function is disabled This bit may be loaded by EEPROM or over-written by a SMBUS host.

#### Figure 32. Register Offset F0h

#### 8.5.32 SMBus Device Status and Command Register

| Bit No.                                                               | 7         | 6 | 5    | 4                                                                | 3                                                                                                                                                     | 2                                                                                                | 1                                                                                   | 0                                                      |  |  |  |  |
|-----------------------------------------------------------------------|-----------|---|------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------|--|--|--|--|
| Reset State                                                           | 0         | 0 | 0    | 0                                                                | 0                                                                                                                                                     | 0                                                                                                | 0                                                                                   | 0                                                      |  |  |  |  |
| Table 39. Bit Descriptions – SMBus Device Status and Command Register |           |   |      |                                                                  |                                                                                                                                                       |                                                                                                  |                                                                                     |                                                        |  |  |  |  |
| Bit                                                                   | Field     |   | Туре | Descrip                                                          | tion                                                                                                                                                  |                                                                                                  |                                                                                     |                                                        |  |  |  |  |
| 7:2                                                                   | RSVD      |   | RO   | Reserve                                                          | d. Read only, ret                                                                                                                                     | urns 0 when rea                                                                                  | ad.                                                                                 |                                                        |  |  |  |  |
| 1                                                                     | smbusRst  |   | RSU  | values. N<br>the cfgA<br>reconfigu<br>This bit i                 | nterface reset. T<br>Note, that since t<br>ctive bit is also n<br>ure the registers<br>s set by writing a<br>set. A write of 0                        | his bit can only<br>eset to 1. When<br>as necessary.<br>a 1 and is cleare                        | be set when in software sets the                                                    | SMBus mode<br>his bit it must                          |  |  |  |  |
| 0                                                                     | cfgActive |   | RCU  | TUSB80<br>device e<br>connect<br>When in<br>exits the<br>When in | ation active. This<br>44 is currently a<br>nters the I2C or<br>on the upstream<br>I2C mode, the b<br>I2C mode.<br>the SMBus moc<br>to exit the config | ctive. The bit is<br>SMBus mode. T<br>port while this l<br>it is cleared by<br>le, this bit must | set by hardware<br>The TUSB8044 s<br>bit is 1.<br>hardware when<br>be cleared by th | when the<br>shall not<br>the TUSB8044<br>ne SMBus host |  |  |  |  |

#### Figure 33. Register Offset F8h

#### 8.5.33 Billboard String1\_2

#### Figure 34. Register Offset 100h - 2DFh (Billboard String1\_2)

The bit is cleared by a writing 1. A write of 0 has no effect.

| Bit No.     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---|---|---|---|---|---|---|---|
| Reset State | Х | Х | Х | Х | Х | Х | Х | Х |

#### Table 40. Bit Descriptions – Billboard String1\_2

| Bit | Field      | Туре | Description                                                                                                                                                                                                                                                              |
|-----|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | BBString12 | W    | Billboard String1 and String2. This field can only be written to and can<br>not be read from.<br>String 1 defaults http://www.displayport.org<br>String 2 defaults to "DisplayPort"<br>The default can be changed using an external I <sup>2</sup> C EEPROM or<br>SMBus. |





#### 9 Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TUSB8044 is a four-port USB 3.1 Gen1 compliant hub. It provides simultaneous SuperSpeed USB and highspeed/full-speed connections on the upstream port and provides SuperSpeed USB, high-speed, full-speed, or low speed connections on the downstream port. The TUSB8044 can be used in any application that needs additional USB compliant ports. For example, a specific notebook may only have two downstream USB ports. By using the TUSB8044, the notebook can increase the downstream port count to five.

#### 9.2 Typical Application

#### 9.2.1 Discrete USB Hub Product

A common application for the TUSB8044 is as a self powered standalone USB Type-C docking product. The product is powered by an external 5V DC Power adapter. In this application, using a USB Type-C captive cable the TUSB8044 upstream port is plugged into a USB Host controller. The downstream ports of the TUSB8044 are exposed to users for connecting USB hard drives, cameras, flash drives, and so forth. There is also a DisplayPort receptacle for connected an external DisplayPort monitor.



Figure 35. Discrete USB Hub Product

#### **Typical Application (continued)**

#### 9.2.1.1 Design Requirements

| DESIGN PARAMETER                                          | EXAMPLE VALUE                 |
|-----------------------------------------------------------|-------------------------------|
| VDD Supply                                                | 1.1 V                         |
| VDD33 Supply                                              | 3.3 V                         |
| Upstream Port USB Support (SS, HS, FS)                    | SS, HS, FS                    |
| Downstream Port 1 USB Support (SS, HS, FS, LS)            | SS, HS, FS, LS                |
| Downstream Port 2 USB Support (SS, HS, FS, LS)            | SS, HS, FS, LS                |
| Downstream Port 3 USB Support (SS, HS, FS, LS)            | SS, HS, FS, LS                |
| Downstream Port 4 USB Support (SS, HS, FS, LS)            | SS, HS, FS, LS                |
| Number of Removable external exposed Downstream Ports     | 4                             |
| Number of Non-Removable external exposed Downstream Ports | 0                             |
| Full Power Management of Downstream Ports                 | Yes. (FULLPWRMGMTZ = 0)       |
| Individual Control of Downstream Port Power Switch        | Yes. (GANGED = 0)             |
| Power Switch Enable Polarity                              | Active High. (PWRCTL_POL = 1) |
| Battery Charge Support for Downstream Port 1              | Yes                           |
| Battery Charge Support for Downstream Port 2              | Yes                           |
| Battery Charge Support for Downstream Port 3              | Yes                           |
| Battery Charge Support for Downstream Port 4              | Yes                           |
| I2C EEPROM Support                                        | Yes                           |
| 24MHz Clock Source                                        | Crystal                       |

#### **Table 41. Design Parameters**

#### 9.2.1.2 Detailed Design Procedure

#### 9.2.1.2.1 Upstream Port Implementation

The upstream of the TUSB8044 is connected to a USB Type-C captive cable. The system VBUS signal from the USB3 Type C plug is fed through a voltage divider. The purpose of the voltage divider is to make sure the system VBUS level meets TUSB8044 USB\_VBUS input requirements. The voltage divider in this particular implementation will support up to 11.4V VBUS. If VBUS needs to be greater, then PD controller will need to directly control TUSB8044 USB\_VBUS input. The USB-C plug has two pairs of USB3.1 differential pairs (RX1/TX1 and RX2/TX2). In this particular example, one pair of super speed signals (RX2 and TX2) from Type-C plug is connected to the DP Hub/Retimer/Redriver. The other pair of super speed signals (RX1 and TX2) is routed to the TUSB8044. The CC1 and VCONN signals from the Type-C plug is connected to the USB PD controller.



Copyright © 2017, Texas Instruments Incorporated





#### 9.2.1.2.2 Downstream Port 1 Implementation

The downstream port 1 of the TUSB8044 is connected to a USB Type-C receptacle. With BATEN1 pin pulled up, Battery Charge support is enabled for Port 1. If Battery Charge support is not needed, then pull-up resistor on BATEN1 should be uninstalled. A 1:2 MUX passive MUX is used to route the hub downstream port's super speed signals to the appropriate location on the USB Type-C receptacle. The MUX orientation is controlled by the PD controller through the SEL signal. A example 1:2 passive MUX that could be used is the Texas Instrument's HD3SS3212.



Copyright © 2017, Texas Instruments Incorporated



#### 9.2.1.2.3 Downstream Port 2 Implementation

The downstream port 2 of the TUSB8044 is connected to a USB3 Type A connector. With BATEN2 pin pulled up, Battery Charge support is enabled for Port 2. If Battery Charge support is not needed, then pull-up resistor on BATEN2 should be uninstalled. For ferrite bead used on the VBUS connection, a lower resistance is recommended due to noticeable IR drop during high current charging modes. The isolation between the Type-A connectors shield ground and signal ground pins is not required. Some applications may have better ESD/EMI performance when the grounds are shorted together.



Copyright © 2017, Texas Instruments Incorporated

Figure 38. Downstream Port 2 Implementation



#### 9.2.1.2.4 Downstream Port 3 Implementation

The downstream port3 of the TUSB8044 is connected to a USB3 Type A connector. With BATEN3 pin pulled up, Battery Charge support is enabled for Port 3. If Battery Charge support is not needed, then pull-up resistor on BATEN3 should be uninstalled. For ferrite bead used on the VBUS connection, a lower resistance is recommended due to noticeable IR drop during high current charging modes. The isolation between the Type-A connectors shield ground and signal ground pins is not required. Some applications may have better ESD/EMI performance when the grounds are shorted together.



Copyright © 2017, Texas Instruments Incorporated

Figure 39. Downstream Port 3 Implementation

#### 9.2.1.2.5 Downstream Port 4 Implementation

The downstream port 4 of the TUSB8044 is connected to a USB3 Type A connector. With BATEN4 pin pulled up, Battery Charge support is enabled for Port 4. If Battery Charge support is not needed, then pull-up resistor on BATEN4 should be uninstalled. For ferrite bead used on the VBUS connection, a lower resistance is recommended due to noticeable IR drop during high current charging modes. The isolation between the Type-A connectors shield ground and signal ground pins is not required. Some applications may have better ESD/EMI performance when the grounds are shorted together.



Copyright © 2017, Texas Instruments Incorporated

Figure 40. Downstream Port 4 Implementation



#### 9.2.1.2.6 VBUS Power Switch Implementation

This particular example uses the Texas Instruments TPS2561 Dual Channel Precision Adjustable Current-Limited power switch. For details on this power switch or other power switches available from Texas Instruments, refer to the Texas Instruments website.



Copyright © 2017, Texas Instruments Incorporated



#### 9.2.1.2.7 PD Controller and EEPROM Implementation

In this specific application, PD controller monitors and controls the CC line and the VBUS on both the upstream Type-C port and the downstream Type-C port. It also utilizes BBconfigure0 and BBconfigure1 to set up the billboard function of TUSB8044 and custom billboard information is stored in the EEPROM. Moreover, the controller uses the GPIOs to control the super speed MUX.

The TUSB8044 loads the 256 bytes plus the billboard strings from an external EEPROM. The billboard string starts at address 0x100 and ends at address 0x2DF for a total of 480 bytes. A minimum of 5.888Kbit EEPROM is recommended. EEPROMs do not come in this size so an 8Kbit EEPROM (10-bit addressing) is recommended. For example, an Atmel AT24C08A could be used.



Copyright © 2017, Texas Instruments Incorporated

#### Figure 42. PD Controller and EEPROM Implementation



#### 9.2.1.2.8 DisplayPort Implementation

The DisplayPort interface can be implemented with a DisplayPort MST Hub or a DisplayPort redriver/retimer. The main channels and the AUX channels are connected to the DP receptacle after the HUB.



Copyright © 2017, Texas Instruments Incorporated

Figure 43. DisplayPort Implementation

#### 9.2.1.2.9 Clock, Reset, and Misc

The PWRCTL\_POL is left unconnected which results in active high power enable (PWRCTL1, PWRCTL2, PWRCTL3, and PWRCTL4) for a USB VBUS power switch. SMBUSz pin is also left unconnected which will select I2C mode. Both PWRCTL\_POL and SMBUSz pins have internal pull-ups. The 1  $\mu$ F capacitor on the GRSTN pin can only be used if the VDD11 supply is stable before the VDD33 supply. The depending on the supply ramp of the two supplies the capacitor size may have to be adjusted.



Copyright © 2017, Texas Instruments Incorporated

Figure 44. Clock, Reset, and Misc



#### 9.2.1.2.10 TUSB8044 Power Implementation



Copyright © 2017, Texas Instruments Incorporated

Figure 45. TUSB8044 Power Implementation

TUSB8044 ZHCSGC7 - APRIL 2017 TEXAS INSTRUMENTS

www.ti.com.cn

#### 9.2.1.3 Application Curves









## **10** Power Supply Recommendations

#### 10.1 TUSB8044 Power Supply

 $V_{DD}$  should be implemented as a single power plane, as should  $V_{DD33}$ .

- The V<sub>DD</sub> pins of the TUSB8044 supply 1.1 V (nominal) power to the core of the TUSB8044. This power rail can be isolated from all other power rails by a ferrite bead to reduce noise.
- The DC resistance of the ferrite bead on the core power rail can affect the voltage provided to the device due to the high current draw on the power rail. The output of the core voltage regulator may need to be adjusted to account for this or a ferrite bead with low DC resistance (less than  $0.05 \Omega$ ) can be selected.
- The V<sub>DD33</sub> pins of the TUSB8044 supply 3.3 V power rail to the I/O of the TUSB8044. This power rail can be isolated from all other power rails by a ferrite bead to reduce noise.
- All power rails require a 10 µF capacitor or 1 µF capacitors for stability and noise immunity. These bulk capacitors can be placed anywhere on the power rail. The smaller decoupling capacitors should be placed as close to the TUSB8044 power pins as possible with an optimal grouping of two of differing values per pin.

#### 10.2 Downstream Port Power

- The downstream port power, VBUS, must be supplied by a source capable of supplying 5V and up to 900 mA
  per port. Downstream port power switches can be controlled by the TUSB8044 signals. It is also possible to
  leave the downstream port power always enabled.
- A large bulk low-ESR capacitor of 22 µF or larger is required on each downstream port's VBUS to limit in-rush current.
- The ferrite beads on the VBUS pins of the downstream USB port connections are recommended for both ESD and EMI reasons. A 0.1µF capacitor on the USB connector side of the ferrite provides a low impedance path to ground for fast rise time ESD current that might have coupled onto the VBUS trace from the cable.

#### 10.3 Ground

It is recommended that only one board ground plane be used in the design. This provides the best image plane for signal traces running above the plane. The thermal pad of the TUSB8044 and any of the voltage regulators should be connected to this plane with vias. An earth or chassis ground is implemented only near the USB port connectors on a different plane for EMI and ESD purposes.



#### 11 Layout

#### 11.1 Layout Guidelines

#### 11.1.1 Placement

- 1. 9.53K +/-1% resistor connected to pin USB\_R1 should be placed as close as possible to the TUSB8044.
- 2. A 0.1 µF should be placed as close as possible on each VDD and VDD33 power pin.
- 3. The 100 nF capacitors on the SSTXP and SSTXM nets should be placed close to the USB connector (Type A, Type B, and so forth).
- 4. The ESD and EMI protection devices (if used) should also be placed as close as possible to the USB connector.
- 5. If a crystal is used, it must be placed as close as possible to the TUSB8044 XI and XO pins.
- 6. Place voltage regulators as far away as possible from the TUSB8044, the crystal, and the differential pairs.
- 7. In general, the large bulk capacitors associated with each power rail should be placed as close as possible to the voltage regulators.

#### 11.1.2 Package Specific

- 1. The TUSB8044 package has a 0.5-mm pin pitch.
- 2. The TUSB8044 package has a 6.0-mm x 6.0-mm thermal pad. This thermal pad must be connected to ground through a system of vias.
- 3. All vias under device, except for those connected to thermal pad, should be solder masked to avoid any potential issues with thermal pad layouts.

#### 11.1.3 Differential Pairs

This section describes the layout recommendations for all the TUSB8044 differential pairs: USB\_DP\_XX, USB\_DM\_XX, USB\_SSTXP\_XX, USB\_SSTXM\_XX, USB\_SSRXP\_XX, and USB\_SSRXM\_XX.

- 1. Must be designed with a differential impedance of 90  $\Omega \pm 10\%$ .
- 2. In order to minimize cross talk, it is recommended to keep high speed signals away from each other. Each pair should be separated by at least 5 times the signal trace width. Separating with ground as depicted in the layout example will also help minimize cross talk.
- 3. Route all differential pairs on the same layer adjacent to a solid ground plane.
- 4. Do not route differential pairs over any plane split.
- 5. Adding test points will cause impedance discontinuity and will therefore negative impact signal performance. If test points are used, they should be placed in series and symmetrically. They must not be placed in a manner that causes stub on the differential pair.
- 6. Avoid 90 degree turns in trace. The use of bends in differential traces should be kept to a minimum. When bends are used, the number of left and right bends should be as equal as possible and the angle of the bend should be ≥ 135 degrees. This will minimize any length mismatch causes by the bends and therefore minimize the impact bends have on EMI.
- 7. Minimize the trace lengths of the differential pair traces. The maximum recommended trace length for SS differential pair signals and USB 2.0 differential pair signals is eight inches. Longer trace lengths require very careful routing to assure proper signal integrity.
- 8. Match the etch lengths of the differential pair traces (i.e. DP and DM or SSRXP and SSRXM or SSTXP and SSTXM). There should be less than 5 mils difference between a SS differential pair signal and its complement. The USB 2.0 differential pairs should not exceed 50 mils relative trace length difference.
- 9. The etch lengths of the differential pair groups do not need to match (i.e. the length of the SSRX pair to that of the SSTX pair), but all trace lengths should be minimized.
- 10. Minimize the use of vias in the differential pair paths as much as possible. If this is not practical, make sure that the same via type and placement are used for both signals in a pair. Any vias used should be placed as close as possible to the TUSB8044 device.
- 11. To ease routing, the polarity of the SS differential pairs can be swapped. This means that SSTXP can be routed to SSTXM or SSRXM can be routed to SSRXP.



#### Layout Guidelines (continued)

- 12. To ease routing of the USB2 DP and DM pair, the polarity of these pins can be swapped. If this is done, the appropriate Px\_usb2pol register, where x = 0, 1, 2, 3, or 4, must be set.
- 13. Do not place power fuses across the differential pair traces.

#### 11.2 Layout Examples

#### 11.2.1 Upstream Port



Figure 56. Example Routing of Upstream Port



# Layout Examples (continued)

#### 11.2.2 Downstream Port



Figure 57. Example Routing of Downstream Port

The remaining three downstream ports routing can be similar to the example provided.

### 12 器件和文档支持

#### 12.1 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。请单击右上角的通知我进行注册,即可收到任意产品 信息更改每周摘要。有关更改的详细信息,请查看任意已修订文档中包含的修订历史记录。

#### 12.2 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 商标

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.4 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 13 机械、封装和可订购信息

以下页中包括机械封装、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据发生变化时, 我们可能不会另行通知或修订此文档。如欲获取此产品说明书的浏览器版本,请参见左侧的导航栏。



www.ti.com

# A

**RGC0064G** 



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing

per ASME Y14.5M.
This drawing is subject to change without notice.
The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



www.<u>ti.com.cn</u>

# **PACKAGE OUTLINE** VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



**RGC0064G** 

www.ti.com.cn

# **EXAMPLE BOARD LAYOUT**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

www.ti.com

#### www.ti.com

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

**EXAMPLE STENCIL DESIGN** 

**RGC0064G** 





10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| TUSB8044RGCR     | NRND          | VQFN         | RGC                | 64   | 2000           | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  | 0 to 70      | TUSB8044                |         |
| TUSB8044RGCT     | NRND          | VQFN         | RGC                | 64   | 250            | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  | 0 to 70      | TUSB8044                |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司