











ADS1278-SP

ZHCSIS6B - SEPTEMBER 2018 - REVISED DECEMBER 2018

# ADS1278-SP 耐辐射 8 通道同步采样 24 位模数转换器

### 1 特性

- 耐辐射
  - TID 75krad (Si)
  - TID 辐射批次验收测试 (RLAT) 待定
  - 在 125°C 的环境下,单粒子锁定 (SEL) 对于 LET 的抗扰度为 68MeV-cm²/mg
- 八个同步采样通道
- 高达 128kSPS 的数据速率
- 交流性能:
  - 63KHz 带宽
  - 111dB SNR (高分辨率模式)
  - -108dB THD
- 直流精度:
  - 0.8μV/°C 的温漂
  - 1.3ppm/°C 增益漂移
- 可选择工作模式:
  - 高速: 128kSPS、106dB SNR
  - 高分辨率: 52kSPS、111dB SNR
  - 低功耗: 52kSPS、31mW/ch
  - 低速: 10kSPS、7mW/ch
- 线性相位数字滤波器
- SPI™或者帧同步串行接口
- 低采样孔径错误
- 调制器输出选项(数字滤波器旁路)
- 模拟电源: 5V
- 数字内核: 1.8V
- I/O 电源: 1.8V 至 3.3V

### 2 应用

- 空间系统(卫星、摆渡车、站点)
  - 卫星温度和位置检测
  - 轨道观测系统
  - 精密且科学 应用
  - 高精度仪器

### 3 说明

ADS1278-SP (八通道) 是一款数据速率高达每秒 12.8 万个采样 (128kSPS) 的 24 位、 $\Sigma$ - $\Delta$  模数转换器 (ADC),可支持八通道同步采样。

传统上来讲,提供良好漂移性能的工业用三角积分 ADC 使用带有较大通带衰减的数字滤波器。因此,它 们的信号带宽有限并且主要适合于 dc 测量。音频应用中的 高分辨率 ADC 可提供更大的可用带宽,但其失 调电压和漂移规格均显著低于工业领域对应器件。

ADS1278-SP 对上述类型的转换器进行了整合,可支持高精度工业测量,且具备出色的直流和交流规格。

高阶、斩波稳定调制器在低带内噪声情况下实现极低漂移。板载抽取滤波器抑制调制器和信号带外噪声。这些 ADC 在纹波小于 0.005dB 的情况下提供高达那奎斯特速率 90% 的可用信号带宽。

### 器件信息(1)

| 器件型号            | 等级                                  | 封装                          |
|-----------------|-------------------------------------|-----------------------------|
| ADS1278MHFQ-MLS | 耐辐射等级 75krad<br>(Si); -55°C 至 125°C | 84 引脚 HFQ                   |
| ADS1278WHFQ-MLS | 耐辐射等级 75krad<br>(Si); -55°C 至 115°C | 重量:<br>4.46g <sup>(3)</sup> |
| ADS1278HFQ/EM   | 工程样片 <sup>(2)</sup>                 |                             |
| ADS1278EVM-CVAL | 陶瓷评估板                               | EVM                         |

- (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。
- (2) 这些部件仅适用于工程评估。部件按照不合规的流程进行加工处理。这些部件不适用于质检、生产、辐射测试或飞行。这些零部件无法在 −55°C 至 125°C 的完整 MIL 额定温度范围内或运行寿命中保证其性能。
- (3) 重量误差在 ±10% 以内。

### 简化原理图





|                  | 目                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 录  |                                                       |                                              |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------------------------------------------------------|----------------------------------------------|
| 1<br>2<br>3<br>4 | 特性                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 9  | 8.2 Functional Block Diagram  8.3 Feature Description | 23<br>45                                     |
| 5<br>6           | 说明(续)3<br>Pin Configuration and Functions3                                                                                                                                                                                                                                                                                                                                                                                                            | 10 | 9.1 Application Information                           | 46<br>46                                     |
| 7                | Specifications         6           7.1 Absolute Maximum Ratings         6           7.2 ESD Ratings         6           7.3 Recommended Operating Conditions         6           7.4 Thermal Information         6           7.5 Electrical Characteristics         7           7.6 Timing Requirements: SPI Format         9           7.7 Timing Requirements: Frame-Sync Format         11           7.8 Quality Conformance Inspection         11 | 11 | Layout                                                | 50<br>50<br>51<br>52<br>52<br>52<br>52<br>52 |
| 8                | 7.9 Typical Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                           | 13 | 机械、封装和可订购信息                                           |                                              |

### 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| Cł | nanges from Revision A (December 20 | 18) to Revision B | Page |
|----|-------------------------------------|-------------------|------|
| •  | 已更改 将"预告信息"更改为"生产数据"。               |                   | 1    |



### 5 说明 (续)

四个运行模式可实现速度、分辨率和功率的优化。所有操作直接由引脚控制;无需寄存器编程。该器件具有 -55°C 至 +125°C 的扩展级温度范围,并且可提供 84 引脚 HFQ 封装。

### 6 Pin Configuration and Functions





### **Pin Functions**

| PI             | N                                                                       |                      | TIII FUIICIIOIIS                                                                                                           |  |  |  |  |
|----------------|-------------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME           | NO.                                                                     | I/O                  | DESCRIPTION                                                                                                                |  |  |  |  |
| AGND           | 3, 6, 9, 10,<br>11, 53, 54,<br>57, 60, 63,<br>66, 69, 72,<br>76, 77, 82 | Analog ground        | Analog ground; connect to DGND using a single plane.                                                                       |  |  |  |  |
| AINP1          | 4                                                                       | Analog input         |                                                                                                                            |  |  |  |  |
| AINP2          | 1                                                                       | Analog input         |                                                                                                                            |  |  |  |  |
| AINP3          | 83                                                                      | Analog input         |                                                                                                                            |  |  |  |  |
| AINP4          | 80                                                                      | Analog input         | AINDIG-11 Desitive analog input, channels 9 through 1                                                                      |  |  |  |  |
| AINP5          | 67                                                                      | Analog input         | AINP[8:1] Positive analog input, channels 8 through 1.                                                                     |  |  |  |  |
| AINP6          | 64                                                                      | Analog input         |                                                                                                                            |  |  |  |  |
| AINP7          | 61                                                                      | Analog input         |                                                                                                                            |  |  |  |  |
| AINP8          | 58                                                                      | Analog input         |                                                                                                                            |  |  |  |  |
| AINN1          | 5                                                                       | Analog input         |                                                                                                                            |  |  |  |  |
| AINN2          | 2                                                                       | Analog input         |                                                                                                                            |  |  |  |  |
| AINN3          | 84                                                                      | Analog input         |                                                                                                                            |  |  |  |  |
| AINN4          | 81                                                                      | Analog input         | Albibito 43 Negration and a figure about the small O through 4                                                             |  |  |  |  |
| AINN5          | 68                                                                      | Analog input         | AINN[8:1] Negative analog input, channels 8 through 1.                                                                     |  |  |  |  |
| AINN6          | 65                                                                      | Analog input         |                                                                                                                            |  |  |  |  |
| AINN7          | 62                                                                      | Analog input         |                                                                                                                            |  |  |  |  |
| AINN8          | 59                                                                      | Analog input         |                                                                                                                            |  |  |  |  |
| AVDD           | 7, 8, 55, 56,<br>70, 71, 78,<br>79                                      | Analog power supply  | Analog power supply (4.75 V to 5.25 V).                                                                                    |  |  |  |  |
| VCOM           | 73                                                                      | Analog output        | AVDD / 2 Unbuffered voltage output.                                                                                        |  |  |  |  |
| VREFN          | 75                                                                      | Analog input         | Negative reference input.                                                                                                  |  |  |  |  |
| VREFP          | 74                                                                      | Analog input         | Positive reference input.                                                                                                  |  |  |  |  |
| CLK            | 37                                                                      | Digital input        | Master clock input.                                                                                                        |  |  |  |  |
| CLKDIV         | 15                                                                      | Digital input        | CLK input divider control: 1 = 32.768 MHz (High-Speed mode only) / 27 MHz   0 = 13.5 MHz (low-power) / 5.4 MHz (low-speed) |  |  |  |  |
| DGND           | 12, 26, 31,<br>32, 33, 34                                               | Digital ground       | Digital ground power supply.                                                                                               |  |  |  |  |
| DIN            | 17                                                                      | Digital input        | Daisy-chain data input.                                                                                                    |  |  |  |  |
| DOUT1          | 25                                                                      | Digital output       | DOUT1 is TDM data output (TDM mode).                                                                                       |  |  |  |  |
| DOUT2          | 24                                                                      | Digital output       |                                                                                                                            |  |  |  |  |
| DOUT3          | 23                                                                      | Digital output       |                                                                                                                            |  |  |  |  |
| DOUT4          | 22                                                                      | Digital output       |                                                                                                                            |  |  |  |  |
| DOUT5          | 21                                                                      | Digital output       | DOUT[8:1] Data output for channels 8 through 1.                                                                            |  |  |  |  |
| DOUT6          | 20                                                                      | Digital output       |                                                                                                                            |  |  |  |  |
| DOUT7          | 19                                                                      | Digital output       |                                                                                                                            |  |  |  |  |
| DOUT8          | 18                                                                      | Digital output       |                                                                                                                            |  |  |  |  |
| DRDY/<br>FSYNC | 39                                                                      | Digital input/output | Frame-Sync protocol: frame clock input; SPI protocol: data ready output.                                                   |  |  |  |  |
| DVDD           | 35, 36                                                                  | Digital power supply | Digital core power supply (+1.65 V to +1.95 V).                                                                            |  |  |  |  |
| FORMAT0        | 42                                                                      | Digital input        | FORMAT[2:0] Selects Frame-Sync/SPI protocol, TDM/discrete data outputs,                                                    |  |  |  |  |
| FORMAT1        | 41                                                                      | Digital input        | fixed/dynamic position TDM data, and modulator mode/normal operating                                                       |  |  |  |  |
| FORMAT2        | 40                                                                      | Digital input        | mode.                                                                                                                      |  |  |  |  |
| IOVDD          | 27, 28, 29,<br>30                                                       | Digital power supply | I/O power supply (+1.65 V to +3.6 V).                                                                                      |  |  |  |  |



### Pin Functions (continued)

| PIN   | ı   | 1/0                  | DESCRIPTION                                                            |
|-------|-----|----------------------|------------------------------------------------------------------------|
| NAME  | NO. | l/O                  | DESCRIPTION                                                            |
| MODE0 | 44  | Digital input        | MODE[1:0] Selects High-Speed, High-Resolution, Low-Power, or Low-Speed |
| MODE1 | 43  | Digital input        | mode operation.                                                        |
| PWDN1 | 52  | Digital input        |                                                                        |
| PWDN2 | 51  | Digital input        |                                                                        |
| PWDN3 | 50  | Digital input        |                                                                        |
| PWDN4 | 49  | Digital input        | DWDN(0.41 Daying daying control for all and all 0 through 4            |
| PWDN5 | 48  | Digital input        | PWDN[8:1] Power-down control for channels 8 through 1.                 |
| PWDN6 | 47  | Digital input        |                                                                        |
| PWDN7 | 46  | Digital input        |                                                                        |
| PWDN8 | 45  | Digital input        |                                                                        |
| SCLK  | 38  | Digital input/output | Serial clock input, modulator clock output.                            |
| SYNC  | 16  | Digital input        | Synchronize input (all channels).                                      |
| TEST0 | 13  | Digital input        | TEST[1:0] Test mode 00 = Normal operation 01 = Do not use              |
| TEST1 | 14  | Digital input        | select: 11 = Test mode 10 = Do not use                                 |



### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                       |                      | MIN  | MAX             | UNIT |
|---------------------------------------|----------------------|------|-----------------|------|
| AVDD to AGND                          |                      | -0.3 | 6               | V    |
| AGND to DGND                          |                      | -0.3 | 0.3             | V    |
| DVDD, IOVDD to DGND                   |                      | -0.3 | 3.6             | V    |
| Input current                         | Momentary            |      | 100             |      |
|                                       | Continuous           |      | 10              |      |
| Analog input to AGND                  |                      | -0.3 | AVDD + 0.3      | V    |
| Digital input or output to DGND       |                      | -0.3 | DVDD + 0.3      | V    |
| lunction townstature                  | HFQ and HKP Packages | -55  | 217             | °C   |
| Junction temperature                  | D Package            | -55  | <b>-</b> 55 175 |      |
| Storage temperature, T <sub>stg</sub> |                      | -60  | 150             | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | TBD   |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | TBD   | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|    |                                               |                 | MIN | NOM MAX | UNIT |
|----|-----------------------------------------------|-----------------|-----|---------|------|
|    | ADS1278MHFQ-MLS                               | -55             | 125 | °C      |      |
| IJ | T <sub>J</sub> Operating junction temperature | ADS1278WHFQ-MLS | -55 | 115     |      |

### 7.4 Thermal Information

|                      |                                              | ADS1278-SP |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | HFQ (CFP)  | UNIT |
|                      |                                              | 84 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 23.7       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 9.6        | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 11.5       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 3.0        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 10.9       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 7.7        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 7.5 Electrical Characteristics

All specifications at  $T_A = -55$ °C to 125°C, AVDD = 5 V, DVDD = 1.8 V, IOVDD = 3.3 V,  $f_{CLK} = 27$  MHz, VREFP = 2.5 V, VREFN = 0 V, and all channels active, unless otherwise noted.

| PAI                                       | RAMETER                          | TEST CONDITIONS                              | SUBGROUP |               | C to +125°<br>78MHFQ-I |               | -55°C to +115°C<br>(ADS1278WHFQ-MLS) |               | UNIT          |                      |
|-------------------------------------------|----------------------------------|----------------------------------------------|----------|---------------|------------------------|---------------|--------------------------------------|---------------|---------------|----------------------|
|                                           |                                  |                                              |          | MIN           | TYP                    | MAX           | MIN                                  | TYP           | MAX           |                      |
| ANALOG INPUT                              | rs                               |                                              |          |               |                        |               |                                      |               |               |                      |
| Full-scale input v                        | voltage (FSR (3))                | $V_{IN} = (AINP - AINN)$                     |          |               | $\pm V_{REF}$          |               |                                      | $\pm V_{REF}$ |               | V                    |
| Absolute input vo                         | oltage                           | AINP or AINN to AGND                         | 1, 2, 3  | AGND –<br>0.1 |                        | AVDD<br>+ 0.1 | AGND –<br>0.1                        |               | AVDD<br>+ 0.1 | V                    |
| Common-mode                               | input voltage (V <sub>CM</sub> ) | V <sub>CM</sub> = (AINP + AINN) / 2          |          |               | 2.5                    |               |                                      | 2.5           |               | V                    |
|                                           | High-Speed mode                  |                                              |          |               | 14                     |               |                                      | 14            |               |                      |
| Differential                              | High-Resolution mode             |                                              |          |               | 14                     |               |                                      | 14            |               | kΩ                   |
| input<br>impedance                        | Low-Power mode                   |                                              |          |               | 28                     |               |                                      | 28            |               | K12                  |
| •                                         | Low-Speed mode                   |                                              |          |               | 140                    |               |                                      | 140           |               |                      |
| DC PERFORMA                               | NCE                              |                                              |          |               |                        |               |                                      |               |               |                      |
| Resolution                                |                                  | No missing codes                             | 1, 2, 3  | 24            |                        |               | 24                                   |               |               | Bits                 |
|                                           | Lligh Chand made                 | f <sub>CLK</sub> = 32.768 MHz <sup>(4)</sup> |          |               | 128,000                |               |                                      | 128,000       |               |                      |
|                                           | High-Speed mode                  | f <sub>CLK</sub> = 27 MHz                    |          |               | 105,469                |               |                                      | 105,469       |               |                      |
| Maximum data<br>rate (f <sub>DATA</sub> ) | High-Resolution mode             |                                              |          |               | 52,734                 |               |                                      | 52,734        |               | SPS <sup>(5)</sup>   |
| Tato (IDATA)                              | Low-Power mode                   |                                              |          |               | 52,734                 |               |                                      | 52,734        |               |                      |
|                                           | Low-Speed mode                   |                                              |          |               | 10,547                 |               |                                      | 10,547        |               |                      |
| Integral nonlinea                         | arity (INL) <sup>(6)</sup>       | Differential input, V <sub>CM</sub> = 2.5 V  | 1, 2, 3  |               | ±0.0003                | ±0.001        |                                      | ±0.0003       | ±0.001        | % FSR <sup>(3)</sup> |
| Offset error                              |                                  |                                              | 1, 2, 3  |               | 0.25                   | 2             |                                      | 0.25          | 2             | mV                   |
| Offset drift                              |                                  |                                              |          |               | 0.8                    |               |                                      | 0.8           |               | μV/°C                |
| Gain error                                |                                  |                                              | 1, 2, 3  |               | 0.1                    | 0.5           |                                      | 0.1           | 0.5           | % FSR                |
| Gain drift                                |                                  |                                              |          |               | 1.3                    |               |                                      | 1.3           |               | ppm/°C               |
|                                           | High-Speed mode                  | Shorted input                                | 1, 2, 3  |               | 8.5                    | 23            |                                      | 8.5           | 21            |                      |
| Naiss                                     | High-Resolution mode             | Shorted input                                | 1, 2, 3  |               | 5.5                    | 14            |                                      | 5.5           | 13            | \/                   |
| Noise                                     | Low-Power mode                   | Shorted input                                | 1, 2, 3  |               | 8.5                    | 23            |                                      | 8.5           | 21            | μV, rms              |
|                                           | Low-Speed mode                   | Shorted input                                | 1, 2, 3  |               | 8.0                    | 23            |                                      | 8.0           | 21            |                      |
| Common-mode                               | rejection                        | f <sub>CM</sub> = 60 Hz                      | 1, 2, 3  | 90            | 108                    |               | 90                                   | 108           |               | dB                   |
|                                           | AVDD                             |                                              |          |               | 80                     |               |                                      | 80            |               |                      |
| Power-supply rejection                    | DVDD                             | f <sub>PS</sub> = 60 Hz                      |          |               | 85                     |               |                                      | 85            |               | dB                   |
| rojoulon                                  | IOVDD                            |                                              |          |               | 105                    |               |                                      | 105           |               |                      |
| V <sub>COM</sub> output volt              | age                              | No load                                      |          |               | AVDD /                 |               |                                      | AVDD /        |               | V                    |
| AC PERFORMA                               | NCE                              |                                              |          |               |                        |               |                                      |               |               |                      |
| Crosstalk                                 |                                  | f = 1 kHz, -0.5 dBFS <sup>(7)</sup>          |          |               | -107                   |               |                                      | -107          |               | dB                   |
|                                           | High-Speed mode                  |                                              | 4, 5, 6  | 98            | 106                    |               | 98                                   | 106           |               |                      |
| Signal-to-noise                           | High Danel C                     | V <sub>REF</sub> = 2.5 V                     | 4, 5, 6  | 101           | 110                    |               | 101                                  | 110           |               |                      |
| ratio (SNR)(8)                            | High-Resolution mode             | V <sub>REF</sub> = 3 V                       |          |               | 111                    |               |                                      | 111           |               | dB                   |
| (unweighted)                              | Low-Power mode                   |                                              | 4, 5, 6  | 98            | 106                    |               | 98                                   | 106           |               |                      |
|                                           | Low-Speed mode                   |                                              | 4, 5, 6  | 98            | 107                    |               | 98                                   | 107           |               |                      |
| Total harmonic of                         | distortion (THD) (9)             | V <sub>IN</sub> = 1 kHz, -0.5 dBFS           | 4, 5, 6  |               | -108                   | -96           |                                      | -108          | -96           | dB                   |
| Spurious-free dy                          | namic range                      |                                              |          |               | 109                    |               |                                      | 109           |               | dB                   |

- (1) For subgroup definitions, please see Quality Conformance Inspection table.
- (2) Subgroups apply to -55°C to +125°C column only.
- (3) FSR = full-scale range =  $2 V_{REF}$ .
- (4) f<sub>CLK</sub> = 32.768-MHz max for High-Speed mode and 27-MHz max for all other modes. When f<sub>CLK</sub> > 27 MHz, operation is limited to Frame-Sync mode and V<sub>REF</sub> ≤ 2.6 V.
- (5) SPS = samples per second.
- Best fit method.
- (7) Worst-case channel crosstalk between one or more channels.
- (8) Minimum SNR is ensured by the limit of the *DC noise* specification.
- (9) THD includes the first nine harmonics of the input signal; Low-Speed mode includes the first five harmonics.



### **Electrical Characteristics (continued)**

All specifications at  $T_A = -55^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ , AVDD = 5 V, DVDD = 1.8 V, IOVDD = 3.3 V,  $f_{CLK} = 27$  MHz, VREFP = 2.5 V, VREFN = 0 V, and all channels active, unless otherwise noted.

| PA                        | RAMETER              | TEST CONDITIONS                              | SUBGROUP |                            | C to +125°<br>278MHFQ-1    |                               |                            | °C to +115°<br>278WHFQ-    |                               | UNIT    |
|---------------------------|----------------------|----------------------------------------------|----------|----------------------------|----------------------------|-------------------------------|----------------------------|----------------------------|-------------------------------|---------|
|                           |                      |                                              |          | MIN                        | TYP                        | MAX                           | MIN                        | TYP                        | MAX                           |         |
| Passband ripple           | )                    |                                              |          |                            | ±0.005                     |                               |                            | ±0.005                     |                               | dB      |
| Passband                  |                      |                                              |          |                            | 0.453<br>f <sub>DATA</sub> |                               |                            | 0.453<br>f <sub>DATA</sub> |                               | Hz      |
| –3-dB bandwidtl           | h                    |                                              |          |                            | 0.49<br>f <sub>DATA</sub>  |                               |                            | 0.49<br>f <sub>DATA</sub>  |                               | Hz      |
| Stop band                 | High-Resolution mode |                                              | 4, 5, 6  | 95                         | 5,,,,,                     |                               | 95                         | 27171                      |                               | dB      |
| attenuation               | All other modes      |                                              | 4, 5, 6  | 100                        |                            |                               | 100                        |                            |                               | dB      |
| 0: 1                      | High-Resolution mode |                                              | 4, 5, 6  | 0.547<br>f <sub>DATA</sub> |                            | 127.45<br>3 f <sub>DATA</sub> | 0.547<br>f <sub>DATA</sub> |                            | 127.45<br>3 f <sub>DATA</sub> |         |
| Stop band                 | All other modes      |                                              | 4, 5, 6  | 0.547<br>f <sub>DATA</sub> |                            | 63.453<br>f <sub>DATA</sub>   | 0.547<br>f <sub>DATA</sub> |                            | 63.453<br>f <sub>DATA</sub>   | Hz      |
| Crayer dalay              | High-Resolution mode |                                              |          |                            | 39/f <sub>DATA</sub>       |                               |                            | 39/f <sub>DATA</sub>       |                               |         |
| Group delay               | All other modes      |                                              |          |                            | 38/f <sub>DATA</sub>       |                               |                            | 38/f <sub>DATA</sub>       |                               | S       |
| Settling time             | High-Resolution mode | Complete settling                            |          |                            | 78/f <sub>DATA</sub>       |                               |                            | 78/f <sub>DATA</sub>       |                               | _       |
| (latency)                 | All other modes      | Complete settling                            |          |                            | 76/f <sub>DATA</sub>       |                               |                            | 76/f <sub>DATA</sub>       |                               | S       |
| VOLTAGE REF               | ERENCE INPUTS        |                                              | -1       |                            |                            |                               |                            |                            | '                             |         |
| Reference input           | voltage (VPEE)       | f <sub>CLK</sub> = 27 MHz                    | 1, 2, 3  | 0.5                        | 2.5                        | 3.1                           | 0.5                        | 2.5                        | 3.1                           | .,      |
| (V <sub>REF</sub> = VREFP |                      | f <sub>CLK</sub> = 32.768 MHz <sup>(4)</sup> | 1, 2, 3  | 0.5                        | 2.5                        | 2.6                           | 0.5                        | 2.5                        | 2.6                           | V       |
| Negative referer          | nce input (VREFN)    |                                              | 1, 2, 3  | AGND -<br>0.1              |                            | AGND<br>+ 0.1                 | AGND -<br>0.1              |                            | AGND<br>+ 0.1                 | V       |
| Positive referen          | ce input (VREFP)     |                                              | 1, 2, 3  | VREFN<br>+ 0.5             |                            | AVDD<br>+ 0.1                 | VREFN<br>+ 0.5             |                            | AVDD<br>+ 0.1                 | V       |
|                           | High-Speed mode      |                                              |          |                            | 0.65                       |                               |                            | 0.65                       |                               |         |
| Reference                 | High-Resolution mode |                                              |          |                            | 0.65                       |                               |                            | 0.65                       |                               |         |
| Input impedance           | Low-Power mode       |                                              |          |                            | 1.3                        |                               |                            | 1.3                        |                               | kΩ      |
| ,                         | Low-Speed mode       |                                              |          |                            | 6.5                        |                               |                            | 6.5                        |                               |         |
| DIGITAL INPUT             | /OUTPUT (IOVDD = 1.8 | V to 3.6 V)                                  | -1       |                            |                            |                               |                            |                            | '                             |         |
| V <sub>IH</sub>           |                      |                                              | 4, 5, 6  | 0.7<br>IOVDD               |                            | IOVDD                         | 0.7<br>IOVDD               |                            | IOVDD                         | ٧       |
| V <sub>IL</sub>           |                      |                                              | 4, 5, 6  | DGND                       |                            | 0.3<br>IOVDD                  | DGND                       |                            | 0.3<br>IOVDD                  | ٧       |
| V <sub>OH</sub>           |                      | I <sub>OH</sub> = 4 mA                       | 4, 5, 6  | 0.8<br>IOVDD               |                            | IOVDD                         | 0.8<br>IOVDD               |                            | IOVDD                         | V       |
| V <sub>OL</sub>           |                      | I <sub>OL</sub> = 4 mA                       | 4, 5, 6  | DGND                       |                            | 0.2<br>IOVDD                  | DGND                       |                            | 0.2<br>IOVDD                  | V       |
| Input leakage             |                      | 0 < V <sub>IN DIGITAL</sub> < IOVDD          | 4, 5, 6  |                            |                            | ±11                           |                            |                            | ±10                           | μΑ      |
| Master clock rat          | e (four)             | High-Speed mode <sup>(4)</sup>               | 4, 5, 6  | 0.1                        |                            | 32.768                        | 0.1                        |                            | 32.768                        | MHz     |
| POWER SUPPL               |                      | Other modes                                  | 1, 2, 3  | 0.1                        |                            | 27                            | 0.1                        |                            | 27                            | IVII IZ |
| AVDD                      | -1                   |                                              | 1, 2, 3  | 4.75                       | 5                          | 5.25                          | 4.75                       | 5                          | 5.25                          | V       |
| DVDD                      |                      |                                              |          |                            | 1.8                        |                               |                            |                            |                               | V       |
| IOVDD                     |                      |                                              | 1, 2, 3  | 1.65                       | 1.6                        | 1.95                          | 1.65                       | 1.8                        | 1.95                          | V       |
| טטעטו                     | AV/DD                |                                              | 1, 2, 3  | 1.65                       |                            | 3.6                           | 1.65                       |                            | 3.6                           | V       |
| Power-down                | AVDD                 |                                              | 1, 2, 3  |                            | 1                          | 11                            |                            | 1                          | 10                            | ,. Λ    |
| current                   | DVDD                 |                                              | 1, 2, 3  |                            | 1                          | 52                            |                            | 1                          | 50                            | μΑ      |
|                           | IOVDD                |                                              | 1, 2, 3  |                            | 1                          | 12                            |                            | 1                          | 11                            |         |
|                           | High-Speed mode      |                                              | 1, 2, 3  |                            | 97                         | 148                           |                            | 97                         | 145                           |         |
| AVDD current              | High-Resolution mode |                                              | 1, 2, 3  |                            | 97                         | 148                           |                            | 97                         | 145                           | mA      |
|                           | Low-Power mode       |                                              | 1, 2, 3  |                            | 44                         | 66                            |                            | 44                         | 64                            |         |
|                           | Low-Speed mode       |                                              | 1, 2, 3  | 1                          | 9                          | 15                            |                            | 9                          | 14                            |         |



### **Electrical Characteristics (continued)**

All specifications at  $T_A = -55$ °C to 125°C, AVDD = 5 V, DVDD = 1.8 V, IOVDD = 3.3 V,  $f_{CLK} = 27$  MHz, VREFP = 2.5 V, VREFN = 0 V, and all channels active, unless otherwise noted.

| PA                | RAMETER              | TEST CONDITIONS SUBGROUP |         |     | to +125°(<br>8MHFQ-N | -   | –55°C<br>(ADS127 | to +115°(<br>BWHFQ-N |     | UNIT |
|-------------------|----------------------|--------------------------|---------|-----|----------------------|-----|------------------|----------------------|-----|------|
|                   |                      |                          | ( // /  | MIN | TYP                  | MAX | MIN              | TYP                  | MAX |      |
|                   | High-Speed mode      |                          | 1, 2, 3 |     | 23                   | 31  |                  | 23                   | 30  |      |
| DV/DD autropt     | High-Resolution mode |                          | 1, 2, 3 |     | 16                   | 21  |                  | 16                   | 20  | A    |
| DVDD current      | Low-Power mode       |                          | 1, 2, 3 |     | 12                   | 18  |                  | 12                   | 17  | mA   |
|                   | Low-Speed mode       |                          | 1, 2, 3 |     | 2.5                  | 5   |                  | 2.5                  | 4.5 |      |
|                   | High-Speed mode      |                          | 1, 2, 3 |     | 0.25                 | 1.5 |                  | 0.25                 | 1   | mA   |
| IOVDD current     | High-Resolution mode |                          | 1, 2, 3 |     | 0.125                | 0.8 |                  | 0.125                | 0.6 |      |
| IOVDD current     | Low-Power mode       |                          | 1, 2, 3 |     | 0.125                | 0.8 |                  | 0.125                | 0.6 |      |
|                   | Low-Speed mode       |                          | 1, 2, 3 |     | 0.035                | 0.5 |                  | 0.035                | 0.3 |      |
|                   | High-Speed mode      |                          | 1, 2, 3 |     | 530                  | 805 |                  | 530                  | 785 |      |
| Power dissipation | High-Resolution mode |                          | 1, 2, 3 |     | 515                  | 785 |                  | 515                  | 765 | mW   |
|                   | Low-Power mode       |                          | 1, 2, 3 |     | 245                  | 370 |                  | 245                  | 355 |      |
|                   | Low-Speed mode       |                          | 1, 2, 3 |     | 50                   | 85  |                  | 50                   | 80  |      |

### 7.6 Timing Requirements: SPI Format<sup>(1)</sup>

For  $T_A = -55^{\circ}$ C to 125°C, IOVDD = 1.65 V to 3.6 V, and DVDD = 1.65 V to 1.95 V.

| SYMBOL                         | PARAMETER                                                          | MIN | TYP | MAX    | UNIT             |
|--------------------------------|--------------------------------------------------------------------|-----|-----|--------|------------------|
| t <sub>CLK</sub>               | CLK period (1 / f <sub>CLK</sub> ) <sup>(2)</sup>                  | 37  |     | 10,000 | ns               |
| $t_{CPW}$                      | CLK positive or negative pulse width                               | 15  |     |        | ns               |
| t <sub>CONV</sub>              | Conversion period (1 / f <sub>DATA</sub> ) <sup>(3)</sup>          | 256 |     | 2560   | t <sub>CLK</sub> |
| t <sub>CD</sub> <sup>(4)</sup> | Falling edge of CLK to falling edge of DRDY                        |     | 22  |        | ns               |
| t <sub>DS</sub> <sup>(4)</sup> | Falling edge of DRDY to rising edge of first SCLK to retrieve data | 1   |     |        | t <sub>CLK</sub> |
| t <sub>MSBPD</sub>             | DRDY falling edge to DOUT MSB valid (propagation delay)            |     |     | 16     | ns               |
| t <sub>SD</sub> <sup>(4)</sup> | Falling edge of SCLK to rising edge of DRDY                        |     | 18  |        | ns               |
| t <sub>SCLK</sub> (5)          | SCLK period                                                        | 1   |     |        | t <sub>CLK</sub> |
| t <sub>SPW</sub>               | SCLK positive or negative pulse width                              | 0.4 |     |        | t <sub>CLK</sub> |
| t <sub>DOHD</sub> (4) (6)      | SCLK falling edge to new DOUT invalid (hold time)                  | 10  |     |        | ns               |
| t <sub>DOPD</sub> (4)          | SCLK falling edge to new DOUT valid (propagation delay)            |     |     | 32     | ns               |
| t <sub>DIST</sub>              | New DIN valid to falling edge of SCLK (setup time)                 | 6   |     |        | ns               |
| t <sub>DIHD</sub> (6)          | Old DIN valid to falling edge of SCLK (hold time)                  | 6   |     |        | ns               |

- (1) Timing parameters are characterized or assured by design for specified temperature but not production tested.
- $f_{CLK} = 27$ -MHz maximum.
- Depends on MODE[1:0] and CLKDIV selection. See Table 5 ( $f_{CLK}$  /  $f_{DATA}$ ). Load on  $\overline{DRDY}$  and DOUT = 20 pF.

- For best performance, limit f<sub>SCLK</sub> / f<sub>CLK</sub> to ratios of 1, 1/2, 1/4, 1/8, etc.. t<sub>DOHD</sub> (DOUT hold time) and t<sub>DIHD</sub> (DIN hold time) are specified under opposite worst-case conditions (digital supply voltage and ambient temperature). Under equal conditions, with DOUT connected directly to DIN, the timing margin is > 4 ns.





Figure 1. SPI Format Timing Characteristics



### 7.7 Timing Requirements: Frame-Sync Format<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

| SYMBOL                | DL PARAMETER                                            |                      | MIN   | TYP MA | X UNIT             |
|-----------------------|---------------------------------------------------------|----------------------|-------|--------|--------------------|
|                       |                                                         | All modes            | 37    | 10,00  | 0 ns               |
| t <sub>CLK</sub>      | CLK period (1 / f <sub>CLK</sub> )                      | High-Speed mode only | 30.5  |        | ns                 |
| t <sub>CPW</sub>      | CLK positive or negative pulse width                    |                      | 12    |        | ns                 |
| t <sub>cs</sub>       | Falling edge of CLK to falling edge of S                | SCLK                 | -0.25 | 0.2    | 5 t <sub>CLK</sub> |
| t <sub>FRAME</sub>    | Frame period (1 / f <sub>DATA</sub> ) <sup>(2)</sup>    |                      | 256   | 256    | 0 t <sub>CLK</sub> |
| t <sub>FPW</sub>      | FSYNC positive or negative pulse width                  |                      | 1     |        | t <sub>SCLK</sub>  |
| t <sub>FS</sub>       | Rising edge of FSYNC to rising edge of SCLK             |                      | 5     |        | ns                 |
| t <sub>SF</sub>       | Rising edge of SCLK to rising edge of FSYNC             |                      | 5     |        | ns                 |
| t <sub>SCLK</sub>     | SCLK period <sup>(3)</sup>                              |                      | 1     |        | t <sub>CLK</sub>   |
| t <sub>SPW</sub>      | SCLK positive or negative pulse width                   |                      | 0.4   |        | t <sub>CLK</sub>   |
| t <sub>DOHD</sub> (4) | SCLK falling edge to old DOUT invalid (hold time)       |                      | 10    |        | ns                 |
| t <sub>DOPD</sub> (5) | SCLK falling edge to new DOUT valid (propagation delay) |                      |       | 3      | 1 ns               |
| t <sub>MSBPD</sub>    | FSYNC rising edge to DOUT MSB valid (propagation delay) |                      |       | 3      | 1 ns               |
| t <sub>DIST</sub>     | New DIN valid to falling edge of SCLK (setup time)      |                      | 6     |        | ns                 |
| t <sub>DIHD</sub> (4) | Old DIN valid to falling edge of SCLK (hold time)       |                      | 6     |        | ns                 |

- Timing parameters are characterized or assured by design for specified temperature but not production tested.
- (2)
- Depends on MODE[1:0] and CLKDIV selection. See Table 5 ( $f_{CLK}$  /  $f_{DATA}$ ). SCLK must be continuously running and limited to ratios of 1, 1/2, 1/4, and 1/8 of  $f_{CLK}$ .
- t<sub>DOHD</sub> (DOUT hold time) and t<sub>DIHD</sub> (DIN hold time) are specified under opposite worst-case conditions (digital supply voltage and ambient temperature). Under equal conditions, with DOUT connected directly to DIN, the timing margin is > 4 ns.
- Load on DOUT = 20 pF.



Figure 2. Frame-Sync Format Timing Characteristics

### 7.8 Quality Conformance Inspection

MIL-STD-883, Method 5005 - Group A

| SUBGROUP | DESCRIPTION         | TEMP (°C) |
|----------|---------------------|-----------|
| 1        | Static tests at     | 25        |
| 2        | Static tests at     | 125       |
| 3        | Static tests at     | -55       |
| 4        | Dynamic tests at    | 25        |
| 5        | Dynamic tests at    | 125       |
| 6        | Dynamic tests at    | -55       |
| 7        | Functional tests at | 25        |



### **Quality Conformance Inspection (continued)**

| SUBGROUP | DESCRIPTION         | TEMP (°C)  |
|----------|---------------------|------------|
| 8A       | Functional tests at | 125        |
| 8B       | Functional tests at | <b>-55</b> |
| 9        | Switching tests at  | 25         |
| 10       | Switching tests at  | 125        |
| 11       | Switching tests at  | <b>-55</b> |
| 12       | Setting time at     | 25         |
| 13       | Setting time at     | 125        |
| 14       | Setting time at     | -55        |



### 7.9 Typical Characteristics

At  $T_A = 25$ °C, High-Speed mode, AVDD = 5 V, DVDD = 1.8 V, IOVDD = 3.3 V,  $f_{CLK} = 27$  MHz, VREFP = 2.5 V, and VREFN = 0 V, unless otherwise noted.





At  $T_A = 25$ °C, High-Speed mode, AVDD = 5 V, DVDD = 1.8 V, IOVDD = 3.3 V,  $f_{CLK} = 27$  MHz, VREFP = 2.5 V,





At  $T_A = 25$ °C, High-Speed mode, AVDD = 5 V, DVDD = 1.8 V, IOVDD = 3.3 V,  $f_{CLK} = 27$  MHz, VREFP = 2.5 V,



# TEXAS INSTRUMENTS

### **Typical Characteristics (continued)**

At  $T_A = 25$ °C, High-Speed mode, AVDD = 5 V, DVDD = 1.8 V, IOVDD = 3.3 V,  $f_{CLK} = 27$  MHz, VREFP = 2.5 V,











Figure 23. Total Harmonic Distortion vs Frequency

Figure 24. Total Harmonic Distortion vs Input Amplitude



Figure 25. Total Harmonic Distortion vs Frequency



Figure 26. Total Harmonic Distortion vs Input Amplitude



At  $T_A = 25$ °C, High-Speed mode, AVDD = 5 V, DVDD = 1.8 V, IOVDD = 3.3 V,  $f_{CLK} = 27$  MHz, VREFP = 2.5 V,



# TEXAS INSTRUMENTS

### **Typical Characteristics (continued)**

At  $T_A = 25$ °C, High-Speed mode, AVDD = 5 V, DVDD = 1.8 V, IOVDD = 3.3 V,  $f_{CLK} = 27$  MHz, VREFP = 2.5 V,





At  $T_A = 25$ °C, High-Speed mode, AVDD = 5 V, DVDD = 1.8 V, IOVDD = 3.3 V,  $f_{CLK} = 27$  MHz, VREFP = 2.5 V,



Reference Voltage

Voltage



At  $T_A = 25$ °C, High-Speed mode, AVDD = 5 V, DVDD = 1.8 V, IOVDD = 3.3 V,  $f_{CLK} = 27$  MHz, VREFP = 2.5 V,





At  $T_A = 25$ °C, High-Speed mode, AVDD = 5 V, DVDD = 1.8 V, IOVDD = 3.3 V,  $f_{CLK} = 27$  MHz, VREFP = 2.5 V,





### 8 Detailed Description

#### 8.1 Overview

The ADS1278-SP is a delta-sigma ADC consisting of eight independent converters that digitize eight input signals in parallel.

The converter is composed of two main functional blocks to perform the ADC conversions: the modulator and the digital filter. The modulator samples the input signal together with sampling the reference voltage to produce a 1-s density output stream. The density of the output stream is proportional to the analog input level relative to the reference voltage. The pulse stream is filtered by the internal digital filter where the output conversion result is produced.

In operation, the input signal is sampled by the modulator at a high rate (typically 64x higher than the final output data rate). The quantization noise of the modulator is moved to a higher frequency range where the internal digital filter removes it. Oversampling results in very low levels of noise within the signal passband.

Since the input signal is sampled at a very high rate, input signal aliasing does not occur until the input signal frequency is at the modulator sampling rate. This architecture greatly relaxes the requirement of external antialiasing filters because of the high modulator sampling rate.

The ADS1278-SP is an octal 24-bit, delta-sigma ADC. It offers the combination of outstanding dc accuracy and superior ac performance. *Functional Block Diagram* section shows the block diagram. The converter is comprised of eight advanced, 6th-order, chopper-stabilized, delta-sigma modulators followed by low-ripple, linear phase FIR filters. The modulators measure the differential input signal,  $V_{IN} = (AINP - AINN)$ , against the differential reference,  $V_{REF} = (VREFP - VREFN)$ . The digital filters receive the modulator signal and provide a low-noise digital output. To allow tradeoffs among speed, resolution, and power, four operating modes are supported:

High-Speed, High-Resolution, Low-Power, and Low-Speed. Table 15 summarizes the performance of each mode.

In High-Speed mode, the maximum data rate is 128 kSPS (when operating at 128 kSPS, Frame-Sync format must be used). In High-Resolution mode, the SNR = 111 dB ( $V_{REF} = 3.0 \text{ V}$ ); in Low-Power mode, the power dissipation is 31 mW/channel; and in Low-Speed mode, the power dissipation is only 7 mW/channel at 10.5 kSPS. The digital filters can be bypassed, enabling direct access to the modulator output.

The ADS1278-SP is configured by simply setting the appropriate I/O pins—there are no registers to program. Data are retrieved over a serial interface that supports both SPI and Frame-Sync formats. The ADS1278-SP has a daisy-chainable output and the ability to synchronize externally, so it can be used conveniently in systems requiring more than eight channels.



### 8.2 Functional Block Diagram



### 8.3 Feature Description

### 8.3.1 Sampling Aperture Matching

The ADS1278-SP converter operates from the same CLK input. The CLK input controls the timing of the modulator sampling instant. The converter is designed such that the sampling skew, or modulator sampling aperture match between channels, is controlled. Furthermore, the digital filters are synchronized to start the convolution phase at the same modulator clock cycle. This design results in excellent phase match among the ADS1278-SP channels.

Figure 37 shows the inter-device channel sample matching for the ADS1278-SP.

### 8.3.2 Frequency Response

The digital filter sets the overall frequency response. The filter uses a multi-stage FIR topology to provide linear phase with minimal passband ripple and high stop band attenuation. The filter coefficients are identical to the coefficients used in the ADS1271. The oversampling ratio of the digital filter (that is, the ratio of the modulator sampling to the output data rate, or  $f_{MOD}/f_{DATA}$ ) is a function of the selected mode, as shown in Table 1.

Table 1. Oversampling Ratio vs Mode

| MODE SELECTION  | OVERSAMPLING RATIO (f <sub>MOD</sub> /f <sub>DATA</sub> ) |
|-----------------|-----------------------------------------------------------|
| High-Speed      | 64                                                        |
| High-Resolution | 128                                                       |
| Low-Power       | 64                                                        |
| Low-Speed       | 64                                                        |



### 8.3.2.1 High-Speed, Low-Power, And Low-Speed Modes

The digital filter configuration is the same in High-Speed, Low-Power, and Low-Speed modes with the oversampling ratio set to 64. Figure 54 shows the frequency response in High-Speed, Low-Power, and Low-Speed modes normalized to  $f_{DATA}$ . Figure 55 shows the passband ripple. The transition from passband to stop band is shown in Figure 56. The overall frequency response repeats at 64x multiples of the modulator frequency  $f_{MOD}$ , as shown in Figure 57.



Figure 54. Frequency Response For High-Speed, Low-Power, And Low-Speed Modes



Figure 55. Passband Response For High-Speed, Low-Power, And Low-Speed Modes





Figure 56. Transition Band Response For High-Speed, Low-Power, and Low-Speed Modes



Figure 57. Frequency Response Out To F<sub>MOD</sub> For High-Speed, Low-Power, And Low-Speed Modes

These image frequencies, if present in the signal and not externally filtered, will fold back (or alias) into the passband, causing errors. The stop band of the ADS1278-SP provides 100-dB attenuation of frequencies that begin just beyond the passband and continue out to  $f_{MOD}$ . Placing an anti-aliasing, low-pass filter in front of the ADS1278-SP inputs is recommended to limit possible high-amplitude, out-of-band signals and noise. Often, a simple RC filter is sufficient. Table 2 lists the image rejection versus external filter order.

Table 2. Antialiasing Filter Order Image Rejection

| ANTIALIASING FILTER ORDER | IMAGE REJECTION (dB)<br>(f <sub>-3dB</sub> at f <sub>DATA</sub> ) |     |  |
|---------------------------|-------------------------------------------------------------------|-----|--|
|                           | HS, LP, LS                                                        | HR  |  |
| 1                         | 39                                                                | 45  |  |
| 2                         | 75                                                                | 87  |  |
| 3                         | 111                                                               | 129 |  |



### 8.3.2.2 High-Resolution Mode

The oversampling ratio is 128 in High-Resolution mode. Figure 58 shows the frequency response in High-Resolution mode normalized to  $f_{DATA}$ . Figure 59 shows the passband ripple, and the transition from passband to stop band is shown in Figure 60. The overall frequency response repeats at multiples of the modulator frequency  $f_{MOD}$  (128 ×  $f_{DATA}$ ), as shown in Figure 61. The stop band of the ADS1278-SP provides 100-dB attenuation of frequencies that begin just beyond the passband and continue out to  $f_{MOD}$ . Placing an antialiasing, low-pass filter in front of the ADS1278-SP inputs is recommended to limit possible high-amplitude out-of-band signals and noise. Often, a simple RC filter is sufficient. Table 2 lists the image rejection versus external filter order.



Figure 58. Frequency Response For High-Resolution Mode



Figure 59. Passband Response For High-Resolution Mode





Figure 60. Transition Band Response For High-Resolution Mode



Figure 61. Frequency Response Out To  $F_{\text{MOD}}$  For High-Resolution Mode



### 8.3.3 Phase Response

The ADS1278-SP incorporates a multiple stage, linear phase digital filter. Linear phase filters exhibit constant delay time versus input frequency (constant group delay). This characteristic means the time delay from any instant of the input signal to the same instant of the output data is constant and is independent of input signal frequency. This behavior results in essentially zero phase errors when analyzing multi-tone signals.

### 8.3.4 Settling Time

As with frequency and phase response, the digital filter also determines settling time. Figure 62 shows the output settling behavior after a step change on the analog inputs normalized to conversion periods. The X-axis is given in units of conversion. Note that after the step change on the input occurs, the output data change very little prior to 30 conversion periods. The output data are fully settled after 76 conversion periods for High-Speed and Low-Power modes, and 78 conversion periods for High-Resolution mode.



Figure 62. Step Response

### 8.3.5 Data Format

The ADS1278-SP outputs 24 bits of data in two complement format.

A positive full-scale input produces an ideal output code of 7FFFFh, and the negative full-scale input produces an ideal output code of 800000h. The output clips at these codes for signals exceeding full-scale. Table 3 summarizes the ideal output codes for different input signals.

Table 3. Ideal Output Code Versus Input Signal

| INPUT SIGNAL V <sub>IN</sub><br>(AINP – AINN)       | IDEAL OUTPUT CODE <sup>(1)</sup> |  |
|-----------------------------------------------------|----------------------------------|--|
| ≥ +V <sub>REF</sub>                                 | 7FFFFh                           |  |
| $\frac{+ V_{REF}}{2^{23} - 1}$                      | 000001h                          |  |
| 0                                                   | 000000h                          |  |
| $\frac{-V_{REF}}{2^{23}-1}$                         | FFFFFFh                          |  |
| $\leq -V_{REF}\left(\frac{2^{23}}{2^{23}-1}\right)$ | 800000h                          |  |

(1) Excludes effects of noise, INL, offset, and gain errors.



### 8.3.6 Analog Inputs (AINP, AINN)

The ADS1278-SP measures each differential input signal  $V_{IN}$  = (AINP – AINN) against the common differential reference  $V_{REF}$  = (VREFP – VREFN). The most positive measurable differential input is + $V_{REF}$ , which produces the most positive digital output code of 7FFFFFh. Likewise, the most negative measurable differential input is - $V_{REF}$ , which produces the most negative digital output code of 800000h.

For optimum performance, the inputs of the ADS1278-SP are intended to be driven differentially. For single-ended applications, one of the inputs (AINP or AINN) can be driven while the other input is fixed (typically to AGND or 2.5 V). Fixing the input to 2.5 V permits bipolar operation, thereby allowing full use of the entire converter range.

While the ADS1278-SP measures the differential input signal, the absolute input voltage is also important. This value is the voltage on either input (AINP or AINN) with respect to AGND. The range for this voltage is:

$$-0.1 \text{ V} < (AINN \text{ or AINP}) < AVDD + 0.1 \text{ V}$$

If either input is taken below -0.4 V or above (AVDD + 0.4 V), ESD protection diodes on the inputs may turn on. If these conditions are possible, external Schottky clamp diodes or series resistors may be required to limit the input current to safe values (see the *Absolute Maximum Ratings* table).

The ADS1278-SP is a very high-performance ADC. For optimum performance, it is critical that the appropriate circuitry be used to drive the ADS1278-SP inputs. See the *Application Information* section for several recommended circuits.



The ADS1278-SP uses switched-capacitor circuitry to measure the input voltage. Internal capacitors are charged by the inputs and then discharged. Figure 63 shows a conceptual diagram of these circuits. Switch  $S_2$  represents the net effect of the modulator circuitry in discharging the sampling capacitor; the actual implementation is different. The timing for switches  $S_1$  and  $S_2$  is shown in Figure 64. The sampling time ( $t_{SAMPLE}$ ) is the inverse of modulator sampling frequency ( $t_{MOD}$ ) and is a function of the mode, the CLKDIV input, and CLK frequency, as shown in Table 4.



Figure 63. Equivalent Analog Input Circuitry



Figure 64. S<sub>1</sub> and S<sub>2</sub> Switch Timing for Figure 63

| MODE SELECTION  | CLKDIV | f <sub>MOD</sub>      |
|-----------------|--------|-----------------------|
| High-Speed      | 1      | f <sub>CLK</sub> / 4  |
| High-Resolution | 1      | f <sub>CLK</sub> / 4  |
| Low-Power       | 1      | f <sub>CLK</sub> / 8  |
|                 | 0      | f <sub>CLK</sub> / 4  |
| Law Casad       | 1      | f <sub>CLK</sub> / 40 |
| Low-Speed       | 0      | f <sub>CLK</sub> / 8  |

The average load presented by the switched capacitor input can be modeled with an effective differential impedance, as shown in Figure 65. Note that the effective impedance is a function of  $f_{MOD}$ .



Figure 65. Effective Input Impedances



### 8.3.7 Voltage Reference Inputs (VREFP, VREFN)

The voltage reference for the ADS1278-SP ADC is the differential voltage between VREFP and VREFN:  $V_{REF} = (VREFP - VREFN)$ . The voltage reference is common to all channels. The reference inputs use a structure similar to that of the analog inputs with the equivalent circuitry on the reference inputs shown in Figure 66. As with the analog inputs, the load presented by the switched capacitor can be modeled with an effective impedance, as shown in Figure 67. However, the reference input impedance depends on the number of active (enabled) channels in addition to  $f_{MOD}$ . As a result of the change of reference input impedance caused by enabling and disabling channels, the regulation and setting time of the external reference should be noted, so as not to affect the readings.



Figure 66. Equivalent Reference Input Circuitry



Figure 67. Effective Reference Impedance

ESD diodes protect the reference inputs. To keep these diodes from turning on, make sure the voltages on the reference pins do not go below AGND by more than 0.4 V, and likewise do not exceed AVDD by 0.4 V. If these conditions are possible, external Schottky clamp diodes or series resistors may be required to limit the input current to safe values (see the *Absolute Maximum Ratings* table).

Note that the valid operating range of the reference inputs is limited to the following parameters:

 $-0.1 \text{ V} \leq \text{VREFN} \leq +0.1 \text{ V}$ 

VREFN + 0.5 V ≤ VREFP ≤ AVDD + 0.1 V

### 8.3.8 Clock Input (CLK)

The ADS1278-SP requires a clock input for operation. The individual converters of the ADS1278-SP operate from the same clock input. At the maximum data rate, the clock input can be either 27 MHz or 13.5 MHz for Low-Power mode, or 27MHz or 5.4 MHz for Low-Speed mode, determined by the setting of the CLKDIV input. For High-Speed mode, the maximum CLK input frequency is 32.768 MHz. For High-Resolution mode, the maximum CLK input frequency is 27 MHz. The selection of the external clock frequency ( $f_{CLK}$ ) does not affect the resolution of the ADS1278-SP. Use of a slower  $f_{CLK}$  can reduce the power consumption of an external clock buffer. The output data rate scales with clock frequency, down to a minimum clock frequency of  $f_{CLK}$  = 100 kHz. Table 5 summarizes the ratio of the clock input frequency ( $f_{CLK}$ ) to data rate ( $f_{DATA}$ ), maximum data rate and corresponding maximum clock input for the four operating modes.



As with any high-speed data converter, a high-quality, low-jitter clock is essential for optimum performance. Crystal clock oscillators are the recommended clock source. Make sure to avoid excess ringing on the clock input; keeping the clock trace as short as possible, and using a  $50-\Omega$  series resistor placed close to the source end, often helps.

**Table 5. Clock Input Options** 

| MODE SELECTION  | MAX f <sub>CLK</sub> (MHz) | CLKDIV | f <sub>CLK</sub> /f <sub>DATA</sub> | DATA RATE (SPS) |
|-----------------|----------------------------|--------|-------------------------------------|-----------------|
| High-Speed      | 32.768                     | 1      | 256                                 | 128,000         |
| High-Resolution | 27                         | 1      | 512                                 | 52,734          |
| Law Dawer       | 27                         | 1      | 512                                 | 50.704          |
| Low-Power       | 13.5                       | 0      | 256                                 | 52,734          |
| Law Speed       | 27                         | 1      | 2,560                               | 10.547          |
| Low-Speed       | 5.4                        | 0      | 512                                 | 10,547          |

### 8.3.9 Mode Selection (MODE)

The ADS1278-SP supports four modes of operation: High-Speed, High-Resolution, Low-Power, and Low-Speed. The modes offer optimization of speed, resolution, and power. Mode selection is determined by the status of the digital input MODE[1:0] pins, as shown in Table 6. The ADS1278-SP continually monitors the status of the MODE pin during operation.

**Table 6. Mode Selection** 

| MODE[1:0] | MODE SELECTION  | MAX f <sub>DATA</sub> <sup>(1)</sup> |
|-----------|-----------------|--------------------------------------|
| 00        | High-Speed      | 128,000                              |
| 01        | High-Resolution | 52,734                               |
| 10        | Low-Power       | 52,734                               |
| 11        | Low-Speed       | 10,547                               |

<sup>(1)</sup>  $f_{CLK} = 27$ -MHz max (32.768-MHz max in High-Speed mode).

When using the SPI protocol,  $\overline{DRDY}$  is held high after a mode change occurs until settled (or valid) data are ready; see Figure 68 and Table 7.

In Frame-Sync protocol, the DOUT pins are held low after a mode change occurs until settled data are ready; see Figure 68 and Table 7. Data can be read from the device to detect when DOUT changes to logic 1, indicating that the data are valid.





Figure 68. Mode Change Timing

**Table 7. New Data After Mode Change** 

| SYMBOL               | DESCRIPTION                                | MIN | TYP | MAX | UNITS                              |
|----------------------|--------------------------------------------|-----|-----|-----|------------------------------------|
| t <sub>NDR-SPI</sub> | Time for new data to be ready (SPI)        |     |     | 129 | Conversions (1/f <sub>DATA</sub> ) |
| t <sub>NDR-FS</sub>  | Time for new data to be ready (Frame-Sync) | 127 |     | 128 | Conversions (1/f <sub>DATA</sub> ) |

### 8.3.10 Synchronization (SYNC)

The ADS1278-SP can be synchronized by pulsing the SYNC pin low and then returning the pin high. When the pin goes low, the conversion process stops, and the internal counters used by the digital filter are reset. When the SYNC pin returns high, the conversion process restarts. Synchronization allows the conversion to be aligned with an external event, such as the changing of an external multiplexer on the analog inputs, or by a reference timing pulse.

Because the ADS1278-SP converters operate in parallel from the same master clock and use the same SYNC input control, they are always in synchronization with each other. The aperture match among internal channels is typically less than 500 ps. However, the synchronization of multiple devices is somewhat different. At device power-on, variations in internal reset thresholds from device to device may result in uncertainty in conversion timing.

The SYNC pin can be used to synchronize multiple devices to within the same CLK cycle. Figure 69 illustrates the timing requirement of SYNC and CLK in SPI format.

See Figure 70 for the Frame-Sync format timing requirement.

After synchronization, indication of valid data depends on whether SPI or Frame-Sync format was used.

In the SPI format, DRDY goes high as soon as SYNC is taken low; see Figure 69. After SYNC is returned high, DRDY stays high while the digital filter is settling. Once valid data are ready for retrieval, DRDY goes low.

In the Frame-Sync format, DOUT goes low as soon as \$\overline{SYNC}\$ is taken low; see Figure 70. After \$\overline{SYNC}\$ is returned high, DOUT stays low while the digital filter is settling. Once valid data are ready for retrieval, DOUT begins to output valid data. For proper synchronization, FSYNC, SCLK, and CLK must be established before taking \$\overline{SYNC}\$ high, and must then remain running. If the clock inputs (CLK, FSYNC or SCLK) are subsequently interrupted or reset, re-assert the \$\overline{SYNC}\$ pin.

For consistent performance, re-assert SYNC after device power-on when data first appear.





Figure 69. Synchronization Timing (SPI Protocol)

### **Table 8. SPI Protocol**

| SYMBOL            | DESCRIPTION                   | MIN | TYP | MAX | UNITS                              |
|-------------------|-------------------------------|-----|-----|-----|------------------------------------|
| t <sub>CSHD</sub> | CLK to SYNC hold time         | 10  |     |     | ns                                 |
| t <sub>SCSU</sub> | SYNC to CLK setup time        | 5   |     |     | ns                                 |
| t <sub>SYN</sub>  | Synchronize pulse width       | 1   |     |     | CLK periods                        |
| t <sub>NDR</sub>  | Time for new data to be ready |     |     | 129 | Conversions (1/f <sub>DATA</sub> ) |



Figure 70. Synchronization Timing (Frame-Sync Protocol)

### **Table 9. Frame-Sync Protocol**

| SYMBOL            | DESCRIPTION                   | MIN | TYP | MAX | UNITS                              |
|-------------------|-------------------------------|-----|-----|-----|------------------------------------|
| t <sub>CSHD</sub> | CLK to SYNC hold time         | 10  |     |     | ns                                 |
| t <sub>scsu</sub> | SYNC to CLK setup time        | 5   |     |     | ns                                 |
| t <sub>SYN</sub>  | Synchronize pulse width       | 1   |     |     | CLK periods                        |
| t <sub>NDR</sub>  | Time for new data to be ready | 127 |     | 128 | Conversions (1/f <sub>DATA</sub> ) |



### 8.3.11 Power-Down (PWDN)

The channels of the ADS1278-SP can be independently powered down by use of the  $\overline{PWDN}$  inputs. To enter the power-down mode, hold the respective  $\overline{PWDN}$  pin low for at least two CLK cycles. To exit power-down, return the corresponding  $\overline{PWDN}$  pin high. Note that when all channels are powered down, the ADS1278-SP enters a microwatt ( $\mu W$ ) power state where all internal biasing is disabled. In this state, the TEST[1:0] input pins must be driven; all other input pins can float. The ADS1278-SP outputs remain driven.

As shown in Figure 71 and Table 10, a maximum of 130 conversion cycles must elapse for SPI interface, and 129 conversion cycles must elapse for Frame-Sync, before reading data after exiting power-down. Data from channels already running are not affected. The user software can perform the required delay time in any of the following ways:

- 1. Count the number of data conversions after taking the PWDN pin high.
- 2. Delay 129/f<sub>DATA</sub> or 130/f<sub>DATA</sub> after taking the PWDN pins high, then read data.



3. Detect for non-zero data in the powered-up channel.

After powering up one or more channels, the channels are synchronized to each other. It is not necessary to use the SYNC pin to synchronize them.

When a channel is powered down in TDM data format, the data for that channel are either forced to zero (fixed-position TDM data mode) or replaced by shifting the data from the next channel into the vacated data position (dynamic-position TDM data mode).

In Discrete data format, the data are always forced to zero. When powering-up a channel in dynamic-position TDM data format mode, the channel data remain packed until the data are ready, at which time the data frame is expanded to include the just-powered channel data. See the *Data Format* section for details.



Figure 71. Power-Down Timing

**Table 10. Power-Down Timing** 

| SYMBOL            | DESCRIPTION                               | MIN | TYP | MAX | UNITS                              |
|-------------------|-------------------------------------------|-----|-----|-----|------------------------------------|
| t <sub>PWDN</sub> | PWDN pulse width to enter Power-Down mode | 2   |     |     | CLK periods                        |
| t <sub>NDR</sub>  | Time for new data ready (SPI)             | 129 |     | 130 | Conversions (1/f <sub>DATA</sub> ) |
| t <sub>NDR</sub>  | Time for new data ready (Frame-Sync)      | 128 |     | 129 | Conversions (1/f <sub>DATA</sub> ) |



### 8.3.12 Format[2:0]

Data can be read from the ADS1278-SP with two interface protocols (SPI or Frame-Sync) and several options of data formats (TDM/Discrete and Fixed/Dynamic data positions). The FORMAT[2:0] inputs are used to select among the options. Table 11 lists the available options. See the *DOUT Modes* section for details of the DOUT Mode and Data Position.

FORMAT[2:0] INTERFACE PROTOCOL **DOUT MODE DATA POSITION** 000 SPI **TDM** Dynamic SPI TDM 001 Fixed SPI 010 Discrete TDM 011 Frame-Sync Dynamic 100 Frame-Sync TDM Fixed 101 Frame-Sync Discrete 110 Modulator Mode

**Table 11. Data Output Format** 

### 8.3.13 Serial Interface Protocols

Data are retrieved from the ADS1278-SP using the serial interface. <u>Two protocols</u> are available: SPI and Frame-Sync. The same pins are used for both interfaces: SCLK, DRDY/FSYNC, DOUT[8:1], and DIN. The FORMAT[2:0] pins select the desired interface protocol.

#### 8.3.14 SPI Serial Interface

The SPI-compatible format is a read-only interface. Data ready for retrieval are indicated by the falling DRDY output and are shifted out on the falling edge of SCLK, MSB first. The interface can be daisy-chained using the DIN input when using multiple devices. See the *Daisy-Chaining* section for more information.

NOTE: The SPI format is limited to a CLK input frequency of 27 MHz, maximum. For CLK input operation above 27 MHz (High-Speed mode only), use Frame-Sync format.

#### 8.3.14.1 SCLK

The serial clock (SCLK) features a Schmitt-triggered input and shifts out data on DOUT on the falling edge. It also shifts in data on the falling edge on DIN when this pin is being used for daisy-chaining. The device shifts data out on the falling edge and the user normally shifts this data in on the rising edge.

Even though the SCLK input has hysteresis, it is recommended to keep SCLK as clean as possible to prevent glitches from accidentally shifting the data.

SCLK may be run as fast as the CLK frequency. SCLK may be either in free-running or stop-clock operation between conversions. Note that one  $f_{CLK}$  is required after the falling edge of  $\overline{DRDY}$  until the first rising edge of SCLK. For best performance, limit  $f_{SCLK}$  /  $f_{CLK}$  to ratios of 1, 1/2, 1/4, 1/8, etc. When the device is configured for modulator output, SCLK becomes the modulator clock output (see the *Modulator Output* section).

### 8.3.14.2 DRDY/FSYNC (SPI Format)

In the SPI format, this pin functions as the  $\overline{DRDY}$  output. It goes low when data are ready for retrieval and then returns high on the falling edge of the first subsequent SCLK. If data are not retrieved (that is, SCLK is held low),  $\overline{DRDY}$  pulses high just before the next conversion data are ready, as shown in Figure 72. The new data are loaded within one CLK cycle before  $\overline{DRDY}$  goes low. All data must be shifted out before this time to avoid being overwritten.



Figure 72. DRDY Timing With No Readback



#### 8.3.14.3 DOUT

The conversion data are output on DOUT[8:1]. The MSB data are valid on DOUT[8:1] after  $\overline{DRDY}$  goes low. Subsequent bits are shifted out with each falling edge of SCLK. If daisy-chaining, the data shifted in using DIN appear on DOUT after all channel data have been shifted out. When the device is configured for modulator output, DOUT[8:1] becomes the modulator data output for each channel (see the *Modulator Output* section).

#### 8.3.14.4 DIN

This input is used when multiple ADS1278-SPs are to be daisy-chained together. The DOUT1 pin of the first device connects to the DIN pin of the next, etc. It can be used with either the SPI or Frame-Sync formats. Data are shifted in on the falling edge of SCLK. When using only one ADS1278-SP, tie DIN low. See the *Daisy-Chaining* section for more information.



### 8.3.15 Frame-Sync Serial Interface

Frame-Sync format is similar to the interface often used on audio ADCs. It operates in slave fashion—the user must supply framing signal FSYNC (similar to the *left/right clock* on stereo audio ADCs) and the serial clock SCLK (similar to the *bit clock* on audio ADCs). The data are output MSB first or *left-justified* on the rising edge of FSYNC. When using Frame-Sync format, the FSYNC and SCLK inputs must be continuously running with the relationships shown in the *Timing Requirements: Frame-Sync Format* table.

#### 8.3.15.1 SCLK

The serial clock (SCLK) features a Schmitt-triggered input and shifts out data on DOUT on the falling edge. It also shifts in data on the falling edge on DIN when this pin is being used for daisy-chaining. Even though SCLK has hysteresis, it is recommended to keep SCLK as clean as possible to prevent glitches from accidentally shifting the data. When using Frame-Sync format, SCLK must run continuously. If it is shut down, the data readback will be corrupted. The number of SCLKs within a frame period (FSYNC clock) can be any power-of-2 ratio of CLK cycles (1, 1/2, 1/4, etc), as long as the number of cycles is sufficient to shift the data output from all channels within one frame. When the device is configured for modulator output, SCLK becomes the modulator clock output (see the *Modulator Output* section).

### 8.3.15.2 DRDY/FSYNC (Frame-Sync Format)

In Frame-Sync format, this pin is used as the FSYNC input. The frame-sync input (FSYNC) sets the frame period, which must be the same as the data rate. The required number of  $f_{CLK}$  cycles to each FSYNC period depends on the mode selection and the CLKDIV input. Table 5 indicates the number of CLK cycles to each frame ( $f_{CLK}/f_{DATA}$ ). If the FSYNC period is not the proper value, data readback will be corrupted.

#### 8.3.15.3 DOUT

The conversion data are shifted out on DOUT[8:1]. The MSB data become valid on DOUT[8:1] after FSYNC goes high. The subsequent bits are shifted out with each falling edge of SCLK. If daisy-chaining, the data shifted in using DIN appear on DOUT[8:1] after all channel data have been shifted out. When the device is configured for modulator output, DOUT becomes the modulator data output (see the *Modulator Output* section).

#### 8.3.15.4 DIN

This input is used when multiple ADS1278-SPs are to be daisy-chained together. It can be used with either SPI or Frame-Sync formats. Data are shifted in on the falling edge of SCLK. When using only one ADS1278-SP, tie DIN low. See the *Daisy-Chaining* section for more information.

### 8.3.16 DOUT Modes

For both SPI and Frame-Sync interface protocols, the data are shifted out either through individual channel DOUT pins, in a parallel data format (Discrete mode), or the data for all channels are shifted out, in a serial format, through a common pin, DOUT1 (TDM mode).

#### 8.3.16.1 TDM Mode

In TDM (time-division multiplexed) data output mode, the data for all channels are shifted out, in sequence, on a single pin (DOUT1). As shown in Figure 73, the data from channel 1 are shifted out first, followed by channel 2 data, etc. After the data from the last channel are shifted out, the data from the DIN input follow. The DIN is used to daisy-chain the data output from an additional ADS1278-SP or other compatible device. Note that when all channels of the ADS1278-SP are disabled, the interface is disabled, rendering the DIN input disabled as well. When one or more channels of the device are powered down, the data format of the TDM mode can be fixed or dynamic.



Figure 73. TDM Mode (All Channels Enabled)

#### 8.3.16.2 TDM Mode, Fixed-Position Data

In this TDM data output mode, the data position of the channels remain fixed, regardless of whether the channels are powered down. If a channel is powered down, the data are forced to zero but occupy the same position within the data stream. Figure 74 shows the data stream with channel 1 and channel 3 powered down.

### 8.3.16.3 TDM Mode, Dynamic Position Data

In this TDM data output mode, when a channel is powered down, the data from higher channels shift one position in the data stream to fill the vacated data slot. Figure 75 shows the data stream with channel 1 and channel 3 powered down.

### 8.3.16.4 Discrete Data Output Mode

In Discrete data output mode, the channel data are shifted out in parallel using individual channel data output pins DOUT[8:1]. After the 24th SCLK, the channel data are forced to zero. The data are also forced to zero for powered down channels. Figure 76 shows the discrete data output format.



Figure 74. TDM Mode, Fixed-Position Data (Channels 1 And 3 Shown Powered Down)



Figure 75. TDM Mode, Dynamic Position Data (Channels 1 And 3 Shown Powered Down)





Figure 76. Discrete Data Output Mode

### 8.3.17 Daisy-Chaining

Multiple ADS1278-SPs can be daisy-chained together to output data on a single pin. The DOUT1 data output pin of one device is connected to the DIN of the next device. As shown in Figure 77, the DOUT1 pin of device 1 provides the output data to a controller, and the DIN of device 2 is grounded. Figure 78 shows the data format when reading back data.

The maximum number of channels that may be daisy-chained in this way is limited by the frequency of  $f_{SCLK}$ , the mode selection, and the CLKDIV input. The frequency of  $f_{SCLK}$  must be high enough to completely shift the data out from all channels within one  $f_{DATA}$  period. Table 12 lists the maximum number of daisy-chained channels when  $f_{SCLK} = f_{CLK}$ .

To increase the number of data channels possible in a chain, a segmented DOUT scheme may be used, producing two data streams. Figure 79 illustrates four ADS1278-SPs, with pairs of ADS1278-SPs daisy-chained together. The channel data of each daisy-chained pair are shifted out in parallel and received by the processor through independent data channels.

|                 | -      |                            |  |  |  |  |  |
|-----------------|--------|----------------------------|--|--|--|--|--|
| MODE SELECTION  | CLKDIV | MAXIMUM NUMBER OF CHANNELS |  |  |  |  |  |
| High-Speed      | 1      | 10                         |  |  |  |  |  |
| High-Resolution | 1      | 21                         |  |  |  |  |  |
| Law Bawas       | 1      | 21                         |  |  |  |  |  |
| Low-Power       | 0      | 10                         |  |  |  |  |  |
| Low Speed       | 1      | 106                        |  |  |  |  |  |
| Low-Speed       | 0      | 21                         |  |  |  |  |  |

Table 12. Maximum Channels In A Daisy-Chain ( $F_{SCLK} = F_{CLK}$ )

Whether the interface protocol is SPI or Frame-Sync, it is recommended to synchronize all devices by tying the SYNC inputs together. When synchronized in SPI protocol, it is only necessary to monitor the DRDY output of one ADS1278-SP.

In Frame-Sync interface protocol, the data from all devices are ready after the rising edge of FSYNC.

Since DOUT1 and DIN are both shifted on the falling edge of SCLK, the propagation delay on DOUT1 creates a setup time on DIN. Minimize the skew in SCLK to avoid timing violations.





Note: The number of chained devices is limited by the SCLK rate and device mode.

Figure 77. Daisy-Chaining of Two Devices, SPI Protocol (Format[2:0] = 000 or 001)



Figure 78. Daisy-Chain Data Format of Figure 77



Note: The number of chained devices is limited by the SCLK rate and device mode.

Figure 79. Segmented DOUT Daisy-Chain, Frame-Sync Protocol (Format[2:0] = 011 or 100)

### 8.3.18 Modulator Output

The ADS1278-SP incorporates a 6th-order, single-bit, chopper-stabilized modulator followed by a multi-stage digital filter that yields the conversion results. The data stream output of the modulator is available directly, bypassing the internal digital filter. The digital filter is disabled, reducing the DVDD current, as shown in Table 13. In this mode, an external digital filter implemented in an ASIC, FPGA, or similar device is required. To invoke the modulator output, tie FORMAT[2:0], as shown in Figure 80. DOUT[8:1] then becomes the modulator data stream outputs for each channel and SCLK becomes the modulator clock output. The DRDY/FSYNC pin becomes an unused output and can be ignored. The normal operation of the Frame-Sync and SPI interfaces is disabled, and the functionality of SCLK changes from an input to an output, as shown in Figure 80.



### **Table 13. Modulator Output Clock Frequencies**

| MODE<br>[1:0] | CLKDIV | MODULATOR CLOCK OUTPUT (SCLK) | DVDD (mA) |
|---------------|--------|-------------------------------|-----------|
| 00            | 1      | f <sub>CLK</sub> / 4          | 8         |
| 01            | 1      | f <sub>CLK</sub> / 4          | 7         |
| 10            | 1      | f <sub>CLK</sub> / 8          | 4         |
| 10            | 0      | f <sub>CLK</sub> / 4          | 4         |
| 44            | 1      | f <sub>CLK</sub> / 40         | 1         |
| 11            | 0      | f <sub>CLK</sub> / 8          | 1         |



Figure 80. Modulator Output



In modulator output mode, the frequency of the modulator clock output (SCLK) depends on the mode selection of the ADS1278-SP. Table 13 lists the modulator clock output frequency and DVDD current versus device mode.

Figure 81 shows the timing relationship of the modulator clock and data outputs.

The data output is a modulated 1s density data stream. When  $V_{IN} = +V_{REF}$ , the 1s density is approximately 80% and when  $V_{IN} = -V_{REF}$ , the 1s density is approximately 20%.



Figure 81. Modulator Output Timing

### 8.3.19 Pin Test Using Test[1:0] Inputs

The test mode feature of the ADS1278-SP allows continuity testing of the digital I/O pins. In this mode, the normal functions of the digital pins are disabled and routed to each other as pairs through internal logic, as shown in Table 14. The pins in the left column drive the output pins in the right column. **Note:** some of the digital input pins become outputs; these outputs must be accommodated in the design. The analog input, power supply, and ground pins all remain connected as normal. The test mode is engaged by setting the pins TEST [1:0] = 11. For normal converter operation, set TEST[1:0] = 00. Do not use '01' or '10'.

| TEST MODE PIN MAP |             |  |  |  |  |  |  |  |
|-------------------|-------------|--|--|--|--|--|--|--|
| INPUT PINS        | OUTPUT PINS |  |  |  |  |  |  |  |
| PWDN1             | DOUT1       |  |  |  |  |  |  |  |
| PWDN2             | DOUT2       |  |  |  |  |  |  |  |
| PWDN3             | DOUT3       |  |  |  |  |  |  |  |
| PWDN4             | DOUT4       |  |  |  |  |  |  |  |
| PWDN5             | DOUT5       |  |  |  |  |  |  |  |
| PWDN6             | DOUT6       |  |  |  |  |  |  |  |
| PWDN7             | DOUT7       |  |  |  |  |  |  |  |
| PWDN8             | DOUT8       |  |  |  |  |  |  |  |
| MODE0             | DIN         |  |  |  |  |  |  |  |
| MODE1             | SYNC        |  |  |  |  |  |  |  |
| FORMAT0           | CLKDIV      |  |  |  |  |  |  |  |
| FORMAT1           | FSYNC/DRDY  |  |  |  |  |  |  |  |
| FORMAT2           | SCLK        |  |  |  |  |  |  |  |

Table 14. Test Mode Pin Map (Test[1:0] = 11)

### 8.3.20 VCOM Output

The VCOM pin provides a voltage output equal to AVDD / 2. The intended use of this output is to set the output common-mode level of the analog input drivers. The drive capability of the output is limited; therefore, the output should only be used to drive high-impedance nodes (> 1  $M\Omega$ ). In some cases, an external buffer may be necessary. A 0.1- $\mu$ F bypass capacitor is recommended to reduce noise pickup.



Figure 82. VCOM Output



# 8.4 Device Functional Modes

**Table 15. Operating Mode Performance Summary** 

| MODE            | MAX DATA RATE (SPS) | PASSBAND (kHz) | SNR (dB) | NOISE (μV <sub>RMS</sub> ) | POWER/CHANNEL (mW) |
|-----------------|---------------------|----------------|----------|----------------------------|--------------------|
| High-Speed      | 128,000             | 57,984         | 106      | 8.5                        | 70                 |
| High-Resolution | 52,734              | 23,889         | 110      | 5.5                        | 64                 |
| Low-Power       | 52,734              | 23,889         | 106      | 8.5                        | 31                 |
| Low-Speed       | 10,547              | 4,798          | 107      | 8.0                        | 7                  |



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The ADS1278-SP is a radiation-hardened high resolution delta-sigma ADC that is ideal for precision sensing and high accuracy instrumentation applications. With eight simultaneous sampling 24-bit ADCs integrated, the device reduces the board area needed to digitize eight analog signals.

### 9.2 Typical Application



Figure 83. Typical Application Schematic

### 9.2.1 Design Requirements

Depending on the accuracy and speed requirements of the sensing application to be digitized by the ADC1278-SP, users must first determine the optimal device configuration. Table 16 shows the possible configurations for device for the maximum fCLKIN for each configuration. The yellow highlighted columns indicate user defined inputs (through I/O pins) to the device, while the italic row indicates the default configuration of the ADS1278EVM-CVAL EVM that is available as a reference design. As shown, a maximum data rate of 52734 SPS is possible while using the High Resolution mode, which yields a typical SNR of 111 dB or an ENOB of 18 bits.



### Typical Application (continued)

Table 16. ADS1278-SP Configuration Modes

| Mode            | CLKDIV | fCLK/fMOD | fCLKIN_max<br>(MHz) | Oversampling (fMOD/fDATA) | fMOD<br>(MHz) | fDATA_max<br>(SPS) | fCLKIN/fMOD |
|-----------------|--------|-----------|---------------------|---------------------------|---------------|--------------------|-------------|
| High-Speed      | 1      | 4         | 32.768              | 64                        | 8.192         | 128000             | 4           |
| High-Speed      | 1      | 4         | 32.768              | 64                        | 8.192         | 128000             | 4           |
| High-Speed      | 1      | 4         | 27                  | 64                        | 6.75          | 105469             | 4           |
| High Resolution | 1      | 4         | 27                  | 128                       | 6.75          | 52734              | 4           |
| Low-Power       | 1      | 8         | 27                  | 64                        | 3.375         | 52734              | 8           |
| Low-Power       | 0      | 4         | 13.5                | 64                        | 3.375         | 52734              | 4           |
| Low-Speed       | 1      | 40        | 27                  | 64                        | 0.675         | 10547              | 40          |
| Low-Speed       | 0      | 8         | 5.4                 | 64                        | 0.675         | 10547              | 8           |

### 9.2.2 Detailed Design Procedure

To obtain the specified performance from the ADS1278-SP, the following layout and component guidelines should be considered.

- 1. **Power Supplies:** The device requires three power supplies for operation: DVDD, IOVDD, and AVDD. The allowed range for DVDD is 1.65 V to 1.95 V; the range of IOVDD is 1.65 V to 3.6 V; AVDD is restricted to 4.75 V to 5.25 V. For all supplies, use a 10-μF tantalum capacitor, bypassed with a 0.1-μF ceramic capacitor, placed close to the device pins. Alternatively, a single 10-μF ceramic capacitor can be used. The supplies should be relatively free of noise and should not be shared with devices that produce voltage spikes (such as relays, LED display drivers, etc.). If a switching power-supply source is used, the voltage ripple should be low (less than 2 mV) and the switching frequency outside the passband of the converter.
- 2. **Ground Plane:** A single ground plane connecting both AGND and DGND pins can be used. If separate digital and analog grounds are used, connect the grounds together at the converter.
- 3. **Digital Inputs:** It is recommended to source-terminate the digital inputs to the device with  $50-\Omega$  series resistors. The resistors should be placed close to the driving end of digital source (oscillator, logic gates, DSP, etc.) This placement helps to reduce ringing on the digital lines (ringing may lead to degraded ADC performance).
- 4. **Analog/Digital Circuits:** Place analog circuitry (input buffer, reference) and associated tracks together, keeping them away from digital circuitry (DSP, microcontroller, logic). Avoid crossing digital tracks across analog tracks to reduce noise coupling and crosstalk.
- 5. **Reference Inputs:** It is recommended to use a minimum  $10-\mu F$  tantalum with a  $0.1-\mu F$  ceramic capacitor directly across the reference inputs, VREFP and VREFN. The reference input should be driven by a low-impedance source. For best performance, the reference should have less than  $3-\mu V_{RMS}$  in-band noise. For references with noise higher than this level, external reference filtering may be necessary.
- 6. **Analog Inputs:** The analog input pins must be driven differentially to achieve specified performance. A true differential driver or transformer (ac applications) can be used for this purpose. Route the analog inputs tracks (AINP, AINN) as a pair from the buffer to the converter using short, direct tracks and away from digital tracks. A 1-nF to 10-nF capacitor should be used directly across the analog input pins, AINP and AINN. A low-k dielectric (such as COG or film type) should be used to maintain low THD. Capacitors from each analog input to ground can be used. They should be no larger than 1/10 the size of the difference capacitor (typically 100 pF) to preserve the ac common-mode performance.
- 7. Component Placement: Place the power supply, analog input, and reference input bypass capacitors as close as possible to the device pins. This layout is particularly important for small-value ceramic capacitors. Larger (bulk) decoupling capacitors can be located farther from the device than the smaller ceramic capacitors.



### 9.2.3 Application Curve

Figure 84 illustrates how the noise of the device, and thus, the SNR, is determined by the mode that is utilized.





## 10 Power Supply Recommendations

The ADS1278-SP has three power supplies: AVDD, DVDD, and IOVDD. AVDD is the analog supply that powers the modulator, DVDD is the digital supply that powers the digital core, and IOVDD is the digital I/O power supply. The IOVDD and DVDD power supplies can be tied together if desired (1.8 V). To achieve rated performance, it is critical that the power supplies are bypassed with  $0.1-\mu F$  and  $10-\mu F$  capacitors placed as close as possible to the supply pins. A single  $10-\mu F$  ceramic capacitor may be substituted in place of the two capacitors.

Figure 85 shows the start-up sequence of the ADS1278-SP. At power-on, bring up the DVDD supply first, followed by IOVDD and then AVDD. Check the power-supply sequence for proper order, including the ramp rate of each supply. DVDD and IOVDD may be sequenced at the same time if the supplies are tied together. Each supply has an internal reset circuit whose outputs are summed together to generate a global power-on reset. After the supplies have exceeded the reset thresholds, 2<sup>18</sup> f<sub>CLK</sub> cycles are counted before the converter initiates the conversion process. Following the CLK cycles, the data for 129 conversions are suppressed by the ADS1278-SP to allow output of fully-settled data. In SPI protocol, DRDY is held high during this interval. In frame-sync protocol, DOUT is forced to zero. The power supplies should be applied before any analog or digital pin is driven. For consistent performance, assert SYNC after device power-on when data first appear.



Figure 85. Start-Up Sequence



### 11 Layout

### 11.1 Layout Guidelines

In any mixed-signal system design, the power-supply and grounding design plays a significant role. The device distinguishes between two different grounds: AVSS (analog ground) and DGND (digital ground). In low frequency applications such as temperature sensing with thermocouples, laying out the printed circuit board (PCB) to use a single ground plane is adequate but care must be taken so that ground loops are avoided. Ground loops act as loop antennas picking up interference currents which transform into voltage fluctuations. These fluctuations are effectively noise which can degrade system performance in high resolution applications. When placing components and routing over the ground plane, pay close attention to the path that ground currents will take. Avoid having return currents for digital functions pass close to analog sensitive devices or traces.

Additionally, the proximity of digital devices to an analog signal chain has the potential to induce unwanted noise into the system. One primary source of noise is the switching noise from any digital circuitry such as the data output serializer or the microprocessor receiving the data. For the device, care must be taken to ensure that the interaction between the analog and digital supplies within the device is kept to a minimal amount. The extent of noise coupled and transmitted from the digital and analog sections depends on the effective inductances of each of the supply and ground connections. Smaller effective inductances of the supply and ground pins results in better noise suppression. For this reason, multiple pins are used to connect to the digital ground. Low inductance properties must be maintained throughout the design of the PCB layout by use of proper planes and layer thickness.

To avoid noise coupling through supply pins, TI recommends to keep sensitive input pins away from the DVDD and DGND planes. Do not route the traces or vias connected to these pins across these planes; that is, avoid the digital power planes under the analog input pins. Care should be taken to minimize inductance and route digital signals away from analog section.

The analog inputs represent the most sensitive node of the ADC as the total system accuracy depends on the how well the integrity of this signal is maintained. The analog differential inputs to the ADC should be routed tightly coupled and symmetrical for common mode rejection. These inputs should be as short in length as possible to minimize exposure to potential sources of noise.



### 11.2 Layout Example



Figure 86. ADS1278-SP Layout Example



### 12 器件和文档支持

### 12.1 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产 品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 12.2 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点:请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

### 12.3 商标

E2E is a trademark of Texas Instruments.

SPI is a trademark of Motorola, Inc.

All other trademarks are the property of their respective owners.

#### 12.4 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。



🗱 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。

### 12.5 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。



# 13 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 10-Jun-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | _   | Eco Plan               | Lead finish/  | MSL Peak Temp | Op Temp (°C) | Device Marking             | Samples |
|------------------|--------|--------------|---------|------|-----|------------------------|---------------|---------------|--------------|----------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)                    | Ball material | (3)           |              | (4/5)                      |         |
|                  |        |              |         |      |     |                        | (6)           |               |              |                            |         |
| ADS1278HFQ/EM    | ACTIVE | CFP          | HFQ     | 84   | 1   | RoHS-Exempt<br>& Green | Call TI       | Call TI       | 25 to 25     | ADS1278HFQ/EM<br>EVAL ONLY | Samples |
| ADS1278MHFQ-MLS  | ACTIVE | CFP          | HFQ     | 84   | 1   | RoHS-Exempt<br>& Green | Call TI       | Call TI       | -55 to 125   | ADS1278MHFQ-MLS            | Samples |
| ADS1278WHFQ-MLS  | ACTIVE | CFP          | HFQ     | 84   | 1   | RoHS-Exempt<br>& Green | Call TI       | Call TI       | -55 to 115   | ADS1278<br>WHFQ-MLS        | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Jun-2022

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF ADS1278-SP:

• Catalog : ADS1278

● Enhanced Product : ADS1278-EP

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

# HFQ (S-CQFP-F84)

# CERAMIC QUAD FLATPACK WITH NCTB



NOTES:

- A. All linear dimensions are in millimeters (inches).
- B. This drawing is subject to change without notice.
- C. Ceramic quad flatpack with flat leads brazed to non-conductive tie bar carrier.
- D. This package is hermetically sealed with a metal lid.
- E. The leads are gold plated and can be solderdipped.
- F. Leads not shown for clarity purposes.
- G. Lid and heat sink are connected to GND leads.



### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司