











CC2674R10

ZHCSSP3B - DECEMBER 2022 - REVISED APRIL 2024

# CC2674R10 SimpleLink™ 高性能多协议 2.4GHz 无线 MCU

# 1 特性

### 无线微控制器

- 采用 TrustZone® 技术且功能强大的 48MHz Arm® Cortex®-M33 处理器
- FPU 和 DSP 扩展
- 1024kB 闪存程序存储器
- 8kB 高速缓存 SRAM
- 具有奇偶校验功能的 256kB 超低泄漏 SRAM,可实 现高度可靠运行
  - 如果禁用奇偶校验,有额外的 32kB SRAM
- 动态多协议管理器 (DMM) 驱动程序
- 可编程无线电包括对 2-(G)FSK、4-(G)FSK、 MSK、低功耗 Bluetooth® 5.3、IEEE 802.15.4 PHY 和 MAC 的支持
- 支持无线 (OTA) 更新

#### 超低功耗传感器控制器

- 具有 4kB SRAM 的自主 MCU
- 采样、存储和处理传感器数据
- 快速唤醒进入低功耗运行
- 软件定义外设:电容式触控、流量计、LCD

### 低功耗

- MCU 功耗:
  - 4.0mA 工作模式, CoreMark®
  - 83 μ A/MHz (运行 CoreMark® 时)
  - 1.19 μ A 待机模式,RTC,256kB SRAM
  - 0.13 μA 关断模式,引脚唤醒
- 超低功耗传感器控制器功耗
  - 2MHz 模式下为 32 μ A
  - 24MHz 模式下为 849 µ A
- 无线电功耗:
  - 在 2.4GHz 下为 6.4mA RX
  - 在 2.4GHz、0dBm 下为 7.3mA TX

### 无线协议支持

- Thread、Zigbee®、Matter
- 低功耗 Bluetooth® 5.3
- 6LoWPAN
- 专有系统

#### 高性能无线电

- 在低功耗 Bluetooth® 125kbps 下为 -104dBm
- 在 IEEE 802.15.4-2006 2.4GHz OQPSK (相干调 制解调器)下为-105dBm

#### 法规遵从性

- 适用于符合以下标准的系统:
  - EN 300 328、EN 300 440 类别 2 和 3
  - FCC CFR47 第 15 部分
  - ARIB STD-T66

#### MCU 外设

- 数字外设大多可连接至任何 GPIO
- 四个 32 位或八个 16 位通用计时器
- 12 位 SAR ADC, 200ksps, 8 通道
- 8位 DAC
- 两个比较器
- 可编程电流源
- 四个 UART、四个 SPI、两个 I<sup>2</sup>C、一个 I<sup>2</sup>S
- 实时时钟 (RTC)
- 集成温度和电池监控器

### 信息安全机制

- 支持安全启动
- 支持安全密钥存储和器件 ID
- Arm® TrustZone® 打造可信执行环境
- AES 128 位和 256 位加密加速计
- 公钥加速器
- SHA2 加速器(包括至 SHA-512 的全套装)
- 真随机数发生器 (TRNG)
- 安全调试锁
- 软件防回滚保护

### 开发工具和软件

- LP-EM-CC1354P10-6,在2.4GHz下提供双频段 +10dBm 输出功率
- LP-XDS110、LP-XDS110ET 或 TMDSEMU110-U (含 TMDSEMU110-ETH 附加模块)调试探针
- SimpleLink™ LOWPOWER F2 软件开发套件 (SDK)
- 用于简单无线电配置的 SmartRF™ Studio
- 用于构建低功耗检测应用的 Sensor Controller
- SysConfig 系统配置工具

#### 工作温度范围

- 片上降压直流/直流转换器
- 1.8V 至 3.8V 单电源电压
- -40°C 至 +105°C

#### 封装

- 7mm × 7mm RGZ VQFN48 (31 个 GPIO )
- 8mm × 8mm RSK VQFN64 (42 个 GPIO )
- 符合 RoHS 标准的封装



### 2 应用

- 2400MHz 至 2480MHz ISM 和 SRD 系统,<sup>1</sup> 接收带宽低至 4kHz
- 楼宇自动化
  - 楼宇安防系统 运动检测器、电子智能锁、门 窗传感器、车库门系统、网关
  - HVAC 恒温器、无线环境传感器、HVAC 系 统控制器、网关
  - 防火安全系统 烟雾和热量探测器、火警控制 面板 (FACP)
  - 视频监控 IP 网络摄像头
  - 升降机和自动扶梯 升降机和自动扶梯的电梯 主控板
- 工业运输 一 资产跟踪
- 工厂自动化和控制
- 医疗

## 3 说明

- 个人护理和健身
- 患者监护和诊断 医疗传感器贴片、多参数患 者监护仪
- 医疗设备
- 居家医疗保健 血糖监测仪、脉搏血氧计
- 电子销售终端 (EPOS) 电子货架标签 (ESL)
- 通信设备
  - 有线网络 无线 LAN 或 Wi-Fi 接入点、边缘路
- 个人电子产品
  - 便携式电子产品 射频智能遥控器
  - 家庭影院和娱乐 智能扬声器、智能显示器、 机顶盒
  - 联网外设 消费类无线模块、指点设备、键盘
  - 游戏 电子玩具和机器人玩具
  - 可穿戴设备(非医用) 智能追踪器、智能服

SimpleLink™ CC2674R10 器件是一款多协议、多频带 2.4GHz 无线微控制器 (MCU), 支持 Thread、Zigbee、低 功耗 Bluetooth® 5.3、IEEE 802.15.4、支持 IPv6 的智能对象 (6LoWPAN)、专有系统(包括 2.4GHz 的 TI 15.4-Stack)和通过动态多协议管理器 (DMM)驱动程序实现的并发多协议。该器件经过优化,可在楼宇安防系统、 HVAC、医疗、有线网络、便携式电子产品、家庭影院和娱乐市场中实现低功耗无线通信和高级检测。该器件的突 出特性包括:

- 支持基于 Arm® TrustZone® 的安全密钥存储、器件 ID 和可信功能。
- SimpleLink LOWPOWER F2 软件开发套件 (SDK) 提供非常灵活的协议栈支持。
- 延长无线应用的电池寿命,完全保持 256 kB SRAM 时低待机电流为 0.92 μA。
- 低 SER(软错误率)FIT(时基故障),可延长运行寿命,不会对工业市场造成干扰,SRAM 奇偶校验功能始 终开启,可防止潜在辐射事件导致的损坏。
- 由软件控制的专用无线电控制器 (Arm® Cortex®-M0) 提供灵活的低功耗射频收发器功能,支持多个物理层和射 频标准。
- 出色的无线电灵敏度和稳健性(选择性与阻断)性能,适用于低功耗 Bluetooth®(对于 125kbps LE 编码 PHY 为 -105dBm)。

CC2674R10 器件是 SimpleLink™ MCU 平台的一部分,该平台包括 Wi-Fi®、低功耗蓝牙®、Thread、Zigbee®、 Sub-1GHz MCU 和主机 MCU,它们共用一个通用、易于使用的开发环境,其中包含单核软件开发套件(SDK)和 丰富的工具集。借助一次性集成的 SimpleLink™ 平台,用户可以将产品组合中器件的任何组合添加至自有设计 中,从而在设计要求变更时实现代码的完全重复使用。更多详细信息,请参阅 SimpleLink MCU 平台。

除了软件兼容之外,在多频段无线 MCU 中,7mm×7mm QFN 封装的 352kB 闪存到最高 1MB 闪存都是引脚对 引脚兼容的,以更大限度提高设计的可扩展性。更多有关 TI 的 2.4GHz 器件的信息,请参阅 www.ti.com/ bluetooth.

#### 器件信息

| 器件型号            | <b>封装</b> <sup>(1)</sup> | 封装尺寸            |
|-----------------|--------------------------|-----------------|
| CC2674R106T0RGZ | VQFN (48)                | 7.00mm × 7.00mm |
| CC2674R106T0RSK | VQFN (64)                | 8.00mm × 8.00mm |

Product Folder Links: CC2674R10

(1) 如需更多信息,请参阅*机械、封装和可订购信息* 附录。

1 请参阅射频内核,了解有关支持的协议标准、模块格式和数据速率的更多详细信息。

Copyright © 2024 Texas Instruments Incorporated

# 4 功能方框图



CC2674R10 方框图



# **Table of Contents**

| 4 | 特性                                             | 4        |
|---|------------------------------------------------|----------|
|   |                                                |          |
|   | 应用                                             |          |
|   | <b>说明</b>                                      |          |
| 4 | 功能方框图                                          | 3        |
|   | Device Comparison                              |          |
| 6 | Pin Configuration and Functions                |          |
|   | 6.1 Pin Diagram—RGZ Package (Top View)         | 6        |
|   | 6.2 Signal Descriptions—RGZ Package            | <b>7</b> |
|   | 6.3 Connections for Unused Pins and Modules—   |          |
|   | RGZ Package                                    | 8        |
|   | 6.4 Pin Diagram—RSK Package (Top View)         | 9        |
|   | 6.5 Signal Descriptions—RSK Package            |          |
|   | 6.6 Connection of Unused Pins and Module—RSK   |          |
|   | Package                                        | 12       |
| 7 | Specifications                                 |          |
|   | 7.1 Absolute Maximum Ratings                   |          |
|   | 7.2 ESD Ratings                                | 13       |
|   | 7.3 Recommended Operating Conditions           | 13       |
|   | 7.4 Power Supply and Modules                   |          |
|   | 7.5 Power Consumption - Power Modes            | 15       |
|   | 7.6 Power Consumption - Radio Modes            |          |
|   | 7.7 Nonvolatile (Flash) Memory Characteristics | 16       |
|   | 7.8 Thermal Resistance Characteristics         | 16       |
|   | 7.9 RF Frequency Bands                         | 16       |
|   | 7.10 Bluetooth Low Energy—Receive (RX)         | 17       |
|   | 7.11 Bluetooth Low Energy—Transmit (TX)        | 19       |
|   | 7.12 Zigbee and Thread - IEEE 802.15.4-2006    |          |
|   | 2.4GHz (OQPSK DSSS1:8, 250kbps) - RX           | 20       |
|   | 7.13 Zigbee and Thread - IEEE 802.15.4-2006    |          |
|   | 2.4GHz (OQPSK DSSS1:8, 250kbps) - TX           | 21       |
|   | 7.14 Timing and Switching Characteristics      | 21       |

| 7.15 Peripheral Characteristics           | 27              |
|-------------------------------------------|-----------------|
| 7.16 Typical Characteristics              |                 |
| 8 Detailed Description                    |                 |
| 8.1 Overview                              |                 |
| 8.2 System CPU                            |                 |
| 8.3 Radio (RF Core)                       |                 |
| 8.4 Memory                                |                 |
| 8.5 Sensor Controller                     | 43              |
| 8.6 Cryptography                          | 44              |
| 8.7 Timers                                | 45              |
| 8.8 Serial Peripherals and I/O            | 47              |
| 8.9 Battery and Temperature Monitor       | 47              |
| 8.10 µDMA                                 | 47              |
| 8.11 Debug                                |                 |
| 8.12 Power Management                     |                 |
| 8.13 Clock Systems                        | 49              |
| 8.14 Network Processor                    |                 |
| 9 Application, Implementation, and Layout |                 |
| 9.1 Reference Designs                     |                 |
| 10 Device and Documentation Support       | 51              |
| 10.1 Tools and Software                   |                 |
| 10.2 Documentation Support                |                 |
| 10.3 支持资源                                 | 54              |
| 10.4 Trademarks                           |                 |
| 10.5 静电放电警告                               | <u>5</u> 4      |
| 10.6 术语表                                  | <mark>54</mark> |
| 11 Revision History                       | <mark>55</mark> |
| 12 Mechanical, Packaging, and Orderable   |                 |
| Information                               |                 |
| 12.1 Packaging Information                | 56              |

# **5 Device Comparison**

|                         |                |              |                | F        | RADIO    | SUP      | POR1          | Γ        |          |               |           |               |                        |       |                    | PA                 | CKA                | GE S               | ΙΖΕ                |                    |
|-------------------------|----------------|--------------|----------------|----------|----------|----------|---------------|----------|----------|---------------|-----------|---------------|------------------------|-------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Device                  | Sub-1GHz Prop. | 2.4GHz Prop. | Wireless M-Bus | mioty    | Wi-SUN®  | Sidewalk | Bluetooth® LE | Zigbee   | Thread   | Multiprotocol | +20dBm PA | FLASH<br>(kB) | RAM +<br>Cache<br>(kB) | GPIO  | 4 × 4 mm VQFN (24) | 4 × 4 mm VQFN (32) | 5 × 5 mm VQFN (32) | 5 × 5 mm VQFN (40) | 7 × 7 mm VQFN (48) | 8 × 8 mm VQFN (64) |
| CC1310                  | <b>√</b>       |              | √              | √        |          |          |               |          |          |               |           | 32-128        | 16-20 + 8              | 10-30 |                    | √                  | √                  |                    | <b>√</b>           |                    |
| CC1311R3                | √              |              | √              | <b>√</b> |          |          |               |          |          |               |           | 352           | 32 + 8                 | 22-30 |                    |                    |                    | <b>√</b>           | √                  |                    |
| CC1311P3                | √              |              | √              | <b>√</b> |          |          |               |          |          |               | <b>√</b>  | 352           | 32 + 8                 | 26    |                    |                    |                    |                    | <b>√</b>           |                    |
| CC1312R                 | √              |              | √              | <b>√</b> | √        |          |               |          |          |               |           | 352           | 80 + 8                 | 30    |                    |                    |                    |                    | <b>√</b>           |                    |
| CC1312R7                | √              |              | √              | <b>√</b> | √        | <b>√</b> |               |          |          | <b>√</b>      |           | 704           | 144 + 8                | 30    |                    |                    |                    |                    | <b>√</b>           |                    |
| CC1314R10               | √              |              | √              | <b>√</b> | √        | <b>√</b> |               |          |          | <b>√</b>      |           | 1024          | 256 + 8                | 30-46 |                    |                    |                    |                    | <b>√</b>           | <b>√</b>           |
| CC1352R                 | <b>√</b>       | <b>√</b>     | √              | <b>√</b> | <b>√</b> |          | <b>√</b>      | √        | <b>√</b> | <b>√</b>      |           | 352           | 80 + 8                 | 28    |                    |                    |                    |                    | <b>√</b>           |                    |
| CC1354R10               | <b>√</b>       | <b>√</b>     | √              | <b>√</b> | <b>√</b> |          | <b>√</b>      | <b>√</b> | <b>√</b> | <b>√</b>      |           | 1024          | 256 + 8                | 28-42 |                    |                    |                    |                    | <b>√</b>           | <b>√</b>           |
| CC1352P                 | <b>√</b>       | <b>√</b>     | √              | <b>√</b> | <b>√</b> |          | <b>√</b>      | <b>√</b> | <b>√</b> | <b>√</b>      | <b>√</b>  | 352           | 80 + 8                 | 26    |                    |                    |                    |                    | <b>√</b>           |                    |
| CC1352P7                | <b>√</b>       | <b>√</b>     | <b>√</b>       | <b>√</b> | <b>√</b> | <b>√</b> | <b>√</b>      | <b>√</b> | <b>√</b> | <b>√</b>      | <b>√</b>  | 704           | 144 + 8                | 26    |                    |                    |                    |                    | <b>√</b>           |                    |
| CC1354P10               | <b>√</b>       | <b>√</b>     | <b>√</b>       | <b>√</b> | <b>√</b> | <b>√</b> | <b>√</b>      | <b>√</b> | <b>√</b> | <b>√</b>      | <b>√</b>  | 1024          | 256 + 8                | 26-42 |                    |                    |                    |                    | <b>√</b>           | <b>√</b>           |
| CC2340R2 <sup>(1)</sup> |                | <b>√</b>     |                |          |          |          | <b>√</b>      | <b>√</b> |          |               |           | 256           | 28                     | 12    | <b>√</b>           |                    |                    |                    |                    |                    |
| CC2340R5 <sup>(2)</sup> |                | <b>√</b>     |                |          |          |          | <b>√</b>      | <b>√</b> | <b>√</b> |               |           | 512           | 36                     | 12-26 | <b>√</b>           |                    |                    | <b>√</b>           |                    |                    |
| CC2340R5-Q1             |                |              |                |          |          |          | <b>√</b>      |          |          |               |           | 512           | 36                     | 19    |                    |                    | <b>√</b>           |                    |                    |                    |
| CC2640R2F               |                |              |                |          |          |          | <b>√</b>      |          |          |               |           | 128           | 20 + 8                 | 10-31 |                    | <b>√</b>           | <b>√</b>           |                    | <b>√</b>           |                    |
| CC2642R                 |                |              |                |          |          |          | <b>√</b>      |          |          |               |           | 352           | 80 + 8                 | 31    |                    |                    |                    |                    | <b>√</b>           |                    |
| CC2642R-Q1              |                |              |                |          |          |          | <b>√</b>      |          |          |               |           | 352           | 80 + 8                 | 31    |                    |                    |                    |                    | <b>√</b>           |                    |
| CC2651R3                |                | <b>√</b>     |                |          |          |          | <b>√</b>      | <b>√</b> |          |               |           | 352           | 32 + 8                 | 23-31 |                    |                    |                    | <b>√</b>           | <b>√</b>           |                    |
| CC2651P3                |                | <b>√</b>     |                |          |          |          | <b>√</b>      | <b>√</b> |          |               | <b>√</b>  | 352           | 32 + 8                 | 22-26 |                    |                    |                    | <b>√</b>           | <b>√</b>           |                    |
| CC2652R                 |                | <b>√</b>     |                |          |          |          | √             | <b>√</b> | <b>√</b> | <b>√</b>      |           | 352           | 80 + 8                 | 31    |                    |                    |                    |                    | <b>√</b>           |                    |
| CC2652RB                |                | <b>√</b>     |                |          |          |          | <b>√</b>      | <b>√</b> | <b>√</b> | <b>√</b>      |           | 352           | 80 + 8                 | 31    |                    |                    |                    |                    | <b>√</b>           |                    |
| CC2652R7                |                | √            |                |          |          |          | 1             | <b>√</b> | <b>√</b> | <b>√</b>      |           | 704           | 144 + 8                | 31    |                    |                    |                    |                    | <b>√</b>           |                    |
| CC2652P                 |                | <b>√</b>     |                |          |          |          | 1             | <b>√</b> | <b>√</b> | √             | <b>√</b>  | 352           | 80 + 8                 | 26    |                    |                    |                    |                    | <b>√</b>           |                    |
| CC2652P7                |                | √            |                |          |          |          | <b>√</b>      | <b>√</b> | <b>√</b> | <b>√</b>      | <b>√</b>  | 704           | 144 + 8                | 26    |                    |                    |                    |                    | <b>√</b>           |                    |
| CC2674R10               |                | <b>√</b>     |                |          |          |          | <b>√</b>      | <b>√</b> | <b>√</b> | √             |           | 1024          | 256 + 8                | 31-45 |                    |                    |                    |                    | <b>√</b>           | <b>√</b>           |
| CC2674P10               |                | <b>√</b>     |                |          |          |          | <b>√</b>      | <b>√</b> | <b>√</b> | <b>√</b>      | <b>√</b>  | 1024          | 256 + 8                | 26-45 |                    |                    |                    |                    | <b>√</b>           | <b>√</b>           |

Zigbee and Proprietary RF support enabled by a future software update Zigbee and Thread support enabled by a future software update



## 6 Pin Configuration and Functions

### 6.1 Pin Diagram—RGZ Package (Top View)



图 6-1. RGZ (7mm × 7mm) Pinout, 0.5mm Pitch (Top View)

The following I/O pins marked in 图 6-1 in **bold** have high-drive capabilities:

- Pin 10, DIO 5
- Pin 11, DIO 6
- Pin 12, DIO\_7
- Pin 24, JTAG TMSC
- Pin 26, DIO\_16
- Pin 27, DIO\_17

The following I/O pins marked in 图 6-1 in *italics* have analog capabilities:

- Pin 36, DIO 23
- Pin 37, DIO 24
- Pin 38, DIO 25
- Pin 39, DIO 26
- Pin 40, DIO\_27
- Pin 41, DIO\_28
- Pin 42, DIO\_29
- Pin 43, DIO\_30

# 6.2 Signal Descriptions—RGZ Package

表 6-1. Signal Descriptions—RGZ Package

| PIN Signal Descriptions—RGZ Package |     |       |                   |                                                                                                               |  |  |
|-------------------------------------|-----|-------|-------------------|---------------------------------------------------------------------------------------------------------------|--|--|
| NAME                                | NO. | - I/O | TYPE              | DESCRIPTION                                                                                                   |  |  |
| DCDC_SW                             | 33  | _     | Power             | Output from internal DC/DC converter <sup>(1)</sup>                                                           |  |  |
| DCOUPL                              | 23  | _     | Power             | For decoupling of internal 1.27V regulated digital-supply (2)                                                 |  |  |
| DIO_0                               | 5   | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_1                               | 6   | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_2                               | 7   | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_5                               | 10  | I/O   | Digital           | GPIO, high-drive capability                                                                                   |  |  |
| DIO_6                               | 11  | I/O   | Digital           | GPIO, high-drive capability                                                                                   |  |  |
| DIO_7                               | 12  | I/O   | Digital           | GPIO, high-drive capability                                                                                   |  |  |
| DIO_8                               | 14  | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_9                               | 15  | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_10                              | 16  | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_11                              | 17  | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_12                              | 18  | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_13                              | 19  | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_14                              | 20  | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_15                              | 21  | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_16                              | 26  | I/O   | Digital           | GPIO, JTAG_TDO, high-drive capability                                                                         |  |  |
| DIO_17                              | 27  | I/O   | Digital           | GPIO, JTAG_TDI, high-drive capability                                                                         |  |  |
| DIO_18                              | 28  | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_19                              | 29  | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_20                              | 30  | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_21                              | 31  | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_22                              | 32  | I/O   | Digital           | GPIO                                                                                                          |  |  |
| DIO_23                              | 36  | I/O   | Digital or Analog | GPIO, analog capability                                                                                       |  |  |
| DIO_24                              | 37  | I/O   | Digital or Analog | GPIO, analog capability                                                                                       |  |  |
| DIO_25                              | 38  | I/O   | Digital or Analog | GPIO, analog capability                                                                                       |  |  |
| DIO_26                              | 39  | I/O   | Digital or Analog | GPIO, analog capability                                                                                       |  |  |
| DIO_27                              | 40  | I/O   | Digital or Analog | GPIO, analog capability                                                                                       |  |  |
| DIO_28                              | 41  | I/O   | Digital or Analog | GPIO, analog capability                                                                                       |  |  |
| DIO_29                              | 42  | I/O   | Digital or Analog | GPIO, analog capability                                                                                       |  |  |
| DIO_30                              | 43  | I/O   | Digital or Analog | GPIO, analog capability                                                                                       |  |  |
| EGP                                 | _   | _     | GND               | Ground—exposed ground pad <sup>(3)</sup>                                                                      |  |  |
| JTAG_TMSC                           | 24  | I/O   | Digital           | JTAG TMSC, high-drive capability                                                                              |  |  |
| JTAG_TCKC                           | 25  | I     | Digital           | JTAG TCKC                                                                                                     |  |  |
| RESET_N                             | 35  | I     | Digital           | Reset, active low. No internal pullup resistor                                                                |  |  |
| RF_P_2_4GHZ                         | 1   | _     | RF                | Positive 2.4GHz RF input signal to LNA during RX Positive 2.4GHz RF output signal from PA during TX           |  |  |
| RF_N_2_4GHZ                         | 2   | _     | RF                | Negative 2.4GHz RF input signal to LNA during RX Negative 2.4GHz RF output signal from PA during TX           |  |  |
| VDDR                                | 45  | _     | Power             | Internal supply, must be powered from the internal DC/DC converter or the internal LDO <sup>(2)</sup> (4) (6) |  |  |
| VDDR_RF                             | 48  | _     | Power             | Internal supply, must be powered from the internal DC/DC converter or the internal LDO <sup>(2)</sup> (5) (6) |  |  |



## 表 6-1. Signal Descriptions—RGZ Package (续)

| PIN       |     | I/O | TYPE   | DESCRIPTION                                  |  |
|-----------|-----|-----|--------|----------------------------------------------|--|
| NAME      | NO. | 1/0 | ITPE   | DESCRIPTION                                  |  |
| VDDS      | 44  | _   | Power  | 1.8V to 3.8V main chip supply <sup>(1)</sup> |  |
| VDDS2     | 13  | _   | Power  | 1.8V to 3.8V DIO supply <sup>(1)</sup>       |  |
| VDDS3     | 22  | _   | Power  | 1.8V to 3.8V DIO supply <sup>(1)</sup>       |  |
| VDDS_DCDC | 34  | _   | Power  | 1.8V to 3.8V DC/DC converter supply          |  |
| X48M_N    | 46  | _   | Analog | 48MHz crystal oscillator pin N               |  |
| X48M_P    | 47  | _   | Analog | 48MHz crystal oscillator pin P               |  |
| X32K_Q1   | 3   | _   | Analog | 32kHz crystal oscillator pin 1               |  |
| X32K_Q2   | 4   | _   | Analog | 32kHz crystal oscillator pin 2               |  |

- (1) For more details, see the technical reference manual listed in 节 10.2.
- (2) Do not supply external circuitry from this pin.
- (3) EGP is the only ground connection for the device. A good electrical connection to the device ground on a printed circuit board (PCB) is imperative for proper device operation.
- (4) If an internal DC/DC converter is not used, this pin is supplied internally from the main LDO.
- 5) If an internal DC/DC converter is not used, this pin must be connected to VDDR for supply from the main LDO.
- (6) Output from internal DC/DC and LDO is trimmed to 1.68V.

### 6.3 Connections for Unused Pins and Modules—RGZ Package

### 表 6-2. Connections for Unused Pins—RGZ Package

| FUNCTION                       | SIGNAL NAME | PIN NUMBER                              | ACCEPTABLE PRACTICE <sup>(1)</sup> | PREFERRED<br>PRACTICE <sup>(1)</sup> |
|--------------------------------|-------------|-----------------------------------------|------------------------------------|--------------------------------------|
| GPIO                           | DIO_n       | 5 - 12<br>14 - 21<br>26 - 32<br>36 - 43 | NC or GND                          | NC                                   |
| 32.768 kHz crystal             | X32K_Q1     | 3                                       | NC or GND                          | NC                                   |
| 32.700 Ki iz Ciystai           | X32K_Q2     | 4                                       | INC OF GIND                        | INC                                  |
| DC/DC converter <sup>(2)</sup> | DCDC_SW     | 33                                      | NC                                 | NC                                   |
| DO/DO CONVENIENT               | VDDS_DCDC   | 34                                      | VDDS                               | VDDS                                 |

- (1) NC = No connect
- When the DC/DC converter is not used, the inductor between DCDC\_SW and VDDR can be removed. VDDR and VDDR\_RF must still be connected and the 22µF DCDC capacitor must be kept on the VDDR net.

Product Folder Links: CC2674R10

Copyright © 2024 Texas Instruments Incorporated

### 6.4 Pin Diagram—RSK Package (Top View)



图 6-2. RSK (8mm × 8mm) Pinout, 0.4mm Pitch (Top View)

Product Folder Links: CC2674R10

The following I/O pins marked in 图 6-2 in **bold** have high-drive capabilities:

- Pin 14, DIO 5
- Pin 15, DIO 6
- Pin 16, DIO\_7
- Pin 32, JTAG\_TMSC
- Pin 34, DIO 16
- Pin 35, DIO\_17

The following I/O pins marked in 图 6-2 in *italics* have analog capabilities:

- Pin 50, DIO 23
- Pin 51, DIO 24
- Pin 52, DIO 25
- Pin 53, DIO 26
- Pin 54, DIO 27
- Pin 55, DIO\_28
- Pin 56, DIO 29



• Pin 57, DIO\_30

# 6.5 Signal Descriptions—RSK Package

## 表 6-3. Signal Descriptions—RSK Package

| PIN        |     |     |                   | otions—RSK Package                                            |
|------------|-----|-----|-------------------|---------------------------------------------------------------|
| NAME       | NO. | l/O | TYPE              | DESCRIPTION                                                   |
| DCDC_SW    | 47  | _   | Power             | Output from internal DC/DC converter <sup>(1)</sup>           |
| DCOUPL     | 31  | _   | Power             | For decoupling of internal 1.27V regulated digital-supply (2) |
| DIO_3      | 12  | I/O | Digital           | GPIO                                                          |
| DIO_4      | 13  | I/O | Digital           | GPIO                                                          |
| DIO_5      | 14  | I/O | Digital           | GPIO, high-drive capability                                   |
| DIO_6      | 15  | I/O | Digital           | GPIO, high-drive capability                                   |
| DIO_7      | 16  | I/O | Digital           | GPIO, high-drive capability                                   |
| DIO_8      | 18  | I/O | Digital           | GPIO                                                          |
| DIO_9      | 19  | I/O | Digital           | GPIO                                                          |
| DIO_10     | 20  | I/O | Digital           | GPIO                                                          |
| DIO_11     | 21  | I/O | Digital           | GPIO                                                          |
| DIO_12     | 26  | I/O | Digital           | GPIO                                                          |
| DIO_13     | 27  | I/O | Digital           | GPIO                                                          |
| DIO_14     | 28  | I/O | Digital           | GPIO                                                          |
| DIO_15     | 29  | I/O | Digital           | GPIO                                                          |
| DIO_16     | 34  | I/O | Digital           | GPIO, JTAG_TDO, high-drive capability                         |
| DIO_17     | 35  | I/O | Digital           | GPIO, JTAG_TDI, high-drive capability                         |
| DIO_18     | 36  | I/O | Digital           | GPIO                                                          |
| DIO_19     | 37  | I/O | Digital           | GPIO                                                          |
| DIO_20     | 38  | I/O | Digital           | GPIO                                                          |
| DIO_21     | 39  | I/O | Digital           | GPIO                                                          |
| DIO_22     | 40  | I/O | Digital           | GPIO                                                          |
| DIO_23     | 50  | I/O | Digital or Analog | GPIO, analog capability                                       |
| DIO_24     | 51  | I/O | Digital or Analog | GPIO, analog capability                                       |
| DIO_25     | 52  | I/O | Digital or Analog | GPIO, analog capability                                       |
| DIO_26     | 53  | I/O | Digital or Analog | GPIO, analog capability                                       |
| DIO_27     | 54  | I/O | Digital or Analog | GPIO, analog capability                                       |
| DIO_28     | 55  | I/O | Digital or Analog | GPIO, analog capability                                       |
| DIO_29     | 56  | I/O | Digital or Analog | GPIO, analog capability                                       |
| DIO_30     | 57  | I/O | Digital           | GPIO, analog capability                                       |
| DIO_34     | 10  | I/O | Digital           | GPIO                                                          |
| DIO_35     | 11  | I/O | Digital           | GPIO                                                          |
| DIO_36     | 22  | I/O | Digital           | GPIO                                                          |
| DIO_37     | 23  | I/O | Digital           | GPIO                                                          |
| DIO_38     | 24  | I/O | Digital           | GPIO                                                          |
| DIO_39     | 25  | I/O | Digital           | GPIO                                                          |
| DIO_40     | 41  | I/O | Digital           | GPIO                                                          |
| <br>DIO_41 | 42  | I/O | <br>Digital       | GPIO                                                          |
| <br>DIO_42 | 43  | I/O | <br>Digital       | GPIO                                                          |
| <br>DIO_43 | 44  | I/O | <br>Digital       | GPIO                                                          |
| DIO_44     | 45  | I/O | <br>Digital       | GPIO                                                          |

Product Folder Links: CC2674R10 English Data Sheet: SWRS268

# 表 6-3. Signal Descriptions—RSK Package (续)

|             |     | 1X U-3. | Signal Description | IS—RON Package (疾)                                                                                            |
|-------------|-----|---------|--------------------|---------------------------------------------------------------------------------------------------------------|
| PIN         |     | 1/0     | TYPE               | DESCRIPTION                                                                                                   |
| NAME        | NO. |         | 1112               | DESCRIPTION                                                                                                   |
| DIO_45      | 46  | I/O     | Digital            | GPIO                                                                                                          |
| DIO_46      | 58  | I/O     | Digital            | GPIO                                                                                                          |
| DIO_47      | 59  | I/O     | Digital            | GPIO                                                                                                          |
| EGP         | _   | _       | GND                | Ground—exposed ground pad <sup>(3)</sup>                                                                      |
| JTAG_TMSC   | 32  | I/O     | Digital            | JTAG TMSC, high-drive capability                                                                              |
| JTAG_TCKC   | 33  | ı       | Digital            | JTAG TCKC                                                                                                     |
| NC          | 3   | _       | _                  | No Connect                                                                                                    |
| NC          | 4   | _       | _                  | No Connect                                                                                                    |
| NC          | 5   | _       | _                  | No Connect                                                                                                    |
| NC          | 6   | _       | _                  | No Connect                                                                                                    |
| NC          | 7   | _       | _                  | No Connect                                                                                                    |
| RESET_N     | 49  | I       | Digital            | Reset, active low. No internal pullup resistor                                                                |
| RF_P_2_4GHZ | 1   | _       | RF                 | Positive 2.4GHz RF input signal to LNA during RX Positive 2.4GHz RF output signal from PA during TX           |
| RF_N_2_4GHZ | 2   | _       | RF                 | Negative 2.4GHz RF input signal to LNA during RX Negative 2.4GHz RF output signal from PA during TX           |
| VDDR        | 61  | _       | Power              | Internal supply, must be powered from the internal DC/DC converter or the internal LDO <sup>(2)</sup> (4) (6) |
| VDDR_RF     | 64  | _       | Power              | Internal supply, must be powered from the internal DC/DC converter or the internal LDO <sup>(2)</sup> (5) (6) |
| VDDS        | 60  | _       | Power              | 1.8V to 3.8V main chip supply <sup>(1)</sup>                                                                  |
| VDDS2       | 17  | _       | Power              | 1.8V to 3.8V DIO supply <sup>(1)</sup>                                                                        |
| VDDS3       | 30  | _       | Power              | 1.8V to 3.8V DIO supply <sup>(1)</sup>                                                                        |
| VDDS_DCDC   | 48  | _       | Power              | 1.8V to 3.8V DC/DC converter supply                                                                           |
| X48M_N      | 62  | _       | Analog             | 48MHz crystal oscillator pin N                                                                                |
| X48M_P      | 63  | _       | Analog             | 48MHz crystal oscillator pin P                                                                                |
| X32K_Q1     | 8   | _       | Analog             | 32kHz crystal oscillator pin 1                                                                                |
| X32K_Q2     | 9   | _       | Analog             | 32kHz crystal oscillator pin 2                                                                                |
|             |     |         |                    |                                                                                                               |

- (1) For more details, see technical reference manual listed in the documentation support section.
- (2) Do not supply external circuitry from this pin.
- (3) EGP is the only ground connection for the device. Good electrical connection to device ground on printed circuit board (PCB) is imperative for proper device operation.

- (4) If internal DC/DC converter is not used, this pin is supplied internally from the main LDO.
- (5) If internal DC/DC converter is not used, this pin must be connected to VDDR for supply from the main LDO.
- (6) Output from internal DC/DC and LDO is trimmed to 1.68V.



# 6.6 Connection of Unused Pins and Module—RSK Package

### 表 6-4. Connections for Unused Pins—RSK Package

| FUNCTION                       | SIGNAL NAME | PIN NUMBER                               | ACCEPTABLE PRACTICE(1) | PREFERRED PRACTICE(1) |
|--------------------------------|-------------|------------------------------------------|------------------------|-----------------------|
| GPIO                           | DIO_n       | 10 - 16<br>14 - 21<br>26 - 32<br>36 - 43 | NC or GND              | NC                    |
| 00.700111                      | X32K_Q1     | 8                                        | NC or GND              | NC                    |
| 32.768kHz crystal              | X32K_Q2     | 9                                        | INC OF GIND            | INC                   |
| No Connects                    | NC          | 3 - 7                                    | NC                     | NC                    |
| DC/DC converter <sup>(2)</sup> | DCDC_SW     | 47                                       | NC                     | NC                    |
|                                | VDDS_DCDC   | 48                                       | VDDS                   | VDDS                  |

<sup>(1)</sup> NC = No connect

*提交文档反馈* Copyright © 20

English Data Sheet: SWRS268

<sup>(2)</sup> When the DC/DC converter is not used, the inductor between DCDC\_SW and VDDR can be removed. VDDR and VDDR\_RF must still be connected and the 22µF DCDC capacitor must be kept on the VDDR net.

## 7 Specifications

### 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)(1) (2)

|                  |                            |                                               | MIN   | MAX                  | UNIT |
|------------------|----------------------------|-----------------------------------------------|-------|----------------------|------|
| VDDS(3)          | Supply voltage             |                                               | - 0.3 | 4.1                  | V    |
|                  | Voltage on any digital pin | (4) (5)                                       | - 0.3 | VDDS + 0.3, max 4.1  | V    |
|                  | Voltage on crystal oscilla | tor pins, X32K_Q1, X32K_Q2, X48M_N and X48M_P | - 0.3 | VDDR + 0.3, max 2.25 | V    |
|                  |                            | Voltage scaling enabled                       | - 0.3 | VDDS                 |      |
| V <sub>in</sub>  | Voltage on ADC input       | Voltage scaling disabled, internal reference  | - 0.3 | 1.49                 | V    |
|                  |                            | Voltage scaling disabled, VDDS as reference   | - 0.3 | VDDS / 2.9           |      |
| T <sub>stg</sub> | Storage temperature        |                                               | - 40  | 150                  | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- All voltage values are with respect to ground, unless otherwise noted.
- (3) VDDS DCDC, VDDS2, and VDDS3 must be at the same potential as VDDS.
- Including analog capable DIOs.
- (5) Injection current is not supported on any GPIO pin.

### 7.2 ESD Ratings

|                  |                         |                                                                       |          | VALUE | UNIT |
|------------------|-------------------------|-----------------------------------------------------------------------|----------|-------|------|
| \/               | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | All pins | ±2000 | V    |
| V <sub>ESD</sub> | Liectrostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | All pins | ±500  | V    |

- JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process
- JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process

### 7.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|                                                 | MIN  | MAX | UNIT  |
|-------------------------------------------------|------|-----|-------|
| Operating ambient temperature <sup>(1)</sup>    | - 40 | 105 | °C    |
| Operating supply voltage (VDDS)                 | 1.8  | 3.8 | V     |
| Rising supply voltage slew rate                 | 0    | 100 | mV/μs |
| Falling supply voltage slew rate <sup>(2)</sup> | 0    | 20  | mV/µs |

- Operation at or near maximum operating temperature for extended durations will result in lifetime reduction.
- For small coin-cell batteries, with high worst-case end-of-life equivalent source resistance, a 22 µF VDDS input capacitor must be used to ensure compliance with this slew rate.

#### 7.4 Power Supply and Modules

Copyright © 2024 Texas Instruments Incorporated

Over operating free-air temperature range (unless otherwise noted).

| - · · · · · · · · · · · · · · · · · · ·                |                   |            |      |     |      |  |  |
|--------------------------------------------------------|-------------------|------------|------|-----|------|--|--|
| PARAMETER                                              |                   | MIN        | TYP  | MAX | UNIT |  |  |
| VDDS Power-on-Reset (POR) threshold                    |                   | 1.1 - 1.55 |      | V   |      |  |  |
| VDDS Brown-out Detector (BOD) (1)                      | Rising threshold  |            | 1.77 |     | V    |  |  |
| VDDS Brown-out Detector (BOD), before initial boot (2) | Rising threshold  |            | 1.70 |     | V    |  |  |
| VDDS Brown-out Detector (BOD) (1)                      | Falling threshold |            | 1.75 |     | V    |  |  |

(1) For boost mode (VDDR =1.95 V), TI drivers software initialization will trim VDDS BOD limits to maximum (approximately 2.0 V).



(2) Brown-out Detector is trimmed at initial boot, value is kept until device is reset by a POR reset or the RESET\_N pin.



# 7.5 Power Consumption - Power Modes

When measured on the reference design with T<sub>c</sub> = 25°C, V<sub>DDS</sub> = 3.0V with DC/DC enabled unless otherwise noted.

|                   | PARAMETER                | TEST CONDITIONS                                                        | MIN | TYP   | MAX | UNIT |
|-------------------|--------------------------|------------------------------------------------------------------------|-----|-------|-----|------|
| Core Curr         | ent Consumption          |                                                                        |     |       |     |      |
|                   | Reset and                | Reset. RESET_N pin asserted or VDDS below power-on-reset threshold     |     | 150   |     | nA   |
|                   | Shutdown                 | Shutdown. No clocks running, no retention                              |     | 128.6 |     | nA   |
|                   |                          | RTC running, CPU, 256kB RAM and (partial) register retention. RCOSC_LF |     | 1.06  |     | μA   |
|                   | Standby                  | RTC running, CPU, 128kB RAM and (partial) register retention. RCOSC_LF |     | 0.96  |     | μA   |
|                   | without cache retention  | RTC running, CPU, 256kB RAM and (partial) register retention XOSC_LF   |     | 1.19  |     | μΑ   |
|                   |                          | RTC running, CPU, 128kB RAM and (partial) register retention XOSC_LF   |     | 1.09  |     | μΑ   |
| I <sub>core</sub> |                          | RTC running, CPU, 256kB RAM and (partial) register retention. RCOSC_LF |     | 2.55  |     | μΑ   |
|                   | Standby                  | RTC running, CPU, 128kB RAM and (partial) register retention. RCOSC_LF |     | 2.45  |     | μΑ   |
|                   | with cache retention     | RTC running, CPU, 256kB RAM and (partial) register retention. XOSC_LF  |     | 2.66  |     | μΑ   |
|                   |                          | RTC running, CPU, 128kB RAM and (partial) register retention. XOSC_LF  |     | 2.57  |     | μΑ   |
|                   | Idle                     | Supply Systems and RAM powered RCOSC_HF                                |     | 720.9 |     | μΑ   |
|                   | Active                   | MCU running CoreMark at 48MHz with parity enabled RCOSC_HF             |     | 4.13  |     | mA   |
|                   | Active                   | MCU running CoreMark at 48MHz with parity disabled RCOSC_HF            |     | 3.97  |     | mA   |
| Peripheral        | I Current Consumption    |                                                                        |     |       |     |      |
|                   | Peripheral power domain  | Delta current with domain enabled                                      |     | 74.0  |     |      |
|                   | Serial power domain      | Delta current with domain enabled                                      |     | 6.89  |     |      |
|                   | RF Core                  | Delta current with power domain enabled, clock enabled, RF core idle   |     | 120.4 |     |      |
|                   | μDMA                     | Delta current with clock enabled, module is idle                       |     | 68.2  |     |      |
|                   | Timers                   | Delta current with clock enabled, module is idle <sup>(1)</sup>        |     | 115.4 |     |      |
| I <sub>peri</sub> | I2C                      | Delta current with clock enabled, module is idle                       |     | 11.5  |     | μΑ   |
|                   | 128                      | Delta current with clock enabled, module is idle                       |     | 26.1  |     |      |
|                   | SPI                      | Delta current with clock enabled, module is idle <sup>(2)</sup>        |     | 65.9  |     |      |
|                   | UART                     | Delta current with clock enabled, module is idle <sup>(3)</sup>        |     | 135.1 |     |      |
|                   | CRYPTO (AES)             | Delta current with clock enabled, module is idle                       |     | 18.6  |     |      |
|                   | PKA                      | Delta current with clock enabled, module is idle                       |     | 79.3  |     |      |
|                   | TRNG                     | Delta current with clock enabled, module is idle                       |     | 24.69 |     |      |
| Sensor Co         | ontroller Engine Consump | otion                                                                  |     |       |     |      |
|                   | Active mode              | 24MHz, infinite loop                                                   |     | 849   |     |      |
| I <sub>SCE</sub>  | Low-power mode           | 2MHz, infinite loop                                                    |     | 32    |     | μA   |

Product Folder Links: CC2674R10

15

English Data Sheet: SWRS268

Only one GPTimer running Only one SPI running Only one UART running

<sup>(1)</sup> (2)



### 7.6 Power Consumption - Radio Modes

When measured on the reference design with  $T_c = 25^{\circ}C$ ,  $V_{DDS} = 3.0V$  with DC/DC enabled unless otherwise noted.

|                        | PARAMETER TEST CONDITIONS            |                                       | MIN | TYP | MAX | UNIT |
|------------------------|--------------------------------------|---------------------------------------|-----|-----|-----|------|
| I_radio                | Radio receive current, 2.44GHz (BLE) | 2440MHz                               |     | 6.4 |     | mA   |
| I radio Radio transmit | Radio transmit current               | 0dBm output power setting<br>2440MHz  |     | 7.3 |     | mA   |
| I_Iadio                | 2.4GHz PA (BLE)                      | +5dBm output power setting<br>2440MHz |     | 9.8 |     | mA   |

### 7.7 Nonvolatile (Flash) Memory Characteristics

Over operating free-air temperature range and V<sub>DDS</sub> = 3.0V (unless otherwise noted)

| PARAMETER                                                                     | TEST CONDITIONS       | MIN  | TYP | MAX  | UNIT                |
|-------------------------------------------------------------------------------|-----------------------|------|-----|------|---------------------|
| Flash sector size                                                             |                       |      | 2   |      | kB                  |
| Supported flash erase cycles before failure, full bank <sup>(1)</sup> (2)     |                       | 30   |     |      | k Cycles            |
| Supported flash erase cycles before failure, single sector <sup>(3)</sup>     |                       | 60   |     |      | k Cycles            |
| Maximum number of write operations per row before sector erase <sup>(4)</sup> |                       |      |     | 83   | Write<br>Operations |
| Flash retention                                                               | 105 °C Tj             | 11.4 |     |      | Years               |
| Flash sector erase current                                                    | Average delta current |      | 1.0 |      | mA                  |
| Flash sector erase time <sup>(5)</sup>                                        | Zero cycles           |      | 10  |      | ms                  |
| ו ומטון ספטנטן פומספ נווופייי                                                 | 30k cycles            |      |     | 4000 | ms                  |

- (1) A full bank erase is counted as a single erase cycle on each sector.
- (2) Aborting flash during erase or program modes is not a safe operation.
- (3) Up to 4 customer-designated sectors can be individually erased an additional 30k times beyond the baseline bank limitation of 30k cycles.
- (4) Éach wordline is 2048 bits (or 256 bytes) wide. This limitation corresponds to sequential memory writes of 4 (3.1) bytes minimum per write over a whole wordline. If additional writes to the same wordline are required, a sector erase is required once the maximum number of write operations per row is reached.
- 5) This number is dependent on Flash aging and increases over time and erase cycles.

#### 7.8 Thermal Resistance Characteristics

| THERMAL METRIC <sup>(1)</sup> |                                              | PACKAGE       |               |                     |
|-------------------------------|----------------------------------------------|---------------|---------------|---------------------|
|                               |                                              | RGZ<br>(VQFN) | RSK<br>(VQFN) | UNIT                |
|                               |                                              | 48 PINS       | 64 PINS       |                     |
| R <sub>0</sub> JA             | Junction-to-ambient thermal resistance       | 23.4          | 25.1          | °C/W <sup>(2)</sup> |
| R <sub>θ JC(top)</sub>        | Junction-to-case (top) thermal resistance    | 13.3          | 11.5          | °C/W <sup>(2)</sup> |
| R <sub>0</sub> JB             | Junction-to-board thermal resistance         | 8.0           | 8.9           | °C/W <sup>(2)</sup> |
| ψJT                           | Junction-to-top characterization parameter   | 0.1           | 0.1           | °C/W <sup>(2)</sup> |
| ψ ЈВ                          | Junction-to-board characterization parameter | 7.9           | 8.8           | °C/W <sup>(2)</sup> |
| R <sub>θ JC(bot)</sub>        | Junction-to-case (bottom) thermal resistance | 1.7           | 1.2           | °C/W <sup>(2)</sup> |

- (1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.
- (2) °C/W = degrees Celsius per watt.

#### 7.9 RF Frequency Bands

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER       | MIN  | TYP M | AX    | UNIT |
|-----------------|------|-------|-------|------|
| Frequency bands | 2360 | 2     | 500 l | MHz  |

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: CC2674R10

## 7.10 Bluetooth Low Energy—Receive (RX)

When measured on the LP-EM-CC1354P10-1 reference design with  $T_c$  = 25°C,  $V_{DDS}$  = 3.0V,  $f_{RF}$ = 2440MHz with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted.

| PARAMETER                                            | TEST CONDITIONS                                                                                                                                                  | MIN TYP                | MAX | UNIT |
|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|------|
| 125kbps (LE Coded)                                   |                                                                                                                                                                  |                        |     |      |
| Receiver sensitivity                                 | Differential mode. BER = 10 <sup>-3</sup>                                                                                                                        | - 105                  |     | dBm  |
| Receiver saturation                                  | Differential mode. BER = 10 <sup>-3</sup>                                                                                                                        | >5                     |     | dBm  |
| Frequency error tolerance                            | Difference between the incoming carrier frequency and the internally generated carrier frequency                                                                 | > ( - 300 / 300)       |     | kHz  |
| Data rate error tolerance                            | Difference between incoming data rate and the internally generated data rate (37-byte packets)                                                                   | > ( - 320 / 240)       |     | ppm  |
| Data rate error tolerance                            | Difference between incoming data rate and the internally generated data rate (255-byte packets)                                                                  | > ( - 100 / 125)       |     | ppm  |
| Co-channel rejection <sup>(1)</sup>                  | Wanted signal at $-79$ dBm, modulated interferer in channel, BER = $10^{-3}$                                                                                     | - 1.5                  |     | dB   |
| Selectivity, ±1MHz <sup>(1)</sup>                    | Wanted signal at - 79dBm, modulated interferer at ±1MHz, BER = 10 <sup>-3</sup>                                                                                  | 8 / 4.5 <sup>(2)</sup> |     | dB   |
| Selectivity, ±2MHz <sup>(1)</sup>                    | Wanted signal at - 79dBm, modulated interferer at ±2MHz, BER = 10 <sup>-3</sup>                                                                                  | 44 / 39 <sup>(2)</sup> |     | dB   |
| Selectivity, ±3MHz <sup>(1)</sup>                    | Wanted signal at - 79dBm, modulated interferer at ±3MHz, BER = 10 <sup>-3</sup>                                                                                  | 43 / 43(2)             |     | dB   |
| Selectivity, ±4MHz <sup>(1)</sup>                    | Wanted signal at $-79$ dBm, modulated interferer at $\pm 4$ MHz, BER = $10^{-3}$                                                                                 | 44 / 43 <sup>(2)</sup> |     | dB   |
| Selectivity, ±6MHz <sup>(1)</sup>                    | Wanted signal at −79dBm, modulated interferer at ≥ ±6MHz, BER = 10 <sup>-3</sup>                                                                                 | 48 / 43 <sup>(2)</sup> |     | dB   |
| Selectivity, ±7MHz                                   | Wanted signal at $$ – 79dBm, modulated interferer at $$ ±7MHz, BER = 10 $^{-3}$                                                                                  | 51 / 45 <sup>(2)</sup> |     | dB   |
| Selectivity, Image frequency <sup>(1)</sup>          | Wanted signal at - 79dBm, modulated interferer at image frequency, BER = 10 <sup>-3</sup>                                                                        | 39                     |     | dB   |
| Selectivity, Image frequency<br>±1MHz <sup>(1)</sup> | Note that Image frequency + 1MHz is the Co- channel - 1MHz. Wanted signal at - 79dBm, modulated interferer at ±1MHz from image frequency, BER = 10 <sup>-3</sup> | 4.5 / 44 (2)           |     | dB   |
| RSSI Range                                           |                                                                                                                                                                  | 89                     |     | dB   |
| RSSI Accuracy (+/-)                                  |                                                                                                                                                                  | ±4                     |     | dB   |
| 500kbps (LE Coded)                                   |                                                                                                                                                                  |                        |     |      |
| Receiver sensitivity                                 | Differential mode. BER = 10 <sup>-3</sup>                                                                                                                        | - 100                  |     | dBm  |
| Receiver saturation                                  | Differential mode. BER = 10 <sup>-3</sup>                                                                                                                        | > 5                    |     | dBm  |
| Frequency error tolerance                            | Difference between the incoming carrier frequency and the internally generated carrier frequency                                                                 | > ( - 300 / 300)       |     | kHz  |
| Data rate error tolerance                            | Difference between incoming data rate and the internally generated data rate (37-byte packets)                                                                   | > ( - 450 / 450)       |     | ppm  |
| Data rate error tolerance                            | Difference between incoming data rate and the internally generated data rate (255-byte packets)                                                                  | > ( - 175 / 175)       |     | ppm  |
| Co-channel rejection <sup>(1)</sup>                  | Wanted signal at $-72$ dBm, modulated interferer in channel, BER = $10^{-3}$                                                                                     | - 3.5                  |     | dB   |
| Selectivity, ±1MHz <sup>(1)</sup>                    | Wanted signal at $-72$ dBm, modulated interferer at $\pm 1$ MHz, BER = $10^{-3}$                                                                                 | 8 / 4 <sup>(2)</sup>   |     | dB   |
| Selectivity, ±2MHz <sup>(1)</sup>                    | Selectivity, $\pm 2 \text{MHz}^{(1)}$ Wanted signal at $-72 \text{dBm}$ , modulated interferer at $\pm 2 \text{MHz}$ , BER = $10^{-3}$ 41 / $37^{\circ}$         |                        |     | dB   |
| Selectivity, ±3MHz <sup>(1)</sup>                    | Wanted signal at -72dBm, modulated interferer at ±3MHz, BER = 10 <sup>-3</sup>                                                                                   |                        |     | dB   |
| Selectivity, ±4MHz <sup>(1)</sup>                    | Wanted signal at $-72$ dBm, modulated interferer at $\pm 4$ MHz <sup>(1)</sup> $\pm 4$ MHz, BER = $10^{-3}$                                                      |                        |     | dB   |
| Selectivity, ±6MHz <sup>(1)</sup>                    | Wanted signal at − 72dBm, modulated interferer at ≥ ±6MHz, BER = 10 - 3                                                                                          | 46 / 43 <sup>(2)</sup> |     | dB   |

提交文档反馈

17



## 7.10 Bluetooth Low Energy—Receive (RX) (续)

When measured on the LP-EM-CC1354P10-1 reference design with  $T_c$  = 25°C,  $V_{DDS}$  = 3.0V,  $f_{RF}$ = 2440MHz with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted.

| PARAMETER                                            | TEST CONDITIONS                                                                                                                                                  | MIN TYP                | MAX | UNIT |
|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|------|
| Selectivity, ±7MHz                                   | Wanted signal at −72dBm, modulated interferer at ≥ ±7MHz, BER = 10 <sup>-3</sup>                                                                                 | 49 / 45(2)             |     | dB   |
| Selectivity, Image frequency <sup>(1)</sup>          | Wanted signal at -72dBm, modulated interferer at image frequency, BER = 10 <sup>-3</sup>                                                                         | 37                     |     | dB   |
| Selectivity, Image frequency<br>±1MHz <sup>(1)</sup> | Note that Image frequency + 1MHz is the Co- channel - 1MHz. Wanted signal at - 72dBm, modulated interferer at ±1MHz from image frequency, BER = 10 <sup>-3</sup> | 4 / 46 <sup>(2)</sup>  |     | dB   |
| RSSI Range                                           |                                                                                                                                                                  | 85                     |     | dB   |
| RSSI Accuracy (+/-)                                  |                                                                                                                                                                  | ±4                     |     | dB   |
| 1 Mbps (LE 1M)                                       |                                                                                                                                                                  |                        |     |      |
| Receiver sensitivity                                 | Differential mode. BER = 10 <sup>-3</sup>                                                                                                                        | - 97                   |     | dBm  |
| Receiver saturation                                  | Differential mode. BER = 10 <sup>-3</sup>                                                                                                                        | > 5                    |     | dBm  |
| Frequency error tolerance                            | Difference between the incoming carrier frequency and the internally generated carrier frequency                                                                 | > ( - 350 / 350)       |     | kHz  |
| Data rate error tolerance                            | Difference between incoming data rate and the internally generated data rate (37-byte packets)                                                                   | > ( - 750 / 750)       |     | ppm  |
| Co-channel rejection <sup>(1)</sup>                  | Wanted signal at - 67dBm, modulated interferer in channel, BER = 10 <sup>-3</sup>                                                                                | - 6                    |     | dB   |
| Selectivity, ±1MHz <sup>(1)</sup>                    | Wanted signal at - 67dBm, modulated interferer at ±1MHz, BER = 10 <sup>-3</sup>                                                                                  | 7 / 4 <sup>(2)</sup>   |     | dB   |
| Selectivity, ±2MHz <sup>(1)</sup>                    | Wanted signal at - 67dBm, modulated interferer at ±2MHz,BER = 10 <sup>-3</sup>                                                                                   | 40 / 33 <sup>(2)</sup> |     | dB   |
| Selectivity, ±3MHz <sup>(1)</sup>                    | Wanted signal at - 67dBm, modulated interferer at ±3MHz, BER = 10 <sup>-3</sup>                                                                                  | 36 / 41 <sup>(2)</sup> |     | dB   |
| Selectivity, ±4MHz <sup>(1)</sup>                    | Wanted signal at - 67dBm, modulated interferer at ±4MHz, BER = 10 <sup>-3</sup>                                                                                  | 36 / 45(2)             |     | dB   |
| Selectivity, ±5MHz or more <sup>(1)</sup>            | Wanted signal at $-67dBm$ , modulated interferer at $\ge$ ±5MHz, BER = $10^{-3}$                                                                                 | 40                     |     | dB   |
| Selectivity, image frequency <sup>(1)</sup>          | Wanted signal at - 67dBm, modulated interferer at image frequency, BER = 10 <sup>-3</sup>                                                                        | 33                     |     | dB   |
| Selectivity, image frequency<br>±1MHz <sup>(1)</sup> | Note that Image frequency + 1MHz is the Co- channel – 1MHz. Wanted signal at – 67dBm, modulated interferer at ±1MHz from image frequency, BER = 10 <sup>-3</sup> | 4 / 41 <sup>(2)</sup>  |     | dB   |
| Out-of-band blocking <sup>(3)</sup>                  | 30MHz to 2000MHz                                                                                                                                                 | - 10                   |     | dBm  |
| Out-of-band blocking                                 | 2003MHz to 2399MHz                                                                                                                                               | - 18                   |     | dBm  |
| Out-of-band blocking                                 | 2484MHz to 2997MHz                                                                                                                                               | - 12                   |     | dBm  |
| Out-of-band blocking                                 | 3000MHz to 12.75GHz                                                                                                                                              | - 2                    |     | dBm  |
| Intermodulation                                      | Wanted signal at 2402MHz, - 64dBm. Two interferers at 2405 and 2408MHz respectively, at the given power level                                                    | - 42                   |     | dBm  |
| Spurious emissions,<br>30 to 1000MHz <sup>(4)</sup>  | Measurement in a 50 $\Omega$ single-ended load.                                                                                                                  | < - 59                 |     | dBm  |
| Spurious emissions,<br>1 to 12.75GHz <sup>(4)</sup>  | Measurement in a 50 $^{\Omega}$ single-ended load.                                                                                                               | < -47                  |     | dBm  |
| RSSI dynamic range                                   |                                                                                                                                                                  | 70                     |     | dB   |
| RSSI accuracy                                        |                                                                                                                                                                  | ±4                     |     | dB   |
| 2 Mbps (LE 2M)                                       |                                                                                                                                                                  |                        | '   |      |
| Receiver sensitivity                                 | Differential mode. Measured at SMA connector, BER = 10 <sup>- 3</sup>                                                                                            | - 92                   |     | dBm  |
| Receiver saturation                                  | Differential mode. Measured at SMA connector, BER = 10 - 3                                                                                                       | > 5                    |     | dBm  |

## 7.10 Bluetooth Low Energy—Receive (RX) (续)

When measured on the LP-EM-CC1354P10-1 reference design with  $T_c$  = 25°C,  $V_{DDS}$  = 3.0V,  $f_{RF}$  = 2440MHz with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted.

| PARAMETER                                         | TEST CONDITIONS                                                                                                                                           | MIN TYP                 | MAX | UNIT |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|------|
| Frequency error tolerance                         | Difference between the incoming carrier frequency and the internally generated carrier frequency                                                          | > ( - 500 / 500)        |     | kHz  |
| Data rate error tolerance                         | Difference between incoming data rate and the internally generated data rate (37-byte packets)                                                            | > ( - 700 / 750)        |     | ppm  |
| Co-channel rejection <sup>(1)</sup>               | Wanted signal at $-67$ dBm, modulated interferer in channel,BER = $10^{-3}$                                                                               | - 7                     |     | dB   |
| Selectivity, ±2MHz <sup>(1)</sup>                 | Wanted signal at - 67dBm, modulated interferer at ±2MHz, Image frequency is at - 2MHz, BER = 10 <sup>-3</sup>                                             | 8 / 4 <sup>(2)</sup>    |     | dB   |
| Selectivity, ±4MHz <sup>(1)</sup>                 | Wanted signal at $-67$ dBm, modulated interferer at $\pm 4$ MHz, BER = $10^{-3}$                                                                          | 35 / 32 <sup>(2)</sup>  |     | dB   |
| Selectivity, ±6MHz <sup>(1)</sup>                 | Wanted signal at $-67$ dBm, modulated interferer at $\pm 6$ MHz, BER = $10^{-3}$                                                                          | 37 / 34 <sup>(2)</sup>  |     | dB   |
| Selectivity, image frequency <sup>(1)</sup>       | Wanted signal at - 67dBm, modulated interferer at image frequency, BER = 10 <sup>-3</sup>                                                                 | 4                       |     | dB   |
| Selectivity, image frequency ±2MHz <sup>(1)</sup> | Note that Image frequency + 2MHz is the Co-channel.  Wanted signal at - 67dBm, modulated interferer at ±2MHz from image frequency, BER = 10 <sup>-3</sup> | - 7 / 36 <sup>(2)</sup> |     | dB   |
| Out-of-band blocking <sup>(3)</sup>               | 30MHz to 2000MHz                                                                                                                                          | - 16                    |     | dBm  |
| Out-of-band blocking                              | 2003MHz to 2399MHz                                                                                                                                        | - 21                    |     | dBm  |
| Out-of-band blocking                              | 2484MHz to 2997MHz                                                                                                                                        | - 15                    |     | dBm  |
| Out-of-band blocking                              | 3000MHz to 12.75GHz                                                                                                                                       | - 20                    |     | dBm  |
| Intermodulation                                   | Wanted signal at 2402MHz, - 64dBm. Two interferers at 2408 and 2414MHz respectively, at the given power level                                             | - 37                    |     | dBm  |
| RSSI Range                                        |                                                                                                                                                           | 64                      |     | dB   |
| RSSI Accuracy (+/-)                               |                                                                                                                                                           | ±4                      |     | dB   |

- (1) Numbers given as I/C dB.
- (2) X / Y, where X is +N MHz and Y is N MHz.
- (3) Excluding one exception at F<sub>wanted</sub> / 2, per Bluetooth Specification.
- (4) Suitable for systems targeting compliance with worldwide radio-frequency regulations ETSI EN 300 328 and EN 300 440 Class 2 (Europe), FCC CFR47 Part 15 (US), and ARIB STD-T66 (Japan).

### 7.11 Bluetooth Low Energy—Transmit (TX)

When measured on the LP-EM-CC1354P10-1 reference design with  $T_c$  = 25°C,  $V_{DDS}$  = 3.0V,  $f_{RF}$ = 2440MHz with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted.

| PARAMETER                        | TEST CONDITIONS                                                                 | MIN | TYP | MAX | UNIT |
|----------------------------------|---------------------------------------------------------------------------------|-----|-----|-----|------|
| General Parameters               |                                                                                 |     |     |     |      |
| Max output power                 | Differential mode, delivered to a single-ended 50 $\Omega$ load through a balun |     | 5   |     | dBm  |
| Output power programmable range  | Differential mode, delivered to a single-ended 50 $\Omega$ load through a balun | 26  |     |     | dB   |
| Spurious emissions and harmonics |                                                                                 |     |     |     |      |

Product Folder Links: CC2674R10

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

19

## 7.11 Bluetooth Low Energy—Transmit (TX) (续)

When measured on the LP-EM-CC1354P10-1 reference design with  $T_c$  = 25°C,  $V_{DDS}$  = 3.0V,  $f_{RF}$  = 2440MHz with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted.

| PARAMETER          | -                                  | TEST CONDITIONS |        |  | UNIT |
|--------------------|------------------------------------|-----------------|--------|--|------|
|                    | f < 1GHz, outside restricted bands |                 | < - 36 |  | dBm  |
|                    | f < 1GHz, restricted bands ETSI    |                 | < - 54 |  | dBm  |
| Spurious emissions | f < 1GHz, restricted bands FCC     | +5dBm setting   | < - 55 |  | dBm  |
|                    | f > 1GHz, including harmonics      |                 | < -42  |  | dBm  |
| Harmonics          | Second harmonic                    |                 | < -42  |  | dBm  |
|                    | Third harmonic                     |                 | < -42  |  | dBm  |

### 7.12 Zigbee and Thread - IEEE 802.15.4-2006 2.4GHz (OQPSK DSSS1:8, 250kbps) - RX

When measured on the LP-EM-CC1354P10-1 reference design with  $T_c$  = 25°C,  $V_{DDS}$  = 3.0V,  $f_{RF}$ = 2440MHz with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted.

| PARAMETER                                                   | TEST CONDITIONS                                                                                                                       | MIN TYP I | MAX UNIT |
|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|
| General Parameters                                          |                                                                                                                                       |           | <u> </u> |
| Receiver sensitivity                                        | Coherent mode PER = 1%                                                                                                                | - 105     | dBm      |
| Receiver saturation                                         | PER = 1%                                                                                                                              | > - 10    | dBm      |
| Adjacent channel rejection                                  | Wanted signal at - 82dBm, modulated interferer at ±5MHz, PER = 1%                                                                     | 36        | dB       |
| Alternate channel rejection                                 | Wanted signal at - 82dBm, modulated interferer at ±10MHz, PER = 1%                                                                    | 55        | dB       |
| Channel rejection, ±15MHz or more                           | Wanted signal at - 82dBm, undesired signal is IEEE 802.15.4 modulated channel, stepped through all channels 2405 to 2480MHz, PER = 1% | 59        | dB       |
| Blocking and desensitization,<br>5MHz from upper band edge  | Wanted signal at 3 dB above the sensitivity level, CW jammer, PER = 1%                                                                | 57        | dB       |
| Blocking and desensitization,<br>10MHz from upper band edge | Wanted signal at 3 dB above the sensitivity level, CW jammer, PER = 1%                                                                | 62        | dB       |
| Blocking and desensitization,<br>20MHz from upper band edge | Wanted signal at 3 dB above the sensitivity level, CW jammer, PER = 1%                                                                | 62        | dB       |
| Blocking and desensitization,<br>50MHz from upper band edge | Wanted signal at 3 dB above the sensitivity level, CW jammer, PER = 1%                                                                | 65        | dB       |
| Blocking and desensitization,  - 5MHz from lower band edge  | Wanted signal at 3 dB above the sensitivity level, CW jammer, PER = 1%                                                                | 60        | dB       |
| Blocking and desensitization,  - 10MHz from lower band edge | Wanted signal at 3 dB above the sensitivity level, CW jammer, PER = 1%                                                                | 60        | dB       |
| Blocking and desensitization, - 20MHz from lower band edge  | Wanted signal at 3 dB above the sensitivity level, CW jammer, PER = 1%                                                                | 60        | dB       |
| Blocking and desensitization,  - 50MHz from lower band edge | Wanted signal at 3 dB above the sensitivity level, CW jammer, PER = 1%                                                                | 62        | dB       |
| Spurious emissions, 30MHz to 1000MHz                        | Measurement in a 50 Ω single-ended load                                                                                               | - 66      | dBm      |
| Spurious emissions, 1GHz to 12.75GHz                        | Measurement in a 50 Ω single-ended load                                                                                               | - 53      | dBm      |
| Frequency error tolerance                                   | Difference between the incoming carrier frequency and the internally generated carrier frequency                                      | > 100     | ppm      |
| Symbol rate error tolerance                                 | Difference between incoming symbol rate and the internally generated symbol rate                                                      | > 800     | ppm      |
| RSSI dynamic range                                          |                                                                                                                                       | 95        | dB       |
| RSSI accuracy                                               |                                                                                                                                       | ±4        | dB       |

Product Folder Links: CC2674R10

Copyright © 2024 Texas Instruments Incorporated

## 7.13 Zigbee and Thread - IEEE 802.15.4-2006 2.4GHz (OQPSK DSSS1:8, 250kbps) - TX

When measured on the LP-EM-CC1354P10-1 reference design with  $T_c$  = 25°C,  $V_{DDS}$  = 3.0V,  $f_{RF}$ = 2440MHz with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted.

| PARAMETER                       |                                     | TEST CONDITIONS                                                              | MIN TYP  | MAX UNIT |
|---------------------------------|-------------------------------------|------------------------------------------------------------------------------|----------|----------|
| General Parameters              |                                     |                                                                              | <u> </u> |          |
| Max output power                | Differential mode, delivered to a s | ingle-ended 50 $\Omega$ load through a balun                                 | 5        | dBm      |
| Output power programmable range | Differential mode, delivered to a s | ferential mode, delivered to a single-ended 50 $\Omega$ load through a balun |          |          |
| Spurious emissions an           | d harmonics                         |                                                                              |          |          |
|                                 | f < 1GHz, outside restricted bands  | +5dBm setting                                                                | < -36    | dBm      |
| Spurious emissions              | f < 1GHz, restricted bands ETSI     |                                                                              | < -47    | dBm      |
|                                 | f < 1GHz, restricted bands FCC      |                                                                              | < -55    | dBm      |
|                                 | f > 1GHz, including harmonics       | _                                                                            | < -42    | dBm      |
| 11                              | Second harmonic                     | 1                                                                            | < -42    | dBm      |
| Harmonics                       | Third harmonic                      |                                                                              | < -42    | dBm      |
| IEEE 802.15.4-2006 2.40         | GHz (OQPSK DSSS1:8, 250kbps)        |                                                                              | <u> </u> |          |
| Error vector magnitude          | +5dBm setting                       |                                                                              | 2        | %        |

## 7.14 Timing and Switching Characteristics

### 7.14.1 Reset Timing

| PARAMETER            | MIN | TYP | MAX | UNIT |
|----------------------|-----|-----|-----|------|
| RESET_N low duration | 1   |     |     | μs   |

### 7.14.2 Wakeup Timing

Measured over operating free-air temperature with  $V_{DDS}$  = 3.0V (unless otherwise noted). The times listed here do not include software overhead.

| PARAMETER TEST CONDITIONS MIN TYP MAX UN |                 |           |                                       |                                       |  |  |
|------------------------------------------|-----------------|-----------|---------------------------------------|---------------------------------------|--|--|
| TEST CONDITIONS                          | MIN             | TYP       | MAX                                   | UNIT                                  |  |  |
|                                          | 8               | 50 - 4000 |                                       | μs                                    |  |  |
|                                          | 8               | 50 - 4000 |                                       | μs                                    |  |  |
|                                          |                 | 160       |                                       | μs                                    |  |  |
|                                          |                 | 39        |                                       | μs                                    |  |  |
|                                          |                 | 15        |                                       | μs                                    |  |  |
|                                          | TEST CONDITIONS | 8         | 850 - 4000<br>850 - 4000<br>160<br>39 | 850 - 4000<br>850 - 4000<br>160<br>39 |  |  |

<sup>(1)</sup> The wakeup time is dependent on remaining charge on VDDR capacitor when starting the device, and thus how long the device has been in Reset or Shutdown before starting up again. The wake up time increases with a higher capacitor value.

Product Folder Links: CC2674R10

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

21

#### 7.14.3 Clock Specifications

#### 7.14.3.1 48MHz Crystal Oscillator (XOSC\_HF)

Measured on a Texas Instruments reference design with T<sub>c</sub> = 25°C, V<sub>DDS</sub> = 3.0V, unless otherwise noted.<sup>(1)</sup>

|                | PARAMETER                                                                                                     | MIN                                                   | TYP              | MAX | UNIT |
|----------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------|-----|------|
| F              | Crystal frequency                                                                                             |                                                       | 48               |     | MHz  |
| ESR            | Equivalent series resistance 6 pF < $C_L \le 9$ pF                                                            |                                                       | 20               | 60  | Ω    |
| ESR            | Equivalent series resistance 5 pF < C <sub>L</sub> ≤ 6 pF                                                     |                                                       |                  | 80  | Ω    |
| L <sub>M</sub> | Motional inductance, relates to the load capacitance that is used for the crystal ( $C_L$ in Farads) $^{(2)}$ | < 3 × 10 <sup>-25</sup> / C <sub>L</sub> <sup>2</sup> |                  | Н   |      |
| C <sub>L</sub> | Crystal load capacitance <sup>(3)</sup>                                                                       | 5                                                     | 7 <sup>(4)</sup> | 9   | pF   |
| t              | Start-up time <sup>(5)</sup>                                                                                  |                                                       | 200              |     | μs   |

- (1) Probing or otherwise stopping the crystal while the DC/DC converter is enabled may cause permanent damage to the device.
- (2) The crystal manufacturer's specification must satisfy this requirement for proper operation.
- (3) Adjustable load capacitance is integrated into the device.
- (4) On-chip default connected capacitance including reference design parasitic capacitance. Connected internal capacitance is changed through software in the Customer Configuration section (CCFG).
- (5) Start-up time using the TI-provided power driver. Start-up time may increase if driver is not used.

### 7.14.3.2 48MHz RC Oscillator (RCOSC\_HF)

Measured on a Texas Instruments reference design with  $T_c = 25$ °C,  $V_{DDS} = 3.0$ V, unless otherwise noted.

|                                              | MIN | TYP   | MAX | UNIT |
|----------------------------------------------|-----|-------|-----|------|
| Frequency                                    |     | 48    |     | MHz  |
| Uncalibrated frequency accuracy              |     | ±1    |     | %    |
| Calibrated frequency accuracy <sup>(1)</sup> |     | ±0.25 |     | %    |
| Start-up time                                |     | 5     |     | μs   |

Accuracy relative to the calibration source (XOSC\_HF).

### 7.14.3.3 2MHz RC Oscillator (RCOSC\_MF)

Measured on a Texas Instruments reference design with  $T_c = 25$ °C,  $V_{DDS} = 3.0$ V, unless otherwise noted.

|                      | MIN | TYP | MAX | UNIT |
|----------------------|-----|-----|-----|------|
| Calibrated frequency |     | 2   |     | MHz  |
| Start-up time        |     | 5   |     | μs   |

#### 7.14.3.4 32.768 kHz Crystal Oscillator (XOSC LF)

Measured on a Texas Instruments reference design with T<sub>c</sub> = 25°C, V<sub>DDS</sub> = 3.0V, unless otherwise noted.

|                |                              | 0.0., 0 |                  |     |      |
|----------------|------------------------------|---------|------------------|-----|------|
|                |                              | MIN     | TYP              | MAX | UNIT |
|                | Crystal frequency            |         | 32.768           |     | kHz  |
| ESR            | Equivalent series resistance |         | 30               | 100 | kΩ   |
| C <sub>L</sub> | Crystal load capacitance     | 6       | 7 <sup>(1)</sup> | 12  | pF   |

 Default load capacitance using TI reference designs including parasitic capacitance. Crystals with different load capacitance may be used.

### 7.14.3.5 32 kHz RC Oscillator (RCOSC\_LF)

Measured on a Texas Instruments reference design with T<sub>c</sub> = 25°C, V<sub>DDS</sub> = 3.0V, unless otherwise noted.

|                      | MIN | TYP                 | MAX | UNIT |
|----------------------|-----|---------------------|-----|------|
| Calibrated frequency |     | 32.8 <sup>(1)</sup> |     | kHz  |

Product Folder Links: CC2674R10

English Data Sheet: SWRS268

### 7.14.3.5 32 kHz RC Oscillator (RCOSC\_LF) (续)

Measured on a Texas Instruments reference design with  $T_c = 25$ °C,  $V_{DDS} = 3.0$ V, unless otherwise noted.

|                          | MIN | TYP | MAX | UNIT   |
|--------------------------|-----|-----|-----|--------|
| Temperature coefficient. |     | 50  |     | ppm/°C |

(1) When using RCOSC\_LF as source for the low frequency system clock (SCLK\_LF), the accuracy of the SCLK\_LF-derived Real Time Clock (RTC) can be improved by measuring RCOSC\_LF relative to XOSC\_HF and compensating for the RTC tick speed. This functionality is available through the TI-provided Power driver.

### 7.14.4 Serial Peripheral Interface (SPI) Characteristics

#### 7.14.4.1 SPI Characteristics

over operating free-air temperature range (unless otherwise noted).

|                                          | PARAMETERS          | TEST CONDITIONS                 | MIN | TYP | MAX | UNIT |
|------------------------------------------|---------------------|---------------------------------|-----|-----|-----|------|
| f <sub>SCLK</sub><br>1/t <sub>sclk</sub> |                     | Master Mode<br>1.8 < VDDS < 3.8 |     |     | 12  |      |
|                                          | SPI clock frequency | Slave Mode<br>2.7 < VDDS < 3.8  |     |     | 8   | MHz  |
|                                          |                     | Slave Mode<br>VDDS < 2.7        |     |     | 7   |      |
| DC <sub>SCK</sub>                        | SCK Duty Cycle      |                                 | 45  | 50  | 55  | %    |

#### 7.14.4.2 SPI Master Mode

over operating free-air temperature range (unless otherwise noted).

|                           | PARAMETERS                                          | TEST CONDITIONS                        | MIN                       | TYP                  | MAX                       | UNIT |
|---------------------------|-----------------------------------------------------|----------------------------------------|---------------------------|----------------------|---------------------------|------|
| t <sub>SCLK_H/</sub>      | SCLK High or Low time                               |                                        | (t <sub>SPI</sub> /2) - 1 | t <sub>SPI</sub> / 2 | (t <sub>SPI</sub> /2) + 1 | ns   |
| t <sub>CS.LEAD</sub>      | CS lead-time, CS active to clock                    |                                        | 1                         | -                    |                           | SCLK |
| t <sub>CS.LAG</sub>       | CS lag time, Last clock to CS inactive              |                                        | 1                         | -                    |                           | SCLK |
| t <sub>CS.ACC</sub>       | CS access time, CS active to MOSI data out          |                                        |                           |                      | 1                         | SCLK |
| t <sub>CS.DIS</sub>       | CS disable time, CS inactive to MOSI high inpedance |                                        |                           |                      | 1                         | SCLK |
| t <sub>SU.MI</sub>        | MISO input data setup time(1)                       | VDDS = 3.3V                            | 12.5                      |                      |                           | ns   |
| t <sub>SU.MI</sub>        | MISO input data setup time                          | VDDS = 1.8V                            | 23.5                      |                      |                           | ns   |
| t <sub>HD.MI</sub>        | MISO input data hold time                           |                                        | 0                         |                      |                           | ns   |
| t <sub>VALID.M</sub><br>O | MOSI output data valid time <sup>(2)</sup>          | SCLK edge to MOSI valid,CL = 20 pF (4) |                           |                      | 13                        | ns   |
| t <sub>HD.MO</sub>        | MOSI output data hold time(3)                       | CL = 20 pF                             | 0                         |                      |                           | ns   |

- (1) The MISO input data setup time can be fully compensated when delayed sampling feature is enabled.
- (2) Specifies the time to drive the next valid data to the output after the output changing SCLK clock edge.
- (3) Specifies how long data on the output is valid after the output changing SCLK clock edge.

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

23



#### 7.14.4.3 SPI Master Mode Timing Diagrams





图 7-1. SPI Master Mode Timing

#### 7.14.4.4 SPI Slave Mode

over operating free-air temperature range (unless otherwise noted).

|                           | PARAMETERS                                          | TEST CONDITIONS                                          | MIN | TYP | MAX | UNIT |
|---------------------------|-----------------------------------------------------|----------------------------------------------------------|-----|-----|-----|------|
| t <sub>CS.LEAD</sub>      | CS lead-time, CS active to clock                    |                                                          | 1   |     |     | SCLK |
| t <sub>CS.LAG</sub>       | CS lag time, Last clock to CS inactive              |                                                          | 1   |     |     | SCLK |
| t <sub>CS.ACC</sub>       | CS access time, CS active to MISO data out          | VDDS = 3.3V                                              |     |     | 56  | ns   |
| t <sub>CS.ACC</sub>       | CS access time, CS active to MISO data out          | VDDS = 1.8V                                              |     |     | 70  | ns   |
| t <sub>CS.DIS</sub>       | CS disable time, CS inactive to MISO high inpedance | VDDS = 3.3V                                              |     |     | 56  | ns   |
| t <sub>CS.DIS</sub>       | CS disable time, CS inactive to MISO high inpedance | VDDS = 1.8V                                              |     |     | 70  | ns   |
| t <sub>SU.SI</sub>        | MOSI input data setup time                          |                                                          | 30  |     |     | ns   |
| t <sub>HD.SI</sub>        | MOSI input data hold time                           |                                                          | 0   |     |     | ns   |
| t <sub>VALID.S</sub><br>O | MISO output data valid time <sup>(1)</sup>          | SCLK edge to MISO valid,C <sub>L</sub> = 20 pF, 3.3V (4) |     |     | 50  | ns   |
| t <sub>VALID.S</sub><br>O | MISO output data valid time <sup>(1)</sup>          | SCLK edge to MISO valid,C <sub>L</sub> = 20 pF, 1.8V (4) |     |     | 65  | ns   |
| t <sub>HD.SO</sub>        | MISO output data hold time(2)                       | C <sub>L</sub> = 20 pF                                   | 0   |     |     | ns   |

<sup>(1)</sup> Specifies the time to drive the next valid data to the output after the output changing SCLK clock edge.

25

<sup>(2)</sup> Specifies how long data on the output is valid after the output changing SCLK clock edge.



#### 7.14.4.5 SPI Slave Mode Timing Diagrams





图 7-2. SPI Slave Mode Timing

#### 7.14.5 UART

#### 7.14.5.1 UART Characteristics

over operating free-air temperature range (unless otherwise noted).

| PARAMETER | MIN | TYP | MAX | UNIT  |
|-----------|-----|-----|-----|-------|
| UART rate |     |     | 3   | MBaud |

## 7.15 Peripheral Characteristics

## 7.15.1 ADC

### 7.15.1.1 Analog-to-Digital Converter (ADC) Characteristics

 $T_c = 25$ °C,  $V_{DDS} = 3.0$ V and voltage scaling enabled, unless otherwise noted. (1) Performance numbers require use of offset and gain adjustements in software by TI-provided ADC drivers.

|                    | PARAMETER                   | TEST CONDITIONS                                                                                                                                                                                                                  | MIN TY    | P MAX | UNIT         |
|--------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|--------------|
|                    | Input voltage range         |                                                                                                                                                                                                                                  | 0         | VDDS  | V            |
|                    | Resolution                  |                                                                                                                                                                                                                                  | 1:        | 2     | Bits         |
|                    | Sample Rate                 |                                                                                                                                                                                                                                  |           | 200   | ksps         |
|                    | Offset                      | Internal 4.3V equivalent reference <sup>(2)</sup>                                                                                                                                                                                | - 0.2     | 4     | LSB          |
|                    | Gain error                  | Internal 4.3V equivalent reference <sup>(2)</sup>                                                                                                                                                                                | 7.1       | 4     | LSB          |
| DNL <sup>(3)</sup> | Differential nonlinearity   |                                                                                                                                                                                                                                  | > -       | 1     | LSB          |
| NL                 | Integral nonlinearity       |                                                                                                                                                                                                                                  | ±         | 4     | LSB          |
|                    |                             | Internal 4.3V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6kHz input tone                                                                                                                                            | 9.        | 3     |              |
| ENOB               |                             | Internal 4.3V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6kHz input tone, DC/DC enabled                                                                                                                             | 9.        | 3     |              |
|                    |                             | VDDS as reference, 200 kSamples/s, 9.6kHz input tone                                                                                                                                                                             | 10.       | 1     |              |
|                    | Effective number of bits    | Internal reference, voltage scaling disabled, 32 samples average, 200 kSamples/s, 300Hz input tone                                                                                                                               | 11.       | 1     | Bits         |
|                    |                             | Internal reference, voltage scaling disabled,<br>14-bit mode, 200 kSamples/s, 300Hz input tone <sup>(4)</sup>                                                                                                                    | 11.       | 3     |              |
|                    |                             | Internal reference, voltage scaling disabled,<br>15-bit mode, 200 kSamples/s, 300Hz input tone <sup>(4)</sup>                                                                                                                    | 11.       | 6     |              |
|                    |                             | Internal 4.3V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6kHz input tone                                                                                                                                            | - 6       | 5     |              |
| THD                | Total harmonic distortion   | VDDS as reference, 200 kSamples/s, 9.6kHz input tone                                                                                                                                                                             | - 7       | )     | dB           |
|                    |                             | Internal reference, voltage scaling disabled, 32 samples average, 200 kSamples/s, 300Hz input tone                                                                                                                               | - 7       | 2     |              |
|                    | Signal-to-noise             | Internal 4.3V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6kHz input tone                                                                                                                                            | 6         | 0     |              |
| SINAD,<br>SNDR     | and                         | VDDS as reference, 200 kSamples/s, 9.6kHz input tone                                                                                                                                                                             | 6         | 3     | dB           |
| SINDIK             | distortion ratio            | Internal reference, voltage scaling disabled, 32 samples average, 200 kSamples/s, 300Hz input tone                                                                                                                               | 6         | 3     |              |
|                    |                             | Internal 4.3V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6kHz input tone                                                                                                                                            | 7         | 0     |              |
| SFDR               | Spurious-free dynamic range | VDDS as reference, 200 kSamples/s, 9.6kHz input tone                                                                                                                                                                             | 7:        | 3     | dB           |
|                    |                             | Internal reference, voltage scaling disabled,<br>32 samples average, 200 kSamples/s, 300Hz input tone                                                                                                                            | 7         | 5     |              |
|                    | Conversion time             | Serial conversion, time-to-output, 24MHz clock                                                                                                                                                                                   | 5         | )     | Clock Cycles |
|                    | Current consumption         | Internal 4.3V equivalent reference <sup>(2)</sup>                                                                                                                                                                                | 0.4       | 2     | mA           |
|                    | Current consumption         | VDDS as reference                                                                                                                                                                                                                | 0.        | ô     | mA           |
|                    | Reference voltage           | Equivalent fixed internal reference (input voltage scaling enabled). For best accuracy, the ADC conversion should be initiated through the TI-RTOS API in order to include the gain/ offset compensation factors stored in FCFG1 | 4.3(2) (5 | 5)    | V            |

# 7.15.1.1 Analog-to-Digital Converter (ADC) Characteristics (续)

 $T_c$  = 25°C,  $V_{DDS}$  = 3.0V and voltage scaling enabled, unless otherwise noted.<sup>(1)</sup>

Performance numbers require use of offset and gain adjustements in software by TI-provided ADC drivers.

| PARAMETER         | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                  | MIN | TYP MAX                    | UNIT |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------|------|
| Reference voltage | Fixed internal reference (input voltage scaling disabled). For best accuracy, the ADC conversion should be initiated through the TI-RTOS API in order to include the gain/offset compensation factors stored in FCFG1. This value is derived from the scaled value (4.3V) as follows: $V_{\text{ref}} = 4.3V \times 1408 / 4095$ |     | 1.48                       | V    |
| Reference voltage | VDDS as reference, input voltage scaling enabled                                                                                                                                                                                                                                                                                 | V   | DDS                        | V    |
| Reference voltage | VDDS as reference, input voltage scaling disabled                                                                                                                                                                                                                                                                                |     | DDS /<br>82 <sup>(5)</sup> | V    |
| Input impedance   | 200 kSamples/s, voltage scaling enabled. Capacitive input, Input impedance depends on sampling frequency and sampling time                                                                                                                                                                                                       |     | >1                         | MΩ   |

- (1) Using IEEE Std 1241-2010 for terminology and test methods.
- (2) Input signal scaled down internally before conversion, as if voltage range was 0V to 4.3V.
- (3) No missing codes.
- ADC\_output =  $\Sigma$  (4<sup>n</sup> samples ) >> n, n = desired extra bits. (4)
- Applied voltage must be within Absolute Maximum Ratings at all times.

提交文档反馈

Copyright © 2024 Texas Instruments Incorporated

### 7.15.2 DAC

# 7.15.2.1 Digital-to-Analog Converter (DAC) Characteristics

 $T_c = 25^{\circ}C$ ,  $V_{DDS} = 3.0V$ , unless otherwise noted.

|                  | PARAMETER                                               | TEST CONDITIONS                                                                                                               | MIN | TYP   | MAX  | UNIT                 |
|------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|----------------------|
| Senera           | I Parameters                                            |                                                                                                                               |     |       |      |                      |
|                  | Resolution                                              |                                                                                                                               |     | 8     |      | Bits                 |
|                  |                                                         | Any load, any V <sub>REF</sub> , pre-charge OFF, DAC charge-pump ON                                                           | 1.8 |       | 3.8  |                      |
| V <sub>DDS</sub> | Supply voltage                                          | External Load <sup>(1)</sup> , any V <sub>REF</sub> , pre-charge OFF, DAC charge-pump OFF                                     | 2.0 |       | 3.8  | ٧                    |
|                  |                                                         | Any load, V <sub>REF</sub> = DCOUPL, pre-charge ON                                                                            | 2.6 |       | 3.8  |                      |
|                  | 01 1 1                                                  | Buffer ON (recommended for external load)                                                                                     | 16  |       | 250  |                      |
| DAC              | Clock frequency                                         | Buffer OFF (internal load)                                                                                                    | 16  |       | 1000 | kHz                  |
|                  | \/-I4                                                   | V <sub>REF</sub> = VDDS, buffer OFF, internal load                                                                            |     | 13    |      | 4 / 5                |
|                  | Voltage output settling time                            | V <sub>REF</sub> = VDDS, buffer ON, external capacitive load = 20pF <sup>(2)</sup>                                            |     | 13.8  |      | 1 / F <sub>DAC</sub> |
|                  | External capacitive load                                |                                                                                                                               |     | 20    | 200  | pF                   |
|                  | External resistive load                                 |                                                                                                                               | 10  |       |      | <b>M</b> Ω           |
|                  | Short circuit current                                   |                                                                                                                               |     |       | 400  | μA                   |
|                  |                                                         | VDDS = 3.8V, DAC charge-pump OFF                                                                                              |     | 50.8  |      |                      |
|                  | Max output impedance Vref = VDDS, buffer ON, CLK 250kHz | VDDS = 3.0V, DAC charge-pump ON                                                                                               |     | 51.7  |      |                      |
|                  |                                                         | VDDS = 3.0V, DAC charge-pump OFF                                                                                              |     | 53.2  |      |                      |
| Z <sub>MAX</sub> |                                                         | VDDS = 2.0 V, DAC charge-pump ON                                                                                              |     | 48.7  |      | $\mathbf{k} \Omega$  |
|                  |                                                         | VDDS = 2.0 V, DAC charge-pump OFF                                                                                             |     | 70.2  |      |                      |
|                  |                                                         | VDDS = 1.8V, DAC charge-pump ON                                                                                               |     | 46.3  |      |                      |
|                  |                                                         | VDDS = 1.8V, DAC charge-pump OFF                                                                                              |     | 88.9  |      |                      |
| Interna          | Load - Continuous Time Com                              | parator / Low Power Clocked Comparator                                                                                        |     |       |      |                      |
|                  | Differential nonlinearity                               | V <sub>REF</sub> = VDDS,<br>load = Continuous Time Comparator or Low Power Clocked<br>Comparator<br>F <sub>DAC</sub> = 250kHz |     | ±1    |      | (2)                  |
| DNL              | Differential nonlinearity                               | V <sub>REF</sub> = VDDS,<br>load = Continuous Time Comparator or Low Power Clocked<br>Comparator<br>F <sub>DAC</sub> = 16 kHz |     | ±1.2  |      | LSB <sup>(3)</sup>   |
|                  |                                                         | V <sub>REF</sub> = VDDS = 3.8V                                                                                                |     | ±0.64 |      |                      |
|                  |                                                         | V <sub>REF</sub> = VDDS= 3.0V                                                                                                 |     | ±0.81 |      |                      |
|                  | Offset error <sup>(4)</sup>                             | V <sub>REF</sub> = VDDS = 1.8V                                                                                                |     | ±1.27 |      | (2)                  |
|                  | Load = Continuous Time Comparator                       | V <sub>REF</sub> = DCOUPL, pre-charge ON                                                                                      |     | ±3.43 |      | LSB <sup>(3)</sup>   |
|                  |                                                         | V <sub>REF</sub> = DCOUPL, pre-charge OFF                                                                                     |     | ±2.88 |      |                      |
|                  |                                                         | V <sub>REF</sub> = ADCREF                                                                                                     |     | ±2.37 |      |                      |
|                  |                                                         | V <sub>REF</sub> = VDDS= 3.8V                                                                                                 |     | ±0.78 |      |                      |
|                  |                                                         | V <sub>REF</sub> = VDDS = 3.0V                                                                                                |     | ±0.77 |      |                      |
|                  | Offset error <sup>(4)</sup>                             | V <sub>REF</sub> = VDDS= 1.8V                                                                                                 |     | ±3.46 |      | (0)                  |
|                  | Load = Low Power Clocked Comparator                     | V <sub>REF</sub> = DCOUPL, pre-charge ON                                                                                      |     | ±3.44 |      | LSB <sup>(3)</sup>   |
|                  | o simparator                                            | V <sub>REF</sub> = DCOUPL, pre-charge OFF                                                                                     |     | ±4.70 |      |                      |
|                  |                                                         | V <sub>RFF</sub> = ADCREF                                                                                                     |     | ±4.11 |      |                      |
|                  |                                                         | V <sub>REF</sub> = VDDS = 3.8V                                                                                                |     | ±1.53 |      |                      |
|                  |                                                         | V <sub>REF</sub> = VDDS = 3.0V                                                                                                |     | ±1.71 |      |                      |
|                  | Max code output voltage variation <sup>(4)</sup>        | V <sub>REF</sub> = VDDS= 1.8V                                                                                                 |     | ±2.10 |      | y                    |
|                  | Load = Continuous Time                                  | V <sub>RFF</sub> = DCOUPL, pre-charge ON                                                                                      |     | ±6.00 |      | LSB <sup>(3)</sup>   |
|                  | Comparator                                              | V <sub>REF</sub> = DCOUPL, pre-charge OFF                                                                                     |     | ±3.85 |      |                      |
|                  |                                                         | V <sub>REF</sub> = ADCREF                                                                                                     |     | ±5.84 |      |                      |

29



# 7.15.2.1 Digital-to-Analog Converter (DAC) Characteristics (续)

 $T_c = 25$ °C,  $V_{DDS} = 3.0$ V, unless otherwise noted.

|       | PARAMETER                                                  | TEST CONDITIONS                                      | MIN TYP MAX | UNIT               |
|-------|------------------------------------------------------------|------------------------------------------------------|-------------|--------------------|
|       |                                                            | V <sub>REF</sub> = VDDS= 3.8V                        | ±2.92       |                    |
|       | Max code output voltage                                    | V <sub>REF</sub> =VDDS= 3.0V                         | ±3.06       |                    |
|       | variation <sup>(4)</sup>                                   | V <sub>REF</sub> = VDDS= 1.8V                        | ±3.91       | LSB <sup>(3)</sup> |
|       | Load = Low Power Clocked Comparator                        | V <sub>REF</sub> = DCOUPL, pre-charge ON             | ±7.84       | LOD                |
|       | Comparator                                                 | V <sub>REF</sub> = DCOUPL, pre-charge OFF            | ±4.06       |                    |
|       |                                                            | V <sub>REF</sub> = ADCREF                            | ±6.94       |                    |
|       |                                                            | V <sub>REF</sub> = VDDS = 3.8V, code 1               | 0.03        |                    |
|       |                                                            | V <sub>REF</sub> = VDDS = 3.8V, code 255             | 3.62        |                    |
|       |                                                            | V <sub>REF</sub> = VDDS= 3.0V, code 1                | 0.02        |                    |
|       |                                                            | V <sub>REF</sub> = VDDS= 3.0V, code 255              | 2.86        |                    |
|       |                                                            | V <sub>REF</sub> = VDDS= 1.8V, code 1                | 0.01        |                    |
|       | Output voltage range <sup>(4)</sup> Load = Continuous Time | V <sub>REF</sub> = VDDS = 1.8V, code 255             | 1.71        | V                  |
|       | Comparator                                                 | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 1    | 0.01        | _ v                |
|       |                                                            | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 255  | 1.21        |                    |
|       |                                                            | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 1     | 1.27        |                    |
|       |                                                            | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 255   | 2.46        |                    |
|       |                                                            | V <sub>REF</sub> = ADCREF, code 1                    | 0.01        |                    |
|       |                                                            | V <sub>REF</sub> = ADCREF, code 255                  | 1.41        |                    |
|       |                                                            | V <sub>REF</sub> = VDDS = 3.8V, code 1               | 0.03        |                    |
|       |                                                            | V <sub>REF</sub> = VDDS= 3.8V, code 255              | 3.61        |                    |
|       |                                                            | V <sub>REF</sub> = VDDS= 3.0V, code 1                | 0.02        |                    |
|       |                                                            | V <sub>REF</sub> = VDDS= 3.0V, code 255              | 2.85        |                    |
|       |                                                            | V <sub>REF</sub> = VDDS = 1.8V, code 1               | 0.01        |                    |
|       | Output voltage range <sup>(4)</sup>                        | V <sub>REF</sub> = VDDS = 1.8V, code 255             | 1.71        |                    |
|       | Load = Low Power Clocked Comparator                        | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 1    | 0.01        | V                  |
|       |                                                            | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 255  | 1.21        |                    |
|       |                                                            | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 1     | 1.27        |                    |
|       |                                                            | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 255   | 2.46        |                    |
|       |                                                            | V <sub>REF</sub> = ADCREF, code 1                    | 0.01        |                    |
|       |                                                            | V <sub>REF</sub> = ADCREF, code 255                  | 1.41        |                    |
| xtern | al Load (Keysight 34401A Mult                              | imeter)                                              |             |                    |
|       |                                                            | V <sub>REF</sub> = VDDS, F <sub>DAC</sub> = 250kHz   | ±1          |                    |
| NL    | Integral nonlinearity                                      | V <sub>REF</sub> = DCOUPL, F <sub>DAC</sub> = 250kHz | ±1          | LSB <sup>(3)</sup> |
|       |                                                            | V <sub>REF</sub> = ADCREF, F <sub>DAC</sub> = 250kHz | ±1          | _                  |
| NL    | Differential nonlinearity                                  | V <sub>REF</sub> = VDDS, F <sub>DAC</sub> = 250kHz   | ±1          | LSB <sup>(3)</sup> |
|       |                                                            | V <sub>REF</sub> = VDDS= 3.8V                        | ±0.20       |                    |
|       |                                                            | V <sub>REF</sub> = VDDS= 3.0V                        | ±0.25       |                    |
|       |                                                            | V <sub>REF</sub> = VDDS = 1.8V                       | ±0.45       | (0)                |
|       | Offset error                                               | V <sub>REF</sub> = DCOUPL, pre-charge ON             | ±1.55       | LSB <sup>(3)</sup> |
|       |                                                            | V <sub>REF</sub> = DCOUPL, pre-charge OFF            | ±1.30       |                    |
|       |                                                            | V <sub>REF</sub> = ADCREF                            | ±1.10       | 1                  |
|       |                                                            | V <sub>REF</sub> = VDDS= 3.8V                        | ±0.60       |                    |
|       |                                                            | V <sub>REF</sub> = VDDS= 3.0V                        | ±0.55       |                    |
|       | Max code output voltage variation                          | V <sub>REF</sub> = VDDS= 1.8V                        | ±0.60       | 1                  |
|       |                                                            | V <sub>REF</sub> = DCOUPL, pre-charge ON             | ±3.45       | LSB <sup>(3)</sup> |
|       |                                                            | V <sub>RFF</sub> = DCOUPL, pre-charge OFF            | ±2.10       | 1                  |
|       |                                                            | V <sub>REF</sub> = ADCREF                            | ±1.90       | 1                  |

# 7.15.2.1 Digital-to-Analog Converter (DAC) Characteristics (续)

 $T_c = 25$ °C,  $V_{DDS} = 3.0$ V, unless otherwise noted.

| PARAMETER                                        | TEST CONDITIONS                                     | MIN | TYP MAX | UNIT |
|--------------------------------------------------|-----------------------------------------------------|-----|---------|------|
|                                                  | V <sub>REF</sub> = VDDS = 3.8V, code 1              |     | 0.03    |      |
|                                                  | V <sub>REF</sub> = VDDS = 3.8V, code 255            |     | 3.61    |      |
|                                                  | V <sub>REF</sub> = VDDS = 3.0V, code 1              |     | 0.02    |      |
|                                                  | V <sub>REF</sub> = VDDS= 3.0V, code 255             |     | 2.85    |      |
|                                                  | V <sub>REF</sub> = VDDS= 1.8V, code 1               |     | 0.02    |      |
| Output voltage range<br>Load = Low Power Clocked | V <sub>REF</sub> = VDDS = 1.8V, code 255            |     | 1.71    | V    |
| Comparator                                       | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 1   |     | 0.02    | V    |
|                                                  | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 255 |     | 1.20    |      |
|                                                  | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 1    |     | 1.27    |      |
|                                                  | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 255  |     | 2.46    |      |
|                                                  | V <sub>REF</sub> = ADCREF, code 1                   |     | 0.02    |      |
|                                                  | V <sub>REF</sub> = ADCREF, code 255                 |     | 1.42    |      |

- (1) Keysight 34401A Multimeter.
- A load > 20pF increincreasesettling time. 1 LSB ( $V_{REF}$  3.8V/3.0V/1.8V/DCOUPL/ADCREF) = 14.10mV/11.13mV/6.68mV/4.67mV/5.48mV. (3)
- Includes comparator offset.

### 7.15.3 Temperature and Battery Monitor

### 7.15.3.1 Temperature Sensor

Measured on a Texas Instruments reference design with T<sub>c</sub> = 25°C, V<sub>DDS</sub> = 3.0V, unless otherwise noted.

| PARAMETER                                 | TEST CONDITIONS | MIN | TYP  | MAX | UNIT |
|-------------------------------------------|-----------------|-----|------|-----|------|
| Resolution                                |                 |     | 2    |     | °C   |
| Accuracy                                  | -40°C to 0°C    |     | ±5.0 |     | °C   |
| Accuracy                                  | 0°C to 105 °C   |     | ±3.5 |     | °C   |
| Supply voltage coefficient <sup>(1)</sup> |                 |     | 3.6  |     | °C/V |

<sup>(1)</sup> The temperature sensor is automatically compensated for VDDS variation when using the TI-provided driver.

## 7.15.3.2 Battery Monitor

Measured on a Texas Instruments reference design with  $T_c = 25^{\circ}$ C, unless otherwise noted.

| PARAMETER                   | TEST CONDITIONS | MIN | TYP  | MAX | UNIT |
|-----------------------------|-----------------|-----|------|-----|------|
| Resolution                  |                 |     | 25   |     | mV   |
| Range                       |                 | 1.8 |      | 3.8 | V    |
| Integral nonlinearity (max) |                 |     | 23   |     | mV   |
| Accuracy                    | VDDS = 3.0V     |     | 22.5 |     | mV   |
| Offset error                |                 |     | -32  |     | mV   |
| Gain error                  |                 |     | -1   |     | %    |

*提交文档反馈* Copyright © 2024 Texas Instruments Incorporated

#### 7.15.4 Comparators

#### 7.15.4.1 Low-Power Clocked Comparator

 $T_c = 25$ °C,  $V_{DDS} = 3.0$ V, unless otherwise noted.

| PARAMETER                                 | PARAMETER TEST CONDITIONS                                             |     |               |                         |                |  |
|-------------------------------------------|-----------------------------------------------------------------------|-----|---------------|-------------------------|----------------|--|
| Input voltage range                       | TEST SOMETHIONS                                                       | MIN | TYP           | MAX<br>V <sub>DDS</sub> | V              |  |
|                                           |                                                                       | 0   | 0011/ 15      | v DDS                   | v              |  |
| Clock frequency                           |                                                                       |     | SCLK_LF       |                         |                |  |
| Internal reference voltage <sup>(1)</sup> | Using internal DAC with VDDS as reference voltage, DAC code = 0 - 255 | (   | 0.024 - 2.865 |                         | V              |  |
| Offset                                    | Measured at V <sub>DDS</sub> / 2, includes error from internal DAC    |     | ±5            |                         | mV             |  |
| Decision time                             | Step from - 50 mV to 50 mV                                            |     | 1             |                         | Clock<br>Cycle |  |

<sup>(1)</sup> The comparator can use an internal 8 bits DAC as its reference. The DAC output voltage range depends on the reference voltage selected. See DAC Characteristics.

### 7.15.4.2 Continuous Time Comparator

 $T_c = 25$ °C,  $V_{DDS} = 3.0$ V, unless otherwise noted.

| PARAMETER                          | TEST CONDITIONS                  | MIN | TYP  | MAX              | UNIT |
|------------------------------------|----------------------------------|-----|------|------------------|------|
| Input voltage range <sup>(1)</sup> |                                  | 0   |      | V <sub>DDS</sub> | V    |
| Offset                             | Measured at V <sub>DDS</sub> / 2 |     | ±5   |                  | mV   |
| Decision time                      | Step from - 10mV to 10mV         |     | 0.78 |                  | μs   |
| Current consumption                | Internal reference               |     | 8.6  |                  | μA   |

<sup>(1)</sup> The input voltages can be generated externally and connected throughout I/Os or an internal reference voltage can be generated using the DAC.

#### 7.15.5 Current Source

### 7.15.5.1 Programmable Current Source

 $T_c = 25$ °C,  $V_{DDS} = 3.0$ V, unless otherwise noted.

| PARAMETER                                                    | TEST CONDITIONS | MIN | TYP       | MAX | UNIT |
|--------------------------------------------------------------|-----------------|-----|-----------|-----|------|
| Current source programmable output range (logarithmic range) |                 |     | 0.25 - 20 |     | μΑ   |
| Resolution                                                   |                 |     | 0.25      |     | μΑ   |



#### 7.15.6 GPIO

## 7.15.6.1 GPIO DC Characteristics

| PARAMETER                                          | TEST CONDITIONS                                             | MIN                  | TYP MAX              | UNIT |
|----------------------------------------------------|-------------------------------------------------------------|----------------------|----------------------|------|
| T <sub>A</sub> = 25°C, V <sub>DDS</sub> = 1.8V     |                                                             |                      |                      |      |
| GPIO VOH at 8mA load                               | IOCURR = 2, high-drive GPIOs only                           | 1.56                 |                      | V    |
| GPIO VOL at 8mA load                               | IOCURR = 2, high-drive GPIOs only                           | 0.24                 |                      | V    |
| GPIO VOH at 4mA load                               | IOCURR = 1                                                  | 1.59                 |                      | V    |
| GPIO VOL at 4mA load                               | IOCURR = 1                                                  | 0.21                 |                      | V    |
| GPIO pullup current                                | Input mode, pullup enabled, Vpad = 0 V                      | 73                   |                      | μA   |
| GPIO pulldown current                              | Input mode, pulldown enabled, Vpad = VDDS                   | 19                   |                      | μA   |
| GPIO low-to-high input transition, with hysteresis | IH = 1, transition voltage for input read as 0 → 1          | 1.08                 |                      | V    |
| GPIO high-to-low input transition, with hysteresis | IH = 1, transition voltage for input read as 1 → 0          | 0.73                 |                      | V    |
| GPIO input hysteresis                              | IH = 1, difference between 0 → 1 and 1 → 0 points           | 0.35                 |                      | V    |
| T <sub>A</sub> = 25°C, V <sub>DDS</sub> = 3.0V     |                                                             |                      |                      |      |
| GPIO VOH at 8mA load                               | IOCURR = 2, high-drive GPIOs only                           | 2.59                 |                      | V    |
| GPIO VOL at 8mA load                               | IOCURR = 2, high-drive GPIOs only                           | 0.42                 |                      | V    |
| GPIO VOH at 4mA load                               | IOCURR = 1                                                  | 2.63                 |                      | V    |
| GPIO VOL at 4mA load                               | IOCURR = 1                                                  |                      | 0.40                 | V    |
| T <sub>A</sub> = 25°C, V <sub>DDS</sub> = 3.8V     |                                                             |                      |                      |      |
| GPIO pullup current                                | Input mode, pullup enabled, Vpad = 0 V                      |                      | 282                  | μA   |
| GPIO pulldown current                              | Input mode, pulldown enabled, Vpad = VDDS                   | 110                  |                      | μA   |
| GPIO low-to-high input transition, with hysteresis | IH = 1, transition voltage for input read as 0 → 1          | 1.97                 |                      | V    |
| GPIO high-to-low input transition, with hysteresis | IH = 1, transition voltage for input read as 1 → 0          | 1.55                 |                      | V    |
| GPIO input hysteresis                              | IH = 1, difference between 0 → 1 and 1 → 0 points           | 0.42                 |                      | V    |
| T <sub>A</sub> = 25°C                              |                                                             |                      |                      |      |
| VIH                                                | Lowest GPIO input voltage reliably interpreted as a<br>High | 0.8*V <sub>DDS</sub> |                      | V    |
| VIL                                                | Highest GPIO input voltage reliably interpreted as a Low    |                      | 0.2*V <sub>DDS</sub> | V    |

English Data Sheet: SWRS268

### 7.16 Typical Characteristics

All measurements in this section are done with  $T_c$  = 25°C and  $V_{DDS}$  = 3.0V, unless otherwise noted. See *Recommended Operating Conditions*,  $\ddagger$  7.3, for device limits. Values exceeding these limits are for reference only.

#### 7.16.1 MCU Current



35

English Data Sheet: SWRS268



#### 7.16.2 RX Current



## 7.16.3 TX Current



表 7-1. Typical TX Current and Output Power

| CC2674R10 at 2.4GHz, VDDS = 3.0V (Measured on CC1352-7PEM-XD7793-XD24-PA24) |                                   |                            |                                  |  |  |  |  |  |
|-----------------------------------------------------------------------------|-----------------------------------|----------------------------|----------------------------------|--|--|--|--|--|
| txPower                                                                     | TX Power Setting (SmartRF Studio) | Typical Output Power [dBm] | Typical Current Consumption [mA] |  |  |  |  |  |
| 0x762E                                                                      | 5                                 | 4.7                        | 10                               |  |  |  |  |  |
| 0x8220                                                                      | 4                                 | 3.7                        | 9                                |  |  |  |  |  |
| 0x5617                                                                      | 3                                 | 2.8                        | 8                                |  |  |  |  |  |
| 0x3E66                                                                      | 2                                 | 1.9                        | 8                                |  |  |  |  |  |
| 0x3261                                                                      | 1                                 | 0.9                        | 8                                |  |  |  |  |  |
| 0x2C5D                                                                      | 0                                 | 0.0                        | 7                                |  |  |  |  |  |
| 0x1899                                                                      | -3                                | -3.1                       | 6                                |  |  |  |  |  |
| 0x1695                                                                      | -5                                | -4.9                       | 6                                |  |  |  |  |  |
| 0x1693                                                                      | -6                                | -6.0                       | 6                                |  |  |  |  |  |
| 0x0CD4                                                                      | -9                                | -9.1                       | 5                                |  |  |  |  |  |
| 0x0AD3                                                                      | -10                               | -9.8                       | 5                                |  |  |  |  |  |
| 0x0AD0                                                                      | -12                               | -11.9                      | 5                                |  |  |  |  |  |
| 0x06CD                                                                      | -15                               | -14.6                      | 5                                |  |  |  |  |  |
| 0x04CA                                                                      | -18                               | -17.8                      | 5                                |  |  |  |  |  |
| 0x04C8                                                                      | -20                               | -20.4                      | 4                                |  |  |  |  |  |

Product Folder Links: CC2674R10



### 7.16.4 RX Performance



### 7.16.5 TX Performance



English Data Sheet: SWRS268



### 7.16.6 ADC Performance



# 8 Detailed Description

### 8.1 Overview

CC2674R10 方框图 shows the core modules of the CC2674R10 device.

Throughout this section, see the Technical Reference Manual listed in Section 11.2 for more details.

## 8.2 System CPU

The CC2674R10 SimpleLink<sup>™</sup> Wireless MCU contains an Arm<sup>®</sup> Cortex<sup>®</sup>-M33 system CPU with TrustZone<sup>®</sup>, which runs the application and the higher layers of radio protocol stacks.

The system CPU is the foundation of a high-performance, low-cost platform that meets the system requirements of minimal memory implementation, and low power consumption while delivering outstanding computational performance and exceptional system response to interrupts.

Its features include the following:

- ARMv8-M architecture with TrustZone<sup>®</sup> security extension optimized for small-footprint embedded applications
- Arm Thumb®-2 mixed 16- and 32-bit instruction set delivers the high performance expected of a 32-bit Arm
  core in a compact memory size
- · 8 regions of non-secure memory-protected regions
- 8 regions of secure memory-protected regions
- 4 regions of Security Attribute Unit (SAU)
- · Single-cycle multiply instruction and hardware divide
- Digital signal processing (DSP) extension
- IEEE 754-compliant single-precision Floating Point Unit (FPU)
- · Fast code execution permits increased sleep mode time
- · Deterministic, high-performance interrupt handling for time-critical applications
- · Full debug with data matching for watchpoint generation
  - Data Watchpoint and Trace Unit (DWT)
  - JTAG Debug Access Port (DAP)
  - Flash Patch and Breakpoint Unit (FPB)
- Trace support reduces the number of pins required for debugging and tracing
  - Instrumentation Trace Macrocell Unit (ITM)
  - Trace Port Interface Unit (TPIU) with asynchronous serial wire output (SWO)
- Optimized for single-cycle flash memory access
- Tightly connected to 8kB 4-way random replacement cache for minimal active power consumption and wait states

Product Folder Links: CC2674R10

- Ultra-low-power consumption with integrated sleep modes
- 48MHz operation

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

# 8.3 Radio (RF Core)

The RF Core is a highly flexible and future-proof radio module that contains an Arm Cortex-M0 processor that interfaces the analog RF and base-band circuitry, handles data to and from the system CPU side, and assembles the information bits in a given packet structure. The RF core offers a high-level, command-based API to the main CPU that configurations and data are passed through. The Arm Cortex-M0 processor is not programmable by customers and is interfaced through the TI-provided RF driver that is included with the SimpleLink Software Development Kit (SDK).

The RF core can autonomously handle the time-critical aspects of the radio protocols, thus offloading the main CPU, which reduces power and leaves more resources for the user application. Several signals are also available to control external circuitry such as RF switches or range extenders autonomously.

The various physical layer radio formats are partly built as a software-defined radio where the radio behavior is either defined by radio ROM contents or by non-ROM radio formats delivered in the form of firmware patches with the SimpleLink SDKs. This allows the radio platform to be updated for support of future versions of standards even with over-the-air (OTA) updates while still using the same silicon.

### 8.3.1 Bluetooth 5.3 Low Energy

The RF Core offers full support for Bluetooth 5.3 Low Energy, including the high-speed 2Mbps physical layer and the 500kbps and 125kbps long-range PHYs (coded PHY) through the TI-provided Bluetooth 5.3 stack or a high-level Bluetooth API. The Bluetooth 5.3 PHY and part of the controller are in radio and system ROM, providing significant savings in memory usage and more space available for applications.

The new high-speed mode allows data transfers up to 2Mbps, twice the speed of Bluetooth 4.2 and five times the speed of Bluetooth 4.0, without increasing power consumption. In addition to faster speeds, this mode offers significant improvements for energy efficiency and wireless coexistence with reduced radio communication time.

Bluetooth 5.3 also enables unparalleled flexibility for adjustment of speed and range based on application needs, which capitalizes on the high-speed or long-range modes respectively. Data transfers are now possible at 2Mbps, enabling the development of applications using voice, audio, imaging, and data logging that were not previously an option using Bluetooth low energy. With high-speed mode, existing applications deliver faster responses, richer engagement, and longer battery life. Bluetooth 5.3 enables fast, reliable firmware updates.

### 8.3.2 802.15.4 Thread, Zigbee, and 6LoWPAN

Through a dedicated IEEE radio API, the RF Core supports the 2.4GHz IEEE 802.15.4-2011 physical layer (2 Mchips per second Offset-QPSK with DSSS 1:8), used in Thread, Zigbee, and 6LoWPAN protocols. The 802.15.4 PHY and MAC are in radio and system ROM. TI also provides royalty-free protocol stacks for Thread and Zigbee as part of the SimpleLink SDK, enabling a robust end-to-end solution.

## 8.4 Memory

1024kB nonvolatile (Flash) memory provides storage for code and data in two banks. The flash memory is insystem programmable and erasable. The last flash memory sector must contain a Customer Configuration section (CCFG) that is used by boot ROM and TI-provided drivers to configure the device. This configuration is done through the ccfg.c source file that is included in all TI-provided examples.

The ultra-low leakage system static RAM (SRAM) is split into up to eight 32kB blocks and can be used for both storage of data and execution of code. Retention of SRAM contents in Standby power mode is enabled by default and included in Standby mode power consumption numbers. Parity checking for detection of bit errors in memory is built-in, which reduces chip-level soft errors and thereby increases reliability. Parity can be disabled for an additional 32kB that can be allocated for general-purpose SRAM. System SRAM is always initialized to zeroes upon code execution from boot.

To improve code execution speed and lower power when executing code from nonvolatile memory, a 4-way nonassociative 8kB cache is enabled by default to cache and prefetch instructions read by the system CPU. The cache can be used as a general-purpose RAM by enabling this feature in the Customer Configuration Area (CCFG).

There is a 4kB ultra-low leakage SRAM available for use with the Sensor Controller Engine which is typically used for storing Sensor Controller programs, data, and configuration parameters. This RAM is also accessible by the system CPU. The Sensor Controller RAM is not cleared to zeroes between system resets.

The ROM includes a TI-RTOS kernel and low-level drivers, as well as significant parts of selected radio stacks, which free up flash memory for the application. The ROM also contains a serial (SPI and UART) bootloader that can be used for the initial programming of the device.

#### 8.5 Sensor Controller

The Sensor Controller contains circuitry that can be selectively enabled in both Standby and Active power modes. The peripherals in this domain can be controlled by the Sensor Controller Engine, which is a proprietary power-optimized CPU. This CPU can read and monitor sensors or perform other tasks autonomously; thereby significantly reducing power consumption and offloading the system CPU.

The Sensor Controller Engine is user-programmable with a simple programming language that has syntax similar to C. This programmability allows for sensor polling and other tasks to be specified as sequential algorithms rather than the static configuration of complex peripheral modules, timers, DMA, register programmable state machines, or event routing.

The main advantages are:

- Flexibility—Data can be read and processed in unlimited manners while still ensuring ultra-low power.
- 2MHz low-power mode enables the lowest possible handling of digital sensors
- Dynamic reuse of hardware resources
- · 40-bit accumulator supporting multiplication, addition, and shift
- Observability and debugging options

Sensor Controller Studio is used to write, test, and debug code for the Sensor Controller. The tool produces C driver source code, which the System CPU application uses to control and exchange data with the Sensor Controller. Typical use cases may be (but are not limited to) the following:

Product Folder Links: CC2674R10

- Read analog sensors using integrated ADC or comparators
- Interface digital sensors using GPIOs, SPI, UART, or I<sup>2</sup>C (UART and I<sup>2</sup>C are bit-banged)
- · Capacitive sensing
- Waveform generation
- Very low-power pulse counting (flow metering)
- Kev scan

The peripherals in the Sensor Controller include the following:



- The low-power clocked comparator can be used to wake the system CPU from any state in which the
  comparator is active. A configurable internal reference DAC can be used in conjunction with the comparator.
  The output of the comparator can also be used to trigger an interrupt or the ADC.
- Capacitive sensing functionality is implemented through the use of a constant current source, a time-to-digital
  converter, and a comparator. The continuous time comparator in this block can also be used as a higheraccuracy alternative to the low-power clocked comparator. The Sensor Controller takes care of baseline
  tracking, hysteresis, filtering, and other related functions when these modules are used for capacitive
  sensing.
- The ADC is a 12-bit 200ksps ADC with eight inputs and a built-in voltage reference. The ADC can be triggered by many different sources including timers, I/O pins, software, and comparators.
- · The analog modules can connect to up to eight different GPIOs.
- · Dedicated SPI master with up to 6MHz clock speed.

The peripherals in the Sensor Controller can also be controlled from the main application processor.

# 8.6 Cryptography

The CC2674R10 device comes with a wide set of modern cryptography-related hardware accelerators, drastically reducing code footprint and execution time for cryptographic operations. It also has the benefit of being lower power and improves availability and responsiveness of the system because the cryptography operations runs in a background hardware thread.

Together with a large selection of open-source cryptography libraries provided with the software development kit (SDK), this allows for secure and future proof IoT applications to be easily built on top of the platform. The hardware accelerator modules are:

- True Random Number Generator (TRNG) module provides a true, nondeterministic noise source for the purpose of generating keys, initialization vectors (IVs), and other random number requirements. The TRNG is built on 24 ring oscillators that create unpredictable output to feed a complex nonlinear-combinatorial circuit.
- Secure Hash Algorithm 2 (SHA-2) with support for SHA224, SHA256, SHA384, and SHA512.
- Advanced Encryption Standard (AES) with 128-bit, 192-bit, and 256-bit key lengths.
- **Public Key Accelerator**—Hardware accelerator supporting mathematical operations needed for elliptic curves up to 512 bits.

Through use of these modules and the TI provided cryptography drivers, the following capabilities are available for an application or stack:

# Key Agreement Schemes

- Elliptic Curve Diffie Hellman with static or ephemeral keys (ECDH and ECDHE)
- Elliptic curve Password Authenticated Key Exchange by Juggling (ECJ-PAKE)

### Signature Processing

- Elliptic curve Diffie-Hellman Digital Signature Algorithm (ECDSA)
- Edwards-curve Digital Signature Algorithm (EdDSA)

### Curve Support

- Short Weierstrass form, such as:
  - NIST-P224 (secp224r1), NIST-P256 (secp256r1), NIST-P384 (secp384r1), NIST-P521 (secp521r1)

Product Folder Links: CC2674R10

- Brainpool-256R1, Brainpool-384R1, Brainpool-512R1
- Montgomery form, such as:
  - Curve25519
- Twisted Edwards form, such as:
  - Ed25519

# Message Authentication Codes

- AEC CBC-MAC
- AES CMAC

HMAC with SHA224, SHA256, SHA384, and SHA512

### Block cipher mode of operation

- AES CCM and AES CCM-Star
- AES GCM
- AES ECB
- AES CBC
- AES CTR

# **Hash Algorithm**

- SHA224
- SHA256
- SHA384
- SHA512

### True random number generation

Other capabilities, such as RSA encryption and signatures (using keys as large as 2048 bits) as well as other ECC curves such as Curve1174, can be implemented using the provided public key accelerator but are not part of the TI SimpleLink SDK for the CC2674R10 device.

#### 8.7 Timers

A large selection of timers are available as part of the CC2674R10 device. These timers are:

# Real-Time Clock (RTC)

A 70-bit 3-channel timer running on the 32kHz low-frequency system clock (SCLK LF). This timer is available in all power modes except Shutdown. The timer can be calibrated to compensate for frequency drift when using the LF RCOSC as the low-frequency system clock. If an external LF clock with a frequency different from 32.768kHz is used, the RTC tick speed can be adjusted to compensate for this. When using TI-RTOS, the RTC is used as the base timer in the operating system and should thus only be accessed through the kernel APIs such as the Clock module. The real-time clock can also be read by the Sensor Controller Engine to timestamp sensor data and also has dedicated capture channels. By default, the RTC halts when a debugger halts the device.

### **General Purpose Timers (GPTIMER)**

The four flexible GPTIMERs can be used as either 4 × 32-bit timers or 8 × 16-bit timers, all running on up to 48MHz. Each of the 16- or 32-bit timers supports a wide range of features such as one-shot or periodic counting, pulse width modulation (PWM), time counting between edges, and edge counting. The inputs and outputs of the timer are connected to the device event fabric, which allows the timers to interact with signals such as GPIO inputs, other timers, DMA, and ADC. The GPTIMERs are available in Active and Idle power modes.

### **Sensor Controller Timers**

The Sensor Controller contains three timers:

The Sensor Controller contains three timers: AUX Timers 0 and 1 are 16-bit timers with a 2<sup>N</sup> prescaler. Timers can either increment on a clock or each edge of a selected tick source. Both one-shot and periodical timer modes are available.

AUX Timer 2 is a 16-bit timer that can operate at 24MHz, 2MHz, or 32kHz independent of the Sensor Controller functionality. There are four capture or compare channels, which can be operated in one-shot or periodical modes. The timer can be used to generate events for the Sensor Controller Engine or the ADC, as well as for PWM output or waveform generation.

Product Folder Links: CC2674R10

# **Radio Timer**

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈



A multichannel 32-bit timer running at 4MHz is available as part of the device radio. The radio timer is typically used as the timing base in wireless network communication using the 32-bit timing word as the network time. The radio timer is synchronized with the RTC by using a dedicated radio API when the device radio is turned on or off. This ensures that for a network stack, the radio timer seems to always be running when the radio is enabled. The radio timer is in most cases used indirectly through the trigger time fields in the radio APIs and should only be used when running the accurate 48MHz high-frequency crystal is the source of SCLK\_HF.

### Watchdog Timer

The watchdog timer is used to regain control if the system operates incorrectly due to software errors. It is typically used to generate an interrupt and reset the device for the case where periodic monitoring of the system components and tasks fails to verify proper functionality. The watchdog timer runs on a 1.5MHz clock rate and cannot be stopped once enabled. The watchdog timer continues to run in Standby power mode but pauses when a debugger halts the device.

# Always On Watchdog Timer (AON\_WDT)

The Always On Watchdog Timer is used during standby to regain control when the system has failed due to a software error or failure of an external device to respond in the expected way. It generates a reset when its configured time-out counter reaches zero and cannot be stopped once started, unless by asserting a device reset. The Always-on watchdog timer runs in Standby power mode and may pause when a debugger halts the device.

# 8.8 Serial Peripherals and I/O

The SPI interface provides a standardized synchronous serial interface to communicate with devices compatible with SPI (3 and 4 wire), MICROWIRE and TI Synchronous Serial Format. The SPIs support master/slave operation up to 12MHz, programmable clock bit rate with prescaler, as well as configurable phase and polarity.

The UART interface implements universal asynchronous receiver and transmitter functions. The UART supports flexible baud-rate generation up to a maximum of 3Mbps with FIFO, multiple data sizes, stop, and parity bits as well as hardware handshake.

The I<sup>2</sup>S interface provides a standardized interface to exchange digital audio with devices compatible with this standard, including ADCs, DACs, and CODECs. The I<sup>2</sup>S can also receive pulse-density modulation (PDM) data from devices such as digital microphones and perform conversion to PCM data.

The  $I^2C$  interface enables low-speed serial communications with devices compatible with the  $I^2C$  standard. The  $I^2C$  interface can handle both standard (100kHz) and fast (400kHz) speeds, as well as four modes of operation: master transmit/receive and slave transmit/receive.

The I/O controller (IOC) controls the digital I/O pins and contains multiplexer circuitry to allow a set of peripherals to be assigned to I/O pins in a flexible manner. All digital I/Os are interrupt and wake-up capable, have a programmable pullup and pulldown function, and can generate an interrupt on a negative or positive edge (configurable). When configured as an output, pins can function as either push-pull or open-drain. Five GPIOs have high-drive capabilities, which are marked in **bold** in † 6. All digital peripherals can be connected to any digital pin on the device.

## 8.9 Battery and Temperature Monitor

A combined temperature and battery voltage monitor is available in the CC2674R10 device. The battery and temperature monitor allows an application to continuously monitor on-chip temperature and supply voltage and respond to changes in environmental conditions as needed. The module contains window comparators to interrupt the system CPU when temperature or supply voltage goes outside defined windows. These events can also be used to wake up the device from Standby mode through the always-on (AON) event fabric.

# 8.10 µDMA

The device includes a direct memory access ( $\mu$ DMA) controller. The  $\mu$ DMA controller provides a way to offload data-transfer tasks from the system CPU, thus allowing for more efficient use of the processor and the available bus bandwidth. The  $\mu$ DMA controller can perform a transfer between memory and peripherals. The  $\mu$ DMA controller has dedicated channels for each supported on-chip module and can be programmed to automatically perform transfers between peripherals and memory when the peripheral is ready to transfer more data.

Some features of the µDMA controller include the following (this is not an exhaustive list):

- Highly flexible and configurable channel operation of up to 32 channels
- Transfer modes: memory-to-memory, memory-to-peripheral, peripheral-to-memory, and peripheral-to-peripheral
- · Data sizes of 8 bits, 16 bits, and 32 bits
- · Ping-pong mode for continuous streaming of data

# **8.11 Debug**

The debug subsystem implements two IEEE standards for debug and test purposes:

IEEE 1149.7 Class 4: Reduced-pin and Enhanced-functionality Test Access Port and Boundary-scan Architecture. This is known by the acronym cJTAG (compact JTAG) and this device uses only two pins to communicate with the target: TMS (JTAG\_TMSC) and TCK (JTAG\_TCKC). This is the default mode of operation.

Product Folder Links: CC2674R10

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

IEEE standard 1149.1: Test Access Port and Boundary Scan Architecture Test Access Port (TAP). This standard is known by the acronym JTAG and this device uses four pins to communicate with the target: TMS (JTAG\_TMSC), TCK (JTAG\_TCKC), TDI (JTAG\_TDI), and TDO (JTAG\_TDO).

The debug subsystem also implements a user-configurable firewall to control unauthorized access to debug/test ports.

Also featured is **EnergyTrace/EnergyTrace++**. This technology implements an improved method for measuring MCU current consumption, which features a very high dynamic range (from sub-µA to hundreds of mA), high sample rate (up to 256 kSamples/s), and the ability to track the CPU and peripheral power states.

Two modes of operation can be configured. **EnergyTrace** measures the overall MCU current consumption and allows maximum accuracy and speed to track ultra-low-power states as well as the fast power transitions during radio transmission and reception. **EnergyTrace++** tracks the various power states of both the CPU and its Peripherals as well as the system clocks, allowing close monitoring of the overall device activity.

# 8.12 Power Management

To minimize power consumption, the CC2674R10 supports a number of power modes and power management features (see 表 8-1).

| MODE                               | SOFT                   | RESET PIN              |                     |           |      |  |
|------------------------------------|------------------------|------------------------|---------------------|-----------|------|--|
| MODE                               | ACTIVE                 | IDLE                   | STANDBY             | SHUTDOWN  | HELD |  |
| CPU                                | Active                 | Off                    | Off                 | Off       | Off  |  |
| Flash                              | On                     | Available              | Off                 | Off       | Off  |  |
| SRAM                               | On                     | On                     | Retention           | Off       | Off  |  |
| Supply System                      | On                     | On                     | Duty Cycled         | Off       | Off  |  |
| Register and CPU retention         | Full                   | Full                   | Partial             | No        | No   |  |
| SRAM retention                     | Full                   | Full                   | Full                | No        | No   |  |
| 48MHz high-speed clock (SCLK_HF)   | or<br>RCOSC_HF         | or<br>RCOSC_HF Off     |                     | Off       | Off  |  |
| 2MHz medium-speed clock (SCLK_MF)  | RCOSC_MF               | RCOSC_MF               | Available           | Off       | Off  |  |
| 32kHz low-speed clock (SCLK_LF)    | XOSC_LF or<br>RCOSC_LF | XOSC_LF or<br>RCOSC_LF | XOSC_LF or RCOSC_LF | Off       | Off  |  |
| Peripherals                        | Available              | Available              | Off                 | Off       | Off  |  |
| Sensor Controller                  | Available              | Available              | Available           | Off       | Off  |  |
| Wake-up on RTC                     | Available              | Available              | Available           | Off       | Off  |  |
| Wake-up on pin edge                | Available              | Available              | Available           | Available | Off  |  |
| Wake-up on reset pin               | On                     | On                     | On                  | On        | On   |  |
| Brownout detector (BOD)            | On                     | On                     | Duty Cycled         | Off       | Off  |  |
| Power-on reset (POR)               | On                     | On                     | On                  | Off       | Off  |  |
| Watchdog timer (WDT)               | Available              | Available              | Paused              | Off       | Off  |  |
| Always-on Watchdog timer (AON_WDT) | Available              | Available              | Available           | Off       | Off  |  |

表 8-1. Power Modes

In **Active** mode, the application system CPU is actively executing code. Active mode provides normal operation of the processor and all of the peripherals that are currently enabled. The system clock can be any available clock source (see 表 8-1).

In **Idle** mode, all active peripherals can be clocked, but the Application CPU core and memory are not clocked and no code is executed. Any interrupt event brings the processor back into active mode.

Product Folder Links: CC2674R10

In Standby mode, only the always-on (AON) domain is active. An external wake-up event, RTC event, or Sensor Controller event is required to bring the device back to active mode. MCU peripherals with retention do not need to be reconfigured when waking up again, and the CPU continues execution from where it went into standby mode. All GPIOs are latched in standby mode.

In Shutdown mode, the device is entirely turned off (including the AON domain and Sensor Controller), and the I/Os are latched with the value they had before entering shutdown mode. A change of state on any I/O pin defined as a wake from shutdown pin wakes up the device and functions as a reset trigger. The CPU can differentiate between reset in this way and reset-by-reset pin or power-on reset by reading the reset status register. The only state retained in this mode is the latched I/O state and the flash memory contents.

The Sensor Controller is an autonomous processor that can control the peripherals in the Sensor Controller independently of the system CPU. This means that the system CPU does not have to wake up, for example, to perform an ADC sampling or poll a digital sensor over SPI, thus saving both current and wake-up time that would otherwise be wasted. The Sensor Controller Studio tool enables the user to program the Sensor Controller, control its peripherals, and wake up the system CPU as needed. All Sensor Controller peripherals can also be controlled by the system CPU.

### 备注

The power, RF, and clock management for the CC2674R10 device require specific configuration and handling by software for optimized performance. This configuration and handling is implemented in the TI-provided drivers that are part of the CC2674R10 software development kit (SDK). Therefore, TI highly recommends using this software framework for all application development on the device. The complete SDK with TI-RTOS (optional), device drivers, and examples is offered free of charge in the source code.

# 8.13 Clock Systems

The CC2674R10 device has several internal system clocks.

SCLK MF is an internal 2MHz clock that is used by the Sensor Controller in low-power mode and also for internal power management circuitry. The SCLK MF clock is always driven by the internal 2MHz RC oscillator (RCOSC MF).

SCLK LF is the 32.768kHz internal low-frequency system clock. It can be used by the Sensor Controller for ultra-low-power operation and is also used for the RTC and to synchronize the radio timer before or after Standby power mode. SCLK LF can be driven by the internal 32.8kHz RC Oscillator (RCOSC LF), a 32.768kHz watch-type crystal, or a clock input on any digital IO.

When using a crystal or the internal RC oscillator, the device can output the 32kHz SCLK LF signal to other devices, thereby reducing the overall system cost.

#### 8.14 Network Processor

Depending on the product configuration, the CC2674R10 device can function as a wireless network processor (WNP), a device running the wireless protocol stack with the application running on a separate host MCU, or as a system-on-chip (SoC) with the application and protocol stack running on the system CPU inside the device.

In the first case, the external host MCU communicates with the device using SPI or UART. In the second case, the application must be written according to the application framework supplied with the wireless protocol stack.

Product Folder Links: CC2674R10

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈



# 9 Application, Implementation, and Layout

# 备注

Information in the following Applications section is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

For general design guidelines and hardware configuration guidelines, refer to CC13xx/CC26xx Hardware Configuration and PCB Design Considerations Application Report.

### 9.1 Reference Designs

The following reference designs should be followed closely when implementing designs using the CC2674R10 device.

Special attention must be paid to RF component placement, decoupling capacitors, and DC/DC regulator components, as well as ground connections for all of these.

CC1352REM-XD7793-XD24 Design Files The CC1352REM-XD7793-XD24 reference design provides schematic, layout, and production files for the characterization board used for deriving the performance number found in this document.

CC26x2REM-7ID Design Files

The CC26x2REM-7ID reference design provides schematic, layout, and production files for the characterization board used for deriving the performance number found in this document.

LP-EM-CC1354P10-1 Design Files

Detailed schematics and layouts for the multiband CC1354P10 LaunchPad evaluation board featuring 868/915MHz RF matching on the 20dBm PA output and up to 5dBm TX power at 2.4GHz.

LP-EM-CC1354P10-6 Design Files

Detailed schematics and layouts for the multiband CC1354P10 LaunchPad evaluation board featuring 2.4GHz RF matching optimized for 10dBm operation on the 20dBm PA output and up to 13dBm TX power at 433MHz.

Sub-1 GHz and 2.4 GHz Antenna Kit for LaunchPad™ Development Kit and SensorTag The antenna kit allows real-life testing to identify the optimal antenna for your application. The antenna kit includes 16 antennas for frequencies from 169MHz to 2.4GHz, including:

- · PCB antennas
- · Helical antennas
- · Chip antennas
- Dual-band antennas for 868MHz and 915MHz combined with 2.4GHz

The antenna kit includes a JSC cable to connect to the Wireless MCU LaunchPad Development Kits and SensorTags.

# 10 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed as follows.

# 10.1 Tools and Software

The CC2674R10 device is supported by a variety of software and hardware development tools.

## **Development Kit**

CC1354P10-6 LaunchPad™ Development Kit

The CC1354P10-6 LaunchPad ™ Development Kit enables the development of high-performance wireless applications in the 863MHz to 930MHz and 2.4GHz frequency bands that benefit from low-power operation. The kit features the CC1354P10 multiband and multiprotocol SimpleLink™ Wireless MCU with an integrated High-Power Amplifier. The kit works with the LaunchPad ecosystem, easily enabling additional functionality like sensors, displays, and more. The built-in EnergyTrace™ software is an energy-based code analysis tool that measures and displays the application's energy profile and helps to optimize it for ultra-low power consumption.

The RF configuration of the LaunchPad enables up to +14dBm output power for 863MHz to 930MHz and +20dBm output power for 2.4GHz.

LP-XDS110 LaunchPad™ Debug Probe

The LP-XDS110 LaunchPad ™ Debug Probe enables the development of high-performance wireless applications in the entire family of LP-EM LaunchPad ™ development boards. Featuring a seamless connection with the new 20-pin LP-EM Debug connector, it supports not only multiple standards such as JTAG/cJTAG/SWD but also a UART backchannel for maximum debugging flexibility. It also features an Arm® 10-pin Debug connector to perform debugging on any custom board.

LP-XDS110ET LaunchPad™ Debug Probe

The LP-XDS110ET LaunchPad ™ Debug Probe enables the development of high-performance wireless applications in the entire family of LP-EM LaunchPad ™ development boards. Featuring a seamless connection with the new 20-pin LP-EM Debug connector, it supports not only multiple standards such as JTAG/cJTAG/SWD but also a UART backchannel for maximum debugging flexibility. In addition, it also features an Arm® 10-pin Debug connector to perform debugging on any custom board. This Debug Probe also features the XDS110 EnergyTrace™ technology, which is a new method for measuring the current consumption that captures the complete operational profile of the wireless MCU.

TMDSEMU110-U Debug Probe

The TMDSEMU110-U Debug Probe enables the development of high-performance wireless applications in the entire family of SimpleLink<sup>™</sup> LaunchPad <sup>™</sup> development boards. Featuring a convenient enclosure, which grants the proper mechanical robustness for field and production environments, it supports not only multiple standards such as JTAG/cJTAG/SWD but also a UART backchannel and four GPIOs for maximum debugging flexibility. In addition, the expansion connector allows using the TMDSEMU110-ETH add-on (sold separately), which adds the full-featured XDS110 EnergyTrace <sup>™</sup> technology with variable supply voltage from 1.8V to 3.6V and up to 800mA of supply current. The XDS110 EnergyTrace <sup>™</sup> technology is a new method for measuring the current consumption that captures the complete operational profile of the wireless MCU.

#### **Software**

SimpleLink™ LOWPOWER F2 SDK

The SimpleLink™ LOWPOWER F2 Software Development Kit (SDK) provides a complete package for the development of wireless applications on the CC13XX / CC26XX family of

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈



devices. The SDK includes a comprehensive software package for the CC2674R10 device, including the following protocol stacks:

- · Bluetooth Low Energy 4 and 5.3
- Thread (based on OpenThread)
- TI Z-Stack (Zigbee 3.0)
- TI 15.4-Stack—an IEEE 802.15.4-based star networking solution for Sub-1GHz and 2.4GHz
- · EasyLink a large set of building blocks for building proprietary RF software stacks
- Multiprotocol support—concurrent operation between stacks using the Dynamic Multiprotocol Manager (DMM)
- TI Wi-SUN FAN Stack
- Matter

The SimpleLink™ LOWPOWER F2 SDK is part of TI's SimpleLink™ MCU platform, offering a single development environment that delivers flexible hardware, software, and tool options for customers developing wired and wireless applications. For more information about the SimpleLink™ MCU Platform, visit ti.com/simplelink.

### **Development Tools**

Code Composer Studio™ Integrated Development Environment (IDE)

Code Composer Studio is an integrated development environment (IDE) that supports TI's Microcontroller and Embedded Processors portfolio. Code Composer Studio comprises a suite of tools used to develop and debug embedded applications. It includes an optimizing C/C++ compiler, source code editor, project build environment, debugger, profiler, and many other features. The intuitive IDE provides a single user interface taking you through each step of the application development flow. Familiar tools and interfaces allow users to get started faster than ever before. Code Composer Studio combines the advantages of the Eclipse® software framework with advanced embedded debug capabilities from TI resulting in a compelling feature-rich development environment for embedded developers.

CCS has support for all SimpleLink™ Wireless MCUs and includes support for EnergyTrace <sup>™</sup> software (application energy usage profiling). A real-time object viewer plugin is available for TI-RTOS, part of the SimpleLink™ SDK.

Code Composer Studio is provided free of charge when used in conjunction with the XDS debuggers included on a LaunchPad Development Kit.

Code Composer Studio™ Cloud IDE

Code Composer Studio (CCS) Cloud is a web-based IDE that allows you to create, edit, and build CCS and Energia™ projects. After you have successfully built your project, you can download and run on your connected LaunchPad. Basic debugging, including features like setting breakpoints and viewing variable values, is now supported with CCS Cloud.

IAR Embedded Workbench® for Arm®

IAR Embedded Workbench<sup>®</sup> is a set of development tools for building and debugging embedded system applications using Assembler, C, and C++. It provides a completely integrated development environment that includes a project manager, editor, and build tools. IAR has support for all SimpleLink<sup>™</sup> Wireless MCUs. It offers broad debugger support, including XDS110, IAR I-jet<sup>™</sup>, and Segger J-Link<sup>™</sup>. A real-time object viewer plugin is available for TI-RTOS, part of the SimpleLink<sup>™</sup> SDK. IAR is also supported out-of-the-box on most software examples provided as part of the SimpleLink<sup>™</sup> SDK.

A 30-day evaluation or a 32kB size-limited version is available through iar.com.

SmartRF™ Studio 7

SmartRF™ Studio 7 is a Windows® application that can be used to evaluate and configure SimpleLink™ Wireless MCUs from Texas Instruments. The application will help designers of

RF systems to easily evaluate the radio at an early stage in the design process. It is especially useful for the generation of configuration register values and for practical testing and debugging of the RF system. SmartRF Studio can be used either as a standalone application or together with applicable evaluation boards or debug probes for the RF device. Features of the SmartRF Studio include:

- Link tests—send and receive packets between nodes
- Antenna and radiation tests—set the radio in continuous wave TX and RX states
- Export radio configuration code for use with the TI SimpleLink<sup>™</sup> SDK RF driver
- Custom GPIO configuration for signaling and control of external switches

# Sensor Controller Studio

Sensor Controller Studio is used to write, test, and debug code for the Sensor Controller peripheral. The tool generates a Sensor Controller Interface driver, which is a set of C source files that are compiled into the System CPU application. These source files also contain the Sensor Controller binary image and allow the System CPU application to control and exchange data with the Sensor Controller. Features of the Sensor Controller Studio include:

- Ready-to-use examples for several common use cases
- Full toolchain with built-in compiler and assembler for programming in a C-like programming language
- Provides rapid development by using the integrated sensor controller task testing and debugging functionality, including visualization of sensor data and verification of algorithms

### UniFlash

UniFlash is a standalone tool used to program on-chip flash memory on TI MCUs. UniFlash has a GUI, command line, and scripting interface. UniFlash is available free of charge.

# 10.1.1 SimpleLink™ Microcontroller Platform

The SimpleLink™ microcontroller platform sets a new standard for developers with the broadest portfolio of wired and wireless Arm® MCUs (System-on-Chip) in a single software development environment. Delivering flexible hardware, software and tool options for your IoT applications. Invest once in the SimpleLink™ software development kit and use throughout your entire portfolio. Learn more on ti.com/simplelink.

### 10.2 Documentation Support

To receive notification of documentation updates on data sheets, errata, application notes and similar, navigate to the device product folder on ti.com/product/CC2674R10. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

The current documentation that describes the MCU, related peripherals, and other technical collateral is listed as follows.

Product Folder Links: CC2674R10

### **TI Resource Explorer**

TI Resource Explorer Software examples, libraries, executables, and documentation are available for your device and development board.

### **Errata**

CC2674R10 Silicon Errata

The silicon errata describes the known exceptions to the functional specifications for each silicon revision of the device and description on how to recognize a device revision.

#### **Application Reports**

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈



All application reports for the CC2674R10 device are found on the device product folder at: ti.com/product/ CC2674R10/technicaldocuments.

### **Technical Reference Manual (TRM)**

Technical Reference Manual

CC13x4, CC26x4 SimpleLink™ Wireless MCU The TRM provides detailed descriptions of all modules and peripherals available in the device family.

## 10.3 支持资源

TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索 现有解答或提出自己的问题,获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI的使用条款。

#### 10.4 Trademarks

SimpleLink™, LaunchPad™, EnergyTrace™, Code Composer Studio™, and TI E2E™ are trademarks of Texas Instruments.

I-jet<sup>™</sup> is a trademark of IAR Systems AB.

J-Link<sup>™</sup> is a trademark of SEGGER Microcontroller Systeme GmbH.

TrustZone®, Arm®, and Cortex® are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or

CoreMark® is a registered trademark of Embedded Microprocessor Benchmark Consortium Corporation.

Bluetooth® and 蓝牙® are registered trademarks of Bluetooth SIG Inc.

Arm Thumb® are registered trademarks of Arm Limited (or its subsidiaries).

is a registered trademark of Arm Limited (or its subsidiaries).

Wi-Fi® is a registered trademark of Wi-Fi Alliance.

Zigbee® is a registered trademark of Zigbee Alliance Inc.

is a registered trademark of Arm Limited.

Eclipse® is a registered trademark of Eclipse Foundation.

IAR Embedded Workbench® is a registered trademark of IAR Systems AB.

Windows® is a registered trademark of Microsoft Corporation.

所有商标均为其各自所有者的财产。

### 10.5 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理 和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参 数更改都可能会导致器件与其发布的规格不相符。

Product Folder Links: CC2674R10

# 10.6 术语表

TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。



# 11 Revision History

注:以前版本的页码可能与当前版本的页码不同

| Changes from June 20, 2023 to April 30, 2024 (from Revision A (June 2023) to Revision B |                |
|-----------------------------------------------------------------------------------------|----------------|
| (April 2024))                                                                           | Page           |
| • 删除了 RSK 封装的初步信息的脚注                                                                    | 1              |
| Updated Device Comparison table                                                         | <mark>5</mark> |
| • Updated Sensor controller power consumption in 节 7.5, Power Consumption - Power Modes | 13             |
| • Updated Flash specifications in 节 7.7, Nonvolatile (Flash) Memory Characteristics     | 13             |
| Updated graphs and tables on Typical characteristics                                    | 35             |
| Added EnergyTrace information to                                                        | 47             |
|                                                                                         |                |



# 12 Mechanical, Packaging, and Orderable Information

# 12.1 Packaging Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: CC2674R10

www.ti.com 9-Jan-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| CC2674R106T0RGZR | ACTIVE | VQFN         | RGZ                | 48   | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 105   | CC2674<br>R106       | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

7 x 7, 0.5 mm pitch

PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224671/A



PLASTIC QUADFLAT PACK- NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUADFLAT PACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUADFLAT PACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司