# 7 位集成电机和中继驱动器

查询样品: DRV777

### 特性

- 支持高达 20V 输出上拉电压
- -40°C 至 125°C 工作温度范围
- 支持宽范围的步进电机,**DC** 电机,继电器和感应 线圈
- 0.4V (典型值) 的低输出 VOL, 此时
  - 在 5.0V 的逻辑输入上,每通道 140mA 的电流 吸收能力<sup>(1)</sup>
  - 当全部 7 个通道并联时,1A 电流输出能力<sup>(1)</sup>
- 与 1.8V, 3.3V 和 5.0V 微控制器和逻辑接口兼容
- 用于感应反冲保护的内部自振荡二极管
- 输入下拉电阻器可实现三态输入驱动器
- 用来消除嘈杂环境中寄生运行的输入电阻电容 (RC) 缓冲器
- 低输入和输出泄漏电流
- 易于使用的并行接口
- 静电放电 (ESD) 保护性能超过 JESD 22 规范要求
  - 2kV 人体模型 (HBM), 500V 充电器件模型 (CDM)
- 采用 16 引脚小外形尺寸集成电路 (SOIC) 和薄型小 外形尺寸 (TSSOP) 封装
- (1) 总电流吸收有可能受到内部结温、绝对最大电流水平等的限制-详细情况请参考电气规范部分。

### 应用范围

- 单极步进电机驱动器
- 继电器和感应负载驱动器
- 螺线管驱动器
- 照明灯和 LED 显示
- 逻辑电平转换器
- 常见低侧开关应用

## 功能图



#### 说明

DRV777 电机驱动器特有 7 个低输出阻抗驱动器,此驱动器能够大大降低片上功率耗散。 DRV777 支持 1.8V 至 5V CMOS 逻辑输入接口,从而使得此器件与大范围的微控制器和其它逻辑接口兼容。 DRV777 特有一个经改进的输入接口,此接口可以大大降低汲取自外部驱动器的输入 DC 电流。 此器件特有一个输入 RC 缓冲器,此缓冲器能够极大地改进此器件在嘈杂运行条件下的性能。 所有通道输入特有一个内部输入下拉电阻器,从而可实现三态输入逻辑。 DRV777 还支持其它逻辑输入电平,例如 TTL 和 1.8V;详细信息请见典型特性部分。

如功能图中所示,在共阴极配置中,DRV777 的每一个输出都特有一个连接在 COM 引脚上的内部自振荡二极管。

此器件通过将几条相邻的并联通道组合在一起来提供增加电流吸收能力的灵活性。 在通常情况下,当所有 7个通道并联时,DRV777能够支持高达 1.0A 的负载电流。 DRV777采用 16 引脚 SOIC 和 16 引脚 TSSOP封装。

表 1. DRV777 功能表(1)

| 输入 (IN1-IN7)                       | 输出 (OUT1-OUT7)    |  |  |  |  |
|------------------------------------|-------------------|--|--|--|--|
| L                                  | H <sup>+(2)</sup> |  |  |  |  |
| Н                                  | L                 |  |  |  |  |
| Z                                  | H <sup>+(2)</sup> |  |  |  |  |
| (1) L = 低电平(接地); H = 高电平; Z = 高阻抗; |                   |  |  |  |  |
| (2) H+ = 上拉电平                      |                   |  |  |  |  |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

ZHCSAN1 – DECEMBER 2012 www.ti.com.cn





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## ORDERING INFORMATION(1)

| T <sub>J</sub> | PART NUMBER | PACK         | TOP-SIDE MARKING |        |
|----------------|-------------|--------------|------------------|--------|
| 4000 to 40500  | DRV777DR    | 16-Pin SOIC  | Reel of 2500     | DRV777 |
| –40°C to 125°C | DRV777PWR   | 16-Pin TSSOP | Reel of 2000     | DRV777 |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

### **DEVICE INFORMATION**



Figure 1. DRV777 PINOUT



Figure 2. Channel Block Diagram

### **DRV777 PIN DESCRIPTION**

| NAME        | PIN NUMBER |          | DESCRIPTION                                     |  |  |
|-------------|------------|----------|-------------------------------------------------|--|--|
|             | 16-SOIC    | 16-TSSOP | DESCRIPTION                                     |  |  |
| IN1 – IN7   | 1–7        | 1–7      | Logic Input Pins IN1 through IN7                |  |  |
| GND         | 8          | 8        | Ground Reference Pin                            |  |  |
| COM         | 9          | 9        | Internal Free-Wheeling Diode Common Cathode Pin |  |  |
| OUT7 – OUT1 | 10–16      | 10–16    | Channel Output Pins OUT7 through OUT1           |  |  |

# ABSOLUTE MAXIMUM RATINGS(1)

Specified at  $T_J = -40$ °C to 125°C unless otherwise noted.

|                                                          |                                                         |                | VALI        | VALUE MIN MAX -0.3 5.5 20 20 700 1.0 0.86 0.68 |      |
|----------------------------------------------------------|---------------------------------------------------------|----------------|-------------|------------------------------------------------|------|
|                                                          |                                                         |                | MIN         | MAX                                            | UNIT |
| $V_{IN}$                                                 | Pins IN1- IN7 to GND voltage                            |                | -0.3        | 5.5                                            | V    |
| V <sub>OUT</sub>                                         | Pins OUT1 – OUT7 to GND voltage                         |                |             | 20                                             | V    |
| $V_{COM}$                                                | Pin COM to GND voltage                                  |                |             | 20                                             | V    |
| Max GND-pin continuous current (100°C < T <sub>J</sub> < |                                                         | < +125°C)      |             | 700                                            | mA   |
| I <sub>GND</sub>                                         | Max GND-pin continuous current (T <sub>J</sub> < +100°C |                | 1.0         | Α                                              |      |
| D                                                        | Total device power dissipation at T <sub>A</sub> = 85°C | 16 Pin - SOIC  |             | 0.86                                           | W    |
| $P_D$                                                    |                                                         | 16 Pin - TSSOP |             | 0.68                                           | W    |
| ECD.                                                     | ESD Rating – HBM                                        |                |             | 2                                              | kV   |
| ESD                                                      | ESD Rating – CDM                                        |                | 500         | V                                              |      |
| TJ                                                       | Operating virtual junction temperature                  |                | -55         | 150                                            | °C   |
| T <sub>stg</sub>                                         | Storage temperature range                               | ·              | <b>-</b> 55 | 150                                            | °C   |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **DISSIPATION RATINGS**(1)(2)

| BOARD  | PACKAGE      | θ <sub>JC</sub> | θ <sub>JA</sub> <sup>(3)</sup> | DERATING<br>FACTOR<br>ABOVE T <sub>A</sub> =<br>25°C | T <sub>A</sub> < 25°C | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C | T <sub>A</sub> = 105°C |
|--------|--------------|-----------------|--------------------------------|------------------------------------------------------|-----------------------|-----------------------|-----------------------|------------------------|
| High-K | 16-Pin SOIC  | 46°C/W          | 75°C/W                         | 13.33 mW/°C                                          | 1.66 W                | 1.06 W                | 0.86 W                | 0.59 W                 |
| High-K | 16-Pin TSSOP | 49°C/W          | 95°C/W                         | 10.44 mW/°C                                          | 1.31 W                | 0.84 W                | 0.68 W                | 0.47 W                 |

- Maximum dissipation values for retaining device junction temperature of 150°C
- Refer to Tl's design support web page at www.ti.com/thermal for improving device thermal performance Operating at the absolute  $T_{J-max}$  of 150°C can affect reliability– for higher reliability it is recommended to ensure  $T_J < 125$ °C

### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                                                           | PARAMETER                           | MIN                                              | TYP MAX | UNIT               |    |
|-----------------------------------------------------------|-------------------------------------|--------------------------------------------------|---------|--------------------|----|
| V <sub>OUT</sub> Channel off-state output pull-up voltage |                                     |                                                  |         | 16                 | ٧  |
| $V_{COM}$                                                 | COM pin voltage                     |                                                  | 16      | ٧                  |    |
|                                                           | Death and estimate sink are at      | VINx = 3.3V                                      |         | 100 <sup>(1)</sup> | mA |
| I <sub>OUT</sub> (ON)                                     | Per channel continuous sink current | Per channel continuous sink current  VINx = 5.0V |         |                    |    |
| TJ                                                        | Operating junction temperature      | -40                                              | 125     | °C                 |    |

(1) 1) Refer to ABSOLUTE MAXIMUM RATINGS for T<sub>J</sub> dependent absolute maximum GND-pin current



#### **ELECTRICAL CHARACTERISTICS**

Specified over the recommended junction temperature range  $T_J = -40$ °C to 125°C and over recommended operating conditions unless otherwise noted. Typical values are at  $T_1 = 25^{\circ}$ C.

|                             | PARAMETER                                                                            | TEST CONDITIONS                                                                                                                    | MIN    | TYP  | MAX  | UNIT |
|-----------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------|------|------|------|
| INPUTS IN1 T                | HROUGH IN7 PARAMETERS                                                                |                                                                                                                                    |        |      |      |      |
| V <sub>I(ON)</sub>          | IN1-IN7 logic high input voltage                                                     | $V_{pull-up} = 3.3 \text{ V}, R_{pull-up} = 1 \text{ k}\Omega, I_{OUTX} = 3.2 \text{ mA}$                                          | 1.65   |      |      | V    |
| V <sub>I(OFF)</sub>         | IN1–IN7 logic low input voltage                                                      | $\label{eq:vpull-up} \begin{vmatrix} V_{pull-up} = 3.3 \ V, \ R_{pull-up} = 1 \ k\Omega, \\ (I_{OUTX} < 20 \ \mu A) \end{vmatrix}$ |        | 0.4  | 0.6  | V    |
| I <sub>I(ON)</sub>          | IN1-IN7 ON state input current                                                       | $V_{pull-up} = 3.3 \text{ V}, \text{ VIN}_x = 3.3 \text{ V}$                                                                       |        | 12   | 25   | uA   |
| I <sub>I(OFF)</sub>         | IN1-IN7 OFF state input leakage                                                      | $V_{\text{pull-up}} = 3.3 \text{ V}, \text{ VIN}_{x} = 0 \text{ V}$                                                                |        |      | 250  | nA   |
| OUTPUTS OU                  | T1 THROUGH OUT7 PARAMETERS                                                           |                                                                                                                                    |        |      |      |      |
| V                           | OLITA OLITZ love lovel cutout valtage                                                | V <sub>INX</sub> = 3.3 V, I <sub>OUTX</sub> = 100 mA                                                                               |        | 0.36 | 0.49 | V    |
| V <sub>OL</sub>             | OUT1-OUT7 low-level output voltage                                                   | V <sub>INX</sub> = 5.0 V, I <sub>OUTX</sub> = 140 mA                                                                               |        | 0.40 |      | V    |
|                             | OUT1-OUT7 ON-state continuous current <sup>(1)</sup> (2) at V <sub>OUTX</sub> = 0.4V | V <sub>INX</sub> = 3.3 V, V <sub>OUTX</sub> = 0.4 V                                                                                | 80 100 |      |      | mA   |
| I <sub>OUT(ON)</sub>        |                                                                                      | V <sub>INX</sub> = 5.0 V, V <sub>OUTX</sub> = 0.4 V                                                                                | 95     | 140  | 140  |      |
| I <sub>OUT(OFF)(ICEX)</sub> | OUT1-OUT7 OFF-state leakage current                                                  | V <sub>INX</sub> = 0 V, V <sub>OUTX</sub> = V <sub>COM</sub> = 16 V                                                                |        | 0.5  |      | μΑ   |
| SWITCHING P                 | ARAMETERS(3)(4)                                                                      |                                                                                                                                    |        |      |      |      |
| t <sub>PHL</sub>            | OUT1-OUT7 logic high propagation delay                                               | $V_{INX} = 3.3V$ , $V_{pull-up} = 12 V$ , $R_{pull-up} = 1 k\Omega$                                                                |        | 50   | 70   | ns   |
| t <sub>PLH</sub>            | OUT1-OUT7 logic low propagation delay                                                | $V_{INX} = 3.3V$ , $V_{pull-up} = 12 V$ , $R_{pull-up} = 1 k\Omega$                                                                |        | 121  | 140  | ns   |
| t <sub>CHANNEL</sub>        | Channel to Channel delay                                                             | Over recommended operating conditions and with same test conditions on channels.                                                   |        | 15   | 50   | ns   |
| R <sub>PD</sub>             | IN1-IN7 input pull-down Resistance                                                   |                                                                                                                                    | 210k   | 300k | 390k | Ω    |
| ζ                           | IN1–IN7 Input filter time constant                                                   |                                                                                                                                    |        | 9    |      | ns   |
| C <sub>OUT</sub>            | OUT1-OUT7 output capacitance                                                         | V <sub>INX</sub> = 3.3 V, V <sub>OUTX</sub> = 0.4 V                                                                                |        | 15   |      | pF   |
| FREE-WHEEL                  | ING DIODE PARAMETERS(5)(4)                                                           |                                                                                                                                    |        |      |      |      |
| VF                          | Forward voltage drop                                                                 | I <sub>F-peak</sub> = 140 mA, VF = V <sub>OUTx</sub> - V <sub>COM</sub>                                                            |        | 1.2  |      | V    |
| I <sub>F-peak</sub>         | Diode peak forward current                                                           |                                                                                                                                    |        | 140  |      | mA   |

<sup>(1)</sup> The typical continuous current rating is limited by V<sub>OL</sub>= 0.4V. Whereas, absolute maximum operating continuous current may be limited by the Thermal Performance parameters listed in the Dissipation Rating Table and other Reliability parameters listed in the Recommended Operating Conditions Table.

Refer to the Absolute Maximum Ratings Table for T<sub>J</sub> dependent absolute maximum GND-pin current.

Rise and Fall propagation delays, t<sub>PHL</sub> and t<sub>PLH</sub>, are measured between 50% values of the input and the corresponding output signal

Guaranteed by design only. Validated during qualification. Not measured in production testing.

Not rated for continuous current operation – for higher reliability use an external freewheeling diode for inductive loads resulting in more than specified maximum free-wheeling, diode peak current across various temperature conditions

#### **APPLICATION INFORMATION**

#### TTL and other Logic Inputs

DRV777 input interface is specified for standard 1.8V, 3V and 5V CMOS logic interface. Refer to Figure 8 and Figure 9 to establish VOL and the corresponding typical load current levels for various input voltage ranges. Application Information section shows an implementation to drive 1.8V relays using DRV777.

## Input RC Snubber

DRV777 features an input RC snubber that helps prevent spurious switching in noisy environment. Connect an external  $1k\Omega$  to  $5k\Omega$  resistor in series with the input to further enhance DRV777's noise tolerance.

## **High-impedance Input Drivers**

DRV777 features a  $300k\Omega$  input pull-down resistor. The presence of this resistor allows the input drivers to be tristated. When a high-impedance driver is connected to a channel input the DRV777 detects the channel input as a low level input and remains in the OFF position. The input RC snubber helps improve noise tolerance when input drivers are in the high-impedance state.

## **On-chip Power Dissipation**

Use the below equation to calculate DRV777 on-chip power dissipation P<sub>D</sub>:

$$P_{_D} = \sum_{_{i=1}}^{N} V_{_{OLi}} \times I_{_{Li}}$$

Where:

N is the number of channels active together.

V<sub>OLi</sub> is the OUT<sub>i</sub> pin voltage for the load current I<sub>Li</sub>.

(1)

#### Thermal Reliability

It is recommended to limit DRV777 IC's die junction temperature to less than 125°C. The IC junction temperature is directly proportional to the on-chip power dissipation. Use the following equation to calculate the maximum allowable on-chip power dissipation for a target IC junction temperature:

$$PD_{(MAX)} = \begin{pmatrix} T_{J(MAX)} - T_{A} \end{pmatrix} \theta_{JA}$$

Where

 $T_{J(MAX)}$  is the target maximum junction temperature.

 $T_A$  is the operating ambient temperature.

 $\theta_{JA}$  is the package junction to ambient thermal resistance.

(2)

#### **Improving Package Thermal Performance**

The package  $\theta_{JA}$  value under standard conditions on a High-K board is listed in the DISSIPATION RATINGS.  $\theta_{JA}$  value depends on the PC board layout. An external heat sink and/or a cooling mechanism, like a cold air fan, can help reduce  $\theta_{JA}$  and thus improve device thermal capabilities. Refer to TI's design support web page at www.ti.com/thermal for a general guidance on improving device thermal performance.



## **Application Examples**

## One Amp Unipolar DC Motor Driver

An implementation of DRV777 for driving a uniploar DC motor is shown in Figure 3. With all of the channels tied together and the input being driven at 5V, the driver can sink 1A of current. With a VOL of 0.4V this creates a driver with  $400m\Omega$ . The input snubber circuitry is great for PWM applications that need high noise immunity. These two features make DRV777 an ideal choice for power efficient high duty cycle motor driving applications.



Figure 3. DRV777 as a DC Motor Driver

#### **Unipolar Stepper Motor Driver**

Figure 4 shows an implementation of DRV777 for driving a uniploar stepper motor. The unconnected input channels can be used for other functions. When an input pin is left open the internal  $300k\Omega$  pull down resistor pulls the respective input pin to GND potential. For higher noise immunity use an external short across an unconnected input and GND pins.



Figure 4. DRV777 as a Stepper Motor Driver

ZHCSAN1 – DECEMBER 2012 www.ti.com.cn



# **Multi-Purpose Sink Driver**

When configured as per Figure 5 DRV777 can be used as a multi-purpose driver. The output channels can be tied together to sink more current. DRV777 can easily drive motors, relays & LEDs with little power dissipation. The COM pin must be tied to the supply of whichever inductive load is to be protected by the free-wheeling diode.



Figure 5. DRV777 Multi-Purpose Sink Driver Application

### 1.8V Relay Driver

To drive lower voltage relays, like 1.8V, connect two or more adjacent channels in parallel as shown in Figure 6. Connecting several channels in parallel lowers the channel output resistance and thus minimizes VOL for a fixed current. DRV777 can be used for driving 3V, 5V and 12V relays with similar implementation.



Figure 6. DRV777 Driving 1.8V Relays

# TYPICAL CHARACTERISTICS

 $T_A = +25^{\circ}C$ 





Figure 7. Load Current 1-Channel; VOL=0.4V

Figure 8. Load Current 7-Channels in parallel; VOL=0.4V



Figure 9. Freewheeling Diode VF versus IF

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| DRV777DR              | Active | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | DRV777       |
| DRV777DR.B            | Active | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | DRV777       |
| DRV777PWR             | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | DRV777       |
| DRV777PWR.B           | Active | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | DRV777       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月