

[Sample &](http://www.ti.com.cn/product/cn/DRV8305?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy



**[DRV8305](http://www.ti.com.cn/product/cn/drv8305?qgpn=drv8305)**

### ZHCSE35 –AUGUST 2015

## **DRV8305** 具有分流放大器和稳压器的三相栅极驱动器

**Technical** [Documents](http://www.ti.com.cn/product/cn/DRV8305?dcmp=dsproject&hqs=td&#doctype2)

## <span id="page-0-1"></span>**1** 特性 **2** 应用

- 
- 1.25A/1A 峰值栅极驱动器电流 (PMSM)
- 可编程的独立高速 (HS)/低速 (LS) 转换率/斜率控制 持续正压通气 (CPAP) 和泵
- 支持 100% 占空比的电荷泵栅极驱动器 机器人和遥控 (RC) 玩具
- 三个集成分流放大器 • 电动工具
- 50mA 集成低压降稳压器 (LDO) (3.3V/5V 选项) 工业自动化
- <span id="page-0-2"></span>• 可控制 3 个脉宽调制 (PWM) 或 6 个 PWM 输入, 频率最高可达 200kHz **3** 说明
- 
- 
- 护 **The Contract of Terms and Terms** and Terms and Terms and Terms and Terms and Te
- 
- 
- 支持 3.3V/5V 数字接口
- 
- 耐热增强型 48 引脚四方扁平无引线 (QFN) 封装 (7mm × 7mm) (7mm × 7mm) (7mm × 7mm)
- 
- 
- 逻辑欠压 (UVLO1)
- 
- 
- <span id="page-0-0"></span>

4.4V 至 45V 工作电压范围 • • 三相无刷直流 (BLDC) 电机和永磁同步电机

Support & **[Community](http://www.ti.com.cn/product/cn/DRV8305?dcmp=dsproject&hqs=support&#community)** 

으리

- 
- 

Tools & **[Software](http://www.ti.com.cn/product/cn/DRV8305?dcmp=dsproject&hqs=sw&#desKit)** 

- 
- 

内置用于单 PWM 情况的换向表 DRV8305 是一款针对三相电机驱动应用的栅极驱动器 可编程死区时间 有一天 的复数 的复数 一个 集成电路 (IC)。该器件提供了三个经高精度调节和温 金属氧化物半导体场效应晶体管 (MOSFET) 击穿保 度补偿的半桥驱动器,每个驱动器能够驱动一个高侧和

• MOSFET 的可编程 <sup>V</sup>DS 保护 电荷泵驱动器支持占空比为 100% 的低压操作。 该栅 极驱动器还能够处理最高达 45V 的负载突降脉冲。

SPI接口<br><sub>耐热增强型</sub> 49 引脚皿卞自买天引线 (OEN) 封挂 穿。 该器件可精确感测高侧和低侧 MOSFET 的

保护特性<br>VM 欠压锁定 (UVLO2) DRV8305 提供三个分流放大器进行精确的电流测量, 支持增益可调节的双向电流感测。

DRV8305 具有一个集成稳压器和控制器,可满足微控 • 电荷泵欠压 (CPUVL) 制器 (MCU) 或附加系统的电源要求。 • 过热警告和关断

看门狗定时器 Production SPI 提供详细的故障报告以及灵活的参数设置, 例如针 对分流放大器的增益选项、栅极驱动器的转换率控制以 及多种保护功能。

器件信息 **[\(1\)](#page-0-0)**

| .       |           |                 |  |  |  |  |
|---------|-----------|-----------------|--|--|--|--|
| 部件号     | 封装        | 封装尺寸(标称值)       |  |  |  |  |
| DRV8305 | HTOFP(48) | 7.00mm x 7.00mm |  |  |  |  |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。









## 目录

修订版本

 $\star$ 



注释

首次发布。



www.ti.com.cn

 $\mathbf{1}$ 

 $\overline{2}$ 3

 $\overline{\mathbf{4}}$  $5\overline{)}$ 

6

 $\overline{7}$ 

 $6.2$ 

6.3  $6.4$ 

6.5

6.6

 $6.7$ 

 $7.2$ 

<span id="page-2-0"></span>4 修订历史记录

日期

2015年8月



SPI Timing Requirements (Slave Mode Only) ........ 14 

**[DRV8305](http://www.ti.com.cn/product/cn/drv8305?qgpn=drv8305)** ZHCSE35 –AUGUST 2015 **[www.ti.com.cn](http://www.ti.com.cn)**



## <span id="page-3-0"></span>**5 Pin Configuration and Functions**



### **Pin Functions**





## **Pin Functions (continued)**



## **External Components**



(1) VCC is not a pin on the DRV8305, but a VCC supply voltage pullup is required for open-drain output nFAULT

## <span id="page-5-0"></span>**6 Specifications**

## <span id="page-5-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature range referenced with respect to GND (unless otherwise noted) (1)



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## <span id="page-5-2"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## <span id="page-6-0"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



(1) IC is fully functional and tested in the range 4.4 to 45 V.

(2) Subject to thermal dissipation limits.

## <span id="page-6-1"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/cn/lit/pdf/spra953)

Texas<br>Instruments

## <span id="page-7-0"></span>**6.5 Electrical Characteristics**

PVDD = 4.4 to 45 V,  $T_J = -40^{\circ}$ C to 150°C, unless specified under test condition









PVDD = 4.4 to 45 V,  $T_J = -40^{\circ}$ C to 150°C, unless specified under test condition





PVDD = 4.4 to 45 V,  $T_J = -40^{\circ}$ C to 150°C, unless specified under test condition







(1) Specified by design and characterization data



PVDD = 4.4 to 45 V,  $T_J = -40^{\circ}$ C to 150°C, unless specified under test condition







## <span id="page-13-0"></span>**6.6 SPI Timing Requirements (Slave Mode Only)**













## <span id="page-14-0"></span>**6.7 Typical Characteristics**



Copyright © 2015, Texas Instruments Incorporated 15

**FXAS NSTRUMENTS** 

## <span id="page-15-0"></span>**7 Detailed Description**

## <span id="page-15-1"></span>**7.1 Overview**

The DRV8305 is a 4.4-V to 45-V gate driver IC for three-phase motor driver applications. This device reduces external component count by integrating three half-bridge drivers, three current shunt amplifiers, and a LDO. The DRV8305 provides overcurrent, overtemperature, and undervoltage protection. Fault conditions are indicated by the nFAULT pin and specific fault indication can be read back from the SPI registers.

Adjustable dead time control and peak gate drive current allows for finely tuning the switching of the external MOSFETs. Internal hand-shaking is used to prevent FET shoot through.

 $V_{DS}$  sensing of the external MOSFETs allows for the DRV8305 to detect overcurrent conditions and respond appropriately. Individual MOSFET overcurrent conditions are reported through the SPI status registers.

There are three versions of DRV8305 with separate part numbers:

- DRV8305N VREG pin is used as input that supplies the reference for the CSA and SPI.
- DRV83053 VREG is a 3.3-V LDO output pin.
- DRV83055 VREG is a 5.0-V LDO output pin.



## <span id="page-16-0"></span>**7.2 Functional Block Diagram**



## <span id="page-17-0"></span>**7.3 Feature Description**

## **7.3.1 Three-Phase Gate Driver**

The DRV8305 provides three half-bridge drivers, each driver is capable of driving two N-type MOSFETs, one for the high side and one for the low side.

Both the high side (GHX to SHX) and the low side (GLX to SLX) are implemented as floating gate drivers.

The gate driver uses a charge pump architecture which enables an extended voltage operating range to support a variety of application requirements.

## **7.3.2 Operating Modes**

The DRV8305 can be operated in three modes, to support various commutation schemes.

<span id="page-17-1"></span>• [Table](#page-17-1) 1 shows six independent PWM inputs with the truth table.



## **Table 1. 6-PWM Truth Table**

• Three independent high-side PWM inputs (low-side complimentary PWMs generated internally). In this mode all activity on INLA, INLB and INLC is ignored.



### **Table 2. 3-PWM Truth Table**

• One single PWM that uses internally stored 6-step block commutation tables. In this mode of operation, DRV8305 can be operated using a single PWM sourced from a low cost microcontroller. The PWM is applied on pin PWM\_IN (INHA) from the microcontroller along with three GPIO pins PHC\_0 (INLA), PHC\_1 (INHB), PHC\_2 (INLB) that serve to set the bits of a three bit register. The PWM may be operated from 0-100% duty cycle. The three bit register is used to select the state of each of the phases for a total of eight states including an align and stop state. The 1-PWM mode tables will use all the applicable settings from the control registers as set up by the user.

An additional and optional GPIO (INHC) can be used to facilitate the insertion of *dwell states* or *phase current overlap* states between the six commutation steps. This may be used to reduce acoustic noise and improve motion through the reduction of abrupt current direction changes when switching between states. INHC must be high when the states are changed and the dwell state will exist until INHC is taken low. If the dwell states are not being used, the INHC pin can be simply tied low.

In this mode all activity on INLC is always ignored.

The commutation tables ( [Table](#page-18-0) 3 and [Table](#page-18-1) 4) may be selected through the appropriate SPI register.





### **Table 3. 1-PWM Active Freewheeling**

<span id="page-18-0"></span>

## **Table 4. 1-PWM Diode Freewheeling**

<span id="page-18-1"></span>

## **7.3.3 Charge Pump**

A regulated triple charge pump scheme is used to create sufficient  $V_{GS}$  to drive standard FETs under low voltage operation.

The high-side FETs are directly driven by the tripler charge pump output while the low-side FETs are driven by a voltage that is internally regulated but derived from the tripler charge pump. This allows both the high side and low side to maintain sufficient  $V_{GS}$  through low voltage transients. This topology also supports 100% duty cycle operation.

Between 4.4 to 18 V the charge pump regulates the voltage in tripler mode; beyond 4.4 to 18 V, it switches over to doubler mode until the operating max voltage. The charge pump is monitored for undervoltage and overvoltage conditions to prevent underdriven or overdriven FET conditions.

## **7.3.4 Gate Driver Architecture**

The DRV8305 gate driver is a complimentary push-pull topology for both the high-side and the low-side drivers. The peak currents for the drivers are adjustable; their benefits are described in detail in the *Slew [Rate/Slope](#page-20-0) [Control](#page-20-0)* section.



The gate driver is implemented as constant current sources for up to 80 mA (sink)/70 mA (source) currents in order to maintain the accuracy required for precise slew rate control. Beyond that, resistors are switched to create the desired settings up to 1.25 A (sink)/1 A (source).

## **7.3.5 IDRIVE/TDRIVE**

The DRV8305 gate driver has an integrated state machine (TDRIVE/IDRIVE scheme) to protect against high current events on the outputs (shorts or inadvertent clamp activation) and also dV/dt turn on due to switching on the phase nodes.

When changing the state of the gate driver, the peak current (source or sink, IDRIVE) is applied for a fixed period of time (TDRIVE) until the gate capacitances are charged or discharged completely. After this time has expired, a fixed current source of  $I_{HOLD}$  is used to hold the gate at the desired state (pulled up or pulled down).





This fixed TDRIVE time ensures that under abnormal circumstances like a short on the FET gate, or the inadvertent turning on of a FET  $V_{GS}$  clamp, the high peak current through the DRV8305 gate drivers is limited to the energy of the peak current during TDRIVE. Limiting this energy helps to prevent the gate driver from damage.



Select a TDRIVE time that is longer than the time needed to charge or discharge the gate capacitances. IDRIVE and TDRIVE are selected based on the size of external FETs used and the desired rise and fall times. These registers must be configured so that the FET gates are charged completely during TDRIVE. If IDRIVE and TDRIVE are too low for a given FET, then the FET may not turn on completely. TI suggests to adjust these values in-system with the required external FETs to determine the best possible setting for any application.

Note that TDRIVE will not increase the PWM time and will simply terminate if a PWM command is received while it is active. A good starting point is to select a TDRIVE that is about 2× longer than the external FET switching rise (turn ON) and fall (turn OFF) times.

The IDRIVE/TDRIVE state machine protects against dV/dt turn on of a FET due to switching of the phase nodes. A strong pulldown current source of value  $I_{\text{PULLDOWN}}$  is switched on between (GHX to SHX) or (GLX to SLX), every time an opposing FET is commanded to turn on.

## <span id="page-20-0"></span>**7.3.6 Slew Rate/Slope Control**

Control of the FET VDS rise and fall times during the Miller region of the FET is one of the most important parameters for optimizing emitted radiations and power. The rise and fall times also influence the energy and duration of the diode recovery inductive spikes and also dV/dt turn on of the LS FET.

The ability of a driver to control the rise and fall times across the entire range of gate drive temperature, voltage, and process variation is essential to design robust systems. The key control knob is the ability to turn on and turn off the external FET with the least amount of variation.

The DRV8305 uses temperature compensated *constant current* sources up to 80-mA (sink) and 70-mA (source) current. The current source architecture helps eliminate the temperature, process, and load-dependent variation associated with internal and external series limiting resistors.

For higher currents, internal series resistors are used to minimize the power losses associated with mirroring such large currents.

The 12 settings that are available on the DRV8305 allow the user to optimize the system using only SPI commands. This flexibility allows the system designer to tune the performance of the driver for different operating conditions through software alone.

The slew rate settings may be set separately for source and sink values and can also be set separately for the high-side FETs (the high sides of all three phases share the same setting) and the low-side FETs (the low sides of all three phases share the same settings)

## **7.3.7 Current Shunt Amplifiers**

The DRV8305 includes three high performance low-side current shunt amplifiers for accurate current measurement. The current amplifiers provide output bias up to 2.5 V to support bidirectional current sensing.

Current shunt amplifier has following features:

- Each of the three current sense amplifiers can be programmed and calibrated independently.
- The independent current shunt amplifiers may be used either for sensing current through individual phase shunt resistors or the total current delivered to the motor through a single shunt resistor.
- Programmable gain: four gain settings through SPI command
- Internally or externally provided reference voltage to set output bias for amplifiers. Reference voltage is internally sourced from DRV8305 voltage regulator VREG, if also used to power microcontroller. It can alternatively be applied externally on the VREG pin.
- Programmable output bias scaling. The scaling factor k can be programmed through SPI to be equal to, half or a fourth of the reference voltage.
- Programmable blanking time (delay) of the amplifier outputs. The blanking time is implemented from any rising or falling edge (any of the outputs) of the internal gate driver gate signals. The blanking time is applied to all three current sense amplifiers equally. In case the current sense amplifiers are already being blanked when another gate driver rising or falling edge is seen, the blanking interval will be restarted at the edge.

Note that the blanking time options do not include delay from internal amplifier loading or delays from the trace or component loads on the amplifier output. The programmable blanking time may be overridden to have no delay (default value).

• Minimize DC offset and drift through temperature with DC calibrating through SPI command. When DC calibration is enabled, device will short input of current shunt amplifier and disconnect the load. DC calibrating **[DRV8305](http://www.ti.com.cn/product/cn/drv8305?qgpn=drv8305)** ZHCSE35 –AUGUST 2015 **[www.ti.com.cn](http://www.ti.com.cn)**



can be done at anytime, even when the FET is switching because the load is disconnected. For best result, perform the DC calibrating during switching off period when no load is present to reduce the potential noise impact to the amplifier.

The output of current shunt amplifier can be calculated as:

$$
V_O = \frac{V_{VREF}}{k} - G \times (SN_X - SP_X)
$$

where

- VREF is the reference voltage.
- G is the gain of the amplifier.
- $k = 2$ , or 4
- SNx and SPx are the inputs of channel x. SPx should connect to resistor ground for the best common mode rejection. (1)

[Figure](#page-21-0) 8 shows current amplifier simplified block diagram.





## <span id="page-21-0"></span>**7.3.8 Internal Regulators (DVDD and AVDD)**

The DRV8305 has two internal regulators, DVDD and AVDD, that power internal circuits. These regulators cannot be used to drive external loads and may not be supplied externally.

DVDD is the voltage regulator for the internal logic circuits and is maintained at a value of about 3.3 V through the entire operating range of the device. DVDD is derived from the PVDD supply.



AVDD is the voltage regulator that provides the voltage rail for the internal analog circuit blocks including the current sense amplifiers. AVDD is derived from the PVDD voltage supply.

Because the allowed operating range of the device permits operation below the nominal value of AVDD, this regulator operates in two regimes: namely a linear regulating regime and a dropout region. In the dropout region, the AVDD will simply track the PVDD voltage minus a voltage drop.

If the device is expected to operate within the dropout region, take care while selecting current sense amplifier components and settings to accommodate this reduced voltage rail.

## **7.3.9 Voltage Regulator Output for Driving External Loads (VREG)**

The DRV8305 integrates an LDO voltage regulator (VREG) that is dedicated for driving external loads like an MCU directly. The two versions of the device provide different voltages: DRV83053 provides 3.3 V, DRV83055 provides 5.0 V. Because the user can supply microcontroller and other system power from the DRV8305, the user does not need to add an external regulator IC for system power.

The DRV8305 voltage regulator is standalone, uncommitted, and is not used internally.

The DRV8305 voltage regulator also features a PWRGD pin to protect against brownouts on externally driven devices. The PWRGD pin is often tied to a reset pin on a microcontroller to ensure that the microcontroller is always reset when the voltage is outside of its recommended operation area.

When the voltage output of the LDO drops or exceeds the set threshold (programmable).

- The PWRGD pin will go low for a period of 64 us.
- After the 64-µs period has expired, the LDO voltage will be checked and PWRGD will be held low until the LDO voltage has recovered.

The voltage regulator also has undervoltage protection implemented for both the input voltage (PVDD) and output voltage (VREG).

## **7.3.10 Protection Features**

*Fault / Warning Classes and [Recovery](#page-28-1)* summarizes the protection features, fault responses, and recovery sequences.

## *7.3.10.1 Fault and Protection Handling*

The DRV8305 handles fault (latched fault) and warnings (unlatched faults) separately. Both latched and unlatched faults are reported in status registers and can be read through SPI.

- A latched nFAULT pin indicates an error event has occurred that has caused part of the gate driver to shut down and force outputs to a safe state (external FETs in high impedance).
	- A latched fault is indicated by the nFAULT pin going low (and staying low) and reporting the details of the fault in the status registers (0x02 and 0x03). The appropriate recovery sequence must be performed in order to reset the latched fault. In addition, the register (0x01) contains a single status bit if any latched faults are detected.
	- The nFAULT pin will stay low until the appropriate recovery sequence is performed.

TI recommends to inspect the system and board when a latched nFAULT faults occurs.

- An unlatched warning on nFAULT pin indicates that an event that requires a warning to be communicated has occurred.
	- An unlatched fault is indicated by the nFAULT pin going low for a period of 64 µs, reporting the warning and then recovering back high for a period of 64 µs before reporting any subsequent errors.
	- When a warning has been read by SPI through the warning register (0x01), that same warning will not be reported through nFAULT again unless that warning or condition passes and then reoccurs. However, the SPI registers will continue to report the latest status of the condition even after it has been cleared by the read, that is, if the condition has cleared, then the warning will clear in the SPI registers. Note that if the microprocessor does not read the warning, then the nFAULT pin will continue to toggle.
	- In case another warning or warnings are received during the 64-µs period but after the warning register has been read, then after the expiration of 64 us, the nFAULT pin will go high for another 64 us and then report those warning or warnings by going low for another 64 µs.
	- If a latched fault occurs during a period where nFAULT is low, then the nFAULT pin will stay low.

Note that nFAULT is an open-drain signal and must be pulled up through an external resistor.

## *7.3.10.2 Shoothrough Protection*

DRV8305 integrates analog and digital monitors to prevent shoot-through in the external FETs.

- An Internal handshake through analog comparators is performed between high-side and low-side FETs during switching transition.
- A minimum dead time (digital) of 40 ns is always inserted after a successful handshake. This digital dead-time is programmable and is in addition to the time taken for the handshake.

## *7.3.10.3 VDS Sensing – External FET Protection and Reporting (OC Event)*

To protect the external FETs from damage due to high currents,  $V_{DS}$  sensing circuitry is implemented in the DRV8305.

The  $V_{DS}$  sensing is implemented for both the high-side and low-side MOSFET through these pins:

- High-side MOSFET:  $V_{DS}$  measured between VDRAIN and SHX pins
- Low-side MOSFET:  $V_{DS}$  measured between SHX and SLX pins

Based on  $R_{DS(on)}$  of the power MOSFETs and the maximum allowed  $I_{DS}$ , a voltage threshold can be calculated, which when exceeded, triggers the  $V_{DS}$  protection feature.

This voltage threshold level is programmable through SPI command and may be programmed during operation if needed.

The  $V_{DS}$  protection logic also has an adjustable blanking time and deglitch time to prevent false trips.

 $V_{DS}$  blanking time (t<sub>BLANK</sub>): This time is inserted digitally and is programmable. The t<sub>BLANK</sub> time is a delay inserted at each output after that particular output has been commanded to turn ON. During  $t_{BLANK}$  time, the VDS comparators are not being monitored in order to prevent false trips when the FETs first turn ON.

 $V_{DS}$  deglitch time (t<sub>VDS</sub>): This time is inserted digitally and is programmable. The t<sub>VDS</sub> time is a delay inserted after the VDS sensing comparators have tripped to when the protection logic is informed that a VDS event has occurred.

Note that the dead time and blanking time are overlapping counters as shown in [Figure](#page-23-0) 9



**Figure 9. VDS Protection Timing**

<span id="page-23-0"></span>Three overcurrent responses are possible depending on the configuration option selected through SPI.

 $V_{DS}$  event latch shutdown mode

When a VDS event occurs, device will pull all outputs low in order to take all six external FETs into highimpedance mode. The Fault will be reported on nFAULT and details of the FET that reported the fault can be read back through SPI.

- V<sub>DS</sub> event Reporting only mode In this mode, VDS event will be reported on the nFAULT pin and the SPI register. Gate drivers will continue to operate.
- $V_{DS}$  event disable mode Device ignores all the  $V_{DS}$  event detections and does not report them.



## *7.3.10.4 Low-Side Source Monitoring (SNS\_OCP)*

The DRV8305 monitors the voltage on the SLX pins for high-current events like phase shorts that may cause the voltage on those pins to exceed 2 V. The device will put the FETs into a high-impedance state to avoid damage.

## **7.3.11 Undervoltage Reporting and Undervoltage Lockout (UVLO) Protection**

The DRV8305 implements appropriate undervoltage responses in order to protect the system. *Fault / [Warning](#page-28-1) Classes and [Recovery](#page-28-1)* lists the details of the monitors and their response and recovery sequences.

Under-voltage is monitored on PVDD, AVDD, VCPH, and VCP\_LSD.

The UVLO protection fault may be completely disabled for the PVDD undervoltage condition using a SPI register command. In this case, the fault is still reported in the register.

The UVLO protection may never be completely disabled for the VCPH or VCP LSD in OPERATING mode because this may indicate a short condition that could damage the DRV8305.

## *7.3.11.1 Battery Overvoltage Protection (PVDD\_OV)*

The DRV8305 implements appropriate overvoltage responses in order to protect the system.

PVDD is monitored for overvoltage conditions. If the overvoltage threshold is tripped, a warning is issued and the event is reported in the status registers. The device takes no action.

## *7.3.11.2 Charge Pump Overvoltage Protection (VCPH\_OV/VCP\_LSD\_OV)*

If VCPH or VCP\_LSD exceed the overvoltage threshold due to potential issue related to the charge pumps (for example, short of external charge pump capacitor or charge pump, an overvoltage fault is triggered).

## *7.3.11.3 Overtemperature (OT) Warning and Protection*

A multi-level temperature detection circuit is implemented:

- Flag Level 1: Level 1 overtemperature flag. No warning is reported on nFAULT. A real-time register bit is set to indicate flag and can be read through SPI.
- Flag Level 2: Level 2 overtemperature flag. No warning is reported on nFAULT. A real-time register bit is set to indicate flag and can be read through SPI.
- Flag Level 3: Level 3 overtemperature flag. No warning is reported on nFAULT. A real-time register bit is set to indicate flag and can be read through SPI.
- Flag Level 4: Level 4 overtemperature flag. No warning is reported on nFAULT. A real-time register bit is set to indicate flag and can be read through SPI.
- Warning Level: Overtemperature warning only. Warning is reported on nFAULT for 64 µs and can be read through SPI.
- Fault Level: Overtemperature fault and latched shut down of gate driver and charge pump Fault will be reported to nFAULT pin.

SPI operation is still available and register settings will be retained in the device during OTSD operation as long as PVDD is still within defined operation range.

The details of the fault will be reported into a register that can be read back through SPI.

### *7.3.11.4 dV/dt Protection*

The DRV8305 gate driver implements a strong pulldown scheme for preventing dV/dt turn on of external FETs. After a FET has been turned off using the selected sink slew rate setting, the internal state machine will turn on a stronger pulldown if it senses that the opposite FET on that phase has been commanded to turn on. This allows the systems designer to decouple the optimum slew rate setting selection for EMI and power from the pull down required to prevent dV/dt turn on.

### *7.3.11.5 VGS Protection*

The DRV8305 gate driver uses a multilevel level protection scheme to protect the external FET from VGS voltages that may damage the gate of the external FET.

Copyright © 2015, Texas Instruments Incorporated 25



The device integrates VGS clamps inside the gate driver that will turn on when the GHX voltage exceeds SHX voltage by a value that could be damaging to the FETs. If the voltage continues to rise, in spite of the clamps turning on, the TDRIVE architecture ensures that the energy through the clamps is limited. If the high VGS voltage is due to an abnormal condition on the charge pump, the charge pump overvoltage fault will trip in order to protect the FETs from damage.

## *7.3.11.6 Gate Driver Faults*

The DRV8305 protects against abnormal short to battery or short to ground conditions on the gate driver outputs that could result in an incorrect state of the gate driver outputs. The gate driver integrates VGS comparators that check the status of the gate driver output against the commanded PWM signal to ensure that they match. This comparison occurs shortly after the expiration of the TDRIVE time. If the comparison indicates a mismatch, a gate driver fault is indicated.

## *7.3.11.7 Reverse Battery Protection*

The VCPH pin on the DRV8305 is designed to be able to supply an external load of up to 10 mA. This feature allows implementation of an external reverse battery protection scheme using a MOS and a BJT. The MOS gate can be driven through VCP through a current limiting resistor to limit the current drawn from VCP. The current limit resistor must be sized not to exceed the maximum external load on VCPH.

The VDRAIN pin (sense) may also be protected against negative transients on it by use of a current limiting resistor. The current limit resistor must be sized not to exceed the maximum current load on the VDRAIN pin.



**Figure 10. Typical Scheme for Reverse Battery Protection Using VCPH**



### **[www.ti.com.cn](http://www.ti.com.cn)** ZHCSE35 –AUGUST 2015

## *7.3.11.8 MCU Watchdog*

An MCU watchdog function may be enabled to ensure that the external controller that is instructing the DRV8305 is active and not in an unknown state.

SPI Watchdog must be enabled by writing a 1 to the WD EN bit through SPI (default is disabled = 0).

When the SPI watchdog is enabled, an internal timer starts to countdown to an interval set by WD\_dly bit.

To reset the watchdog, the address 0x01 (Status register) must be read by the microcontroller within the interval set by the register WD\_dly.

If the timer is allowed to expire without the address 0x01 being read, the WD fault will get enabled.

Response to this fault is as follows:

- A Latched + PWRGD fault occurs on the DRV8305 and gate drivers are put into a safe state. The appropriate recovery sequence must be performed.
- PWRGD pin is taken low for 64 us and then back high in order to reset the microcontroller.
- nFAULT is asserted
- WD\_EN bit is cleared
- Report that the watchdog had expired through SPI bit WD\_FAULT
- TI recommends that if the watchdog function is being used, the MCU software routine reads the status registers as part of its recovery or power-up routine in order to know whether a WD\_FAULT had previously occurred.

Note that the fault results in clearing of the WD\_EN bit and it will have to be set again to resume watchdog functionality.

### **7.3.12 Pin Control Functions**

## *7.3.12.1 EN\_GATE*

EN\_GATE low is used to put the gate driver into standby mode. Note that EN\_GATE has no effect on the LDO voltage regulator. When EN\_GATE is low, the device will always put the MOSFET output stage to high impedance as long as PVDD is still present. EN\_GATE is also used to reset the IC.

It is not possible to enter SLEEP mode without taking EN\_GATE low and entering STANDBY mode first.

TI recommends to take EN\_GATE for at least greater than 25 µs when it is asserted low to go into standby mode.

### *7.3.12.2 SPI Pins*

SDO pin has to be tri-state, so a data bus line can be connected to multiple SPI slave devices. SCS pin is active low. When SCS is high, SDO is at high-impendence mode.

Ensure that SDO pin is always configured in the system as an output from DRV8305.

SDO pin must never be driven to ensure correct operation of DRV8305. SDO is referrenced to the VREG voltage.

**[DRV8305](http://www.ti.com.cn/product/cn/drv8305?qgpn=drv8305)**

Texas<br>Instruments





## **Table 5. Fault / Warning Device Status**

## <span id="page-28-1"></span>**7.3.13 Fault / Warning Classes and Recovery**

## *7.3.13.1 Reg 09h CLR\_FLTS*

When CLR\_FLTS bit is set to 1, all expired faults (latch/warn) will be cleared from the SPI status register. Also, the nFAULT pin will be released on the event of an expired Latched fault. CLR\_FLTS provides a software reset option to DRV8305. The effect on nFAULT pin and SPI status registers is the same as pulling EN\_GATE pin low and taking it HIGH.

CLR\_FLTS bit self clears to 0 after SPI status register is reset and nFAULT pin is released.

| <b>CLASS</b>              | <b>nFAULT</b>                 | <b>PWRGD</b>                     | <b>SPI REPORT</b> | <b>DEVICE RECOVERY SEQUENCE</b>                                                                             | <b>SPI REPORT</b><br><b>RECOVERY</b>                           |  |
|---------------------------|-------------------------------|----------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|
| Latched                   | Low                           | No action                        | Yes               | Toggle EN_GATE (Faults clear on<br>rising edge of EN GATE)<br><b>OR</b><br>Write Reg 09h CLR FLTS bit set 1 | Bit clears only on<br>successful fault<br>recovery             |  |
| Warning                   | Toggles with 64-<br>us period | No action                        | Yes               | Read SPI status register 0x01 to<br>acknowledge warning (otherwise<br>nFAULT will continue to toggle)       | Bit clears on register<br>read only if condition<br>has passed |  |
| Report only (VDS<br>mode) | Toggles with 64-<br>us period | No action                        | Yes               | Read SPI status register 0x01 to<br>acknowledge warning (otherwise<br>nFAULT will continue to toggle)       | Bit clears on register<br>read only if condition<br>has passed |  |
| Real time                 | No action                     | No action                        | <b>Yes</b>        | Read SPI register to capture real<br>time status                                                            | Bit clears after<br>condition has passed                       |  |
| Not reported              | No action                     | No action                        | No.               | None                                                                                                        | None                                                           |  |
| Latched +<br><b>PWRGD</b> | Low                           | Low for minimum<br>of $64 \mu s$ | Yes               | Toggle EN_GATE (Faults clear on<br>rising edge of EN GATE)<br>OR.<br>Write Reg 09h CLR FLTS bit set 1       | Bit clears only on<br>successful fault<br>recovery             |  |

**Table 6. Fault / Warning Reporting and Handling**

## <span id="page-28-0"></span>**7.4 Device Functional Modes**

## **7.4.1 Power-Up and Operating States Hardware Configuration for VREG/VREF**

Hardware configuration is not required. Voltage regulator voltage (3.3 or 5 V or disabled) is based on orderable part number.

## *7.4.1.1 POWER Up*

During power-up, all internal circuits are enabled. The VREG will also be enabled based on the hardware configuration (see *Voltage [Regulator](#page-37-0) Control (address = 0xB)* section). All gate drive outputs are held low and the nFAULT pin is taken low by the IC while power up is being executed.

## *7.4.1.2 STANDBY State*

After the startup sequence is completed and the PVDD voltage is above  $V_{PVDD-UVLO2}$ , the DRV8305 will indicate successful and fault-free power up of all circuits by releasing the nFAULT pin.

The device will also enter STANDBY state any time that EN\_GATE is taken low or a latched fault occurs.

Gate driver always has control of the power FETs even in STANDBY state.

TI recommends to set up the device control registers through SPI in the STANDBY state.

## *7.4.1.3 OPERATING State*

Normal operation of the gate driver and current shunt amplifiers can be initiated by taking EN\_GATE from a low state to a high state. In this state the charge pump is powered up and the driver is ready for operation.



## **Device Functional Modes (continued)**

## *7.4.1.4 SLEEP State*

The SLEEP state is invoked by issuing a SLEEP command through SPI. After the SLEEP command is received, the VREG and the gate driver safely power down internally after a programmable delay.

The DRV8305 can then only be enabled through the WAKE pin which is a high-voltage-tolerant input pin.

For the DRV8305 to be brought out of SLEEP, the WAKE pin must be at a voltage greater than 3 V. This allows the WAKE to be driven, for example, directly by the battery through a switch, through the inhibit pin (INH) on standard LIN interface or through standard digital logic. The WAKE pin will only react to a wake-up command if PVDD > V<sub>PVDD\_UVLO2</sub>.

After the DRV8305 is out of SLEEP mode, all activity on the WAKE pin is ignored.

SLEEP state erases the values in the SPI control registers. TI does not recommend to write through SPI in SLEEP state.



## <span id="page-30-0"></span>**7.5 Programming**

## **7.5.1 SPI Communication**

## *7.5.1.1 SPI*

SPI is used to set device configuration, operating parameters, and read out diagnostic information. The DRV8305 SPI operates in slave mode.

The SPI input data (SDI) word consists of a 16-bit word with 11-bit data and 5-bit (MSB) command. The SPI output data (SDO) word consists of 11-bit register data. (The first 5 bits (MSB) are to be ignored.)

A valid frame must meet following conditions:

- Clock must be low when nSCS goes low.
- It should have 16 full clock cycles.
- Clock must be low when nSCS goes high.

Data is always shifted out on the rising edge of the clock in the same frame following the 5-bit MSB.

Data is always sampled on the falling edge of the clock in the same frame following the 5-bit MSB.

When SCS is asserted high, any signals at the SCLK and SDI pins are ignored, and SDO is forced into a highimpedance state. When SCS transitions from HIGH to LOW, SDO is enabled and the SPI response word loads into the shift register based on 5-bit command.

The SCLK pin must be low when SCS transitions low. While SCS is low, at each rising edge of the clock, the response bit is serially shifted out on the SDO pin with MSB shifted out first.

While SCS is low, at each falling edge of the clock, the new control bit is sampled on the SDI pin. The SPI command bits are decoded to determine the register address and access type (read or write). The MSB will be shifted in first. If the word sent to SDI is less than 16 bits or more than 16 bits, it is considered a frame error and the data will not be written into the destination address. If it is a write command, the data will be ignored.

For a write command, the existing data in the register being written to is shifted out on SDO following the 5-bit MSB.

SCS should be taken high for at least 500 ns between frames.

## *7.5.1.2 SPI Format*

SPI input data control word is 16-bit long, consisting of:

- 1 read or write bit W [15]
- 4 address bits A [14:11]
- 11 data bits D [10:0]

SPI output data response word is 11-bit long (first 5 bits are ignored) and its content is the content of the register being accessed

For a Write transaction: The response word is the data currently in the register being written to.

For a Read Command: The response word is the data currently in the register being read.

### **Table 7. SPI Input Data Control Word Format**



### **Table 8. SPI Output Data Response Word Format**



## **[DRV8305](http://www.ti.com.cn/product/cn/drv8305?qgpn=drv8305)**

ZHCSE35 –AUGUST 2015 **[www.ti.com.cn](http://www.ti.com.cn)**

## **7.6 Register Maps**

<span id="page-31-0"></span>

## **Table 9. Register Map**



## **7.6.1 Read / Write Bit**

The MSB bit of SDI word (W0) is read/write bit. When W0 = 0, input data is a write command; when W0 = 1, input data is a read command, and the register value will send out on the same word cycle from SDO from D10 to D0.

## **7.6.2 Status Registers**

Status registers are used to report warning, fault conditions and provide a means to prevent timing out of the watchdog timer. Status registers are read only registers.

### **7.6.3 0x1 Warning and Watchdog Reset**



## **Table 10. Warning and Watchdog Reset Register Description**

## **7.6.4 0x2 OV/VDS Faults**



## **Table 11. OV/VDS Faults Register Description**

**EXAS NSTRUMENTS** 

## **7.6.5 0x3 IC Faults**



## **Table 12. IC Faults Register Description**

## **7.6.6 0x4 Gate Driver VGS Faults**

## **Table 13. Gate Driver VGS Faults Register Description**





## **7.6.7 Control Registers**

Control registers are used to set the user parameter for DRV8305. The default values are shown in bold.

- Control registers may be read and do not clear on read or EN\_GATE resets
- Control registers are cleared to default values on power up
- Control registers are cleared to default values when the device enters SLEEP mode

## *7.6.7.1 HS Gate Driver Control (address = 0x5)*





## *7.6.7.2 LS Gate Driver Control (address = 0x6)*

## **Table 15. LS Gate Driver Control Register Description**



Texas **NSTRUMENTS** 

## *7.6.7.3 Gate Drive Control (address = 0x7)*



## **Table 16. Gate Drive Control Register Description**



## *7.6.7.4 IC Operation (address = 0x9)*







## *7.6.7.5 Shunt Amplifier Control (address = 0xA)*



## **Table 18. Shunt Amplifier Control Register Description**

## <span id="page-37-0"></span>*7.6.7.6 Voltage Regulator Control (address = 0xB)*

## **Table 19. Voltage Regulator Control Register Description**





## *7.6.7.7 VDS Sense Control (address = 0xC)*



## **Table 20. VDS Sense Control Register Description**

**EXAS NSTRUMENTS** 

## <span id="page-39-0"></span>**8 Application and Implementation**

### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## <span id="page-39-1"></span>**8.1 Application Information**

The DRV8305 is a gate driver IC designed to drive a 3-phase BLDC motor in combination with external power MOSFETs. The device provides a high level of integration with three half-bridge gate drivers, three current shunt amplifiers, adjustable slew rate control, logic LDO, and a suite of protection features.



## **8.2 Typical Application**

The following design is a common application of the DRV8305.

<span id="page-40-0"></span>



## **8.2.1 Design Requirements**



## **Table 21. Design Parameters**

## **8.2.2 Detailed Design Procedure**

## *8.2.2.1 Gate Drive Average Current*

The gate drive supply (VCP) of the DRV8305 is capable of delivering up to 30 mA (RMS) of current to the external power MOSFETs. The charge pump directly supplies the high-side N-channel MOSFETs and a 10-V LDO powered from VCP supplies the low-side N-channel MOSFETs. The designer can determine the approximate RMS load on the gate drive supply through the following equation.

Gate Drive RMS Current = MOSFET  $Q_0 \times$  Number of Switching MOSFETs  $\times$  Switching Frequency (2)

Example: 36 nC (Q<sub>G</sub>)  $\times$  6 (N<sub>SW</sub>)  $\times$  45 kHz (f<sub>SW</sub>) = 9.72 mA

Note that this is only a first-order approximation.

## *8.2.2.2 MOSFET Slew Rates*

The rise and fall times of the external power MOSFET can be adjusted through the use of the DRV8305 IDRIVE setting. A higher IDRIVE setting will charge the MOSFET gate more rapidly where a lower IDRIVE setting will charge the MOSFET gate more slowly. System testing requires fine tuning to the desired slew rate, but a rough first-order approximation can be calculated as shown in the following.

MOSFET Slew Rate = MOSFET  $Q_{GD}$  / IDRIVE Setting (3)

Example: 9 nC  $(Q_{GD})$  / 50 mA (IDRIVEP) = 180 ns

## *8.2.2.3 Overcurrent Protection*

The DRV8305 provides overcurrent protection for the external power MOSFETs through the use of VDS monitors for both the high-side and low-side MOSFETs. These are intended for protecting the MOSFET in overcurrent conditions and are not for precise current regulation.

The overcurrent protection works by monitoring the VDS voltage drop of the external MOSFETs and comparing it against the internal VDS\_LEVEL set through the SPI registers. The high-side VDS is measured across the VDRAIN and SH\_X pins. The low-side VDS is measured across the SH\_X and SL\_X pins. If the VDS voltage exceeds the VDS\_LEVEL value, the DRV8305 will take action according to the VDS\_MODE register.

The overcurrent trip level can be determined with the MOSFET  $R_{DS(0n)}$  and the VDS\_LEVEL setting.

Overcurrent Trip = VDS Level (VDS\_LVL) / MOSFET  $R_{DS(on)}(R_{DS(on)})$  (4)



Example: 0.197 V (VDS\_LVL) / 4.1 mΩ (R<sub>DS(ON)</sub>) = 48 A

### *8.2.2.4 Current Sense Amplifiers*

The DRV8305 provides three bidirectional low-side current shunt amplifiers. These can be used to sense the current flowing through each half-bridge. If individual half-bridge sensing is not required, a single current shunt amplifier can be used to measure the sum of the half-bridge current. Use this simple procedure to correctly configure the current shunt amplifiers.

- 1. Determine the peak current that the motor will demand (IMAX). This demand depends on the motor parameters and the application requirements. IMAX in this example is 14 A.
- 2. Determine the available voltage output range for the current shunt amplifiers. This will be the  $\pm$  voltage around the amplifier bias voltage (VBIAS). In this case VBIAS = 1.65 V and a valid output voltage is 0 to 3.3 V. This gives an output range of ±1.65 V.
- 3. Determine the sense resistor value and amplifier gain settings. The sense resistor value and amplifier gain have common tradeoffs. The larger the sense resistor value, the better the resolution of the half-bridge current. This comes at the cost of additional power dissipated from the sense resistor. A larger gain value allows for the use of a smaller resolution, but at the cost of increased noise in the output signal and a longer settling time. This example uses a 5-mΩ sense resistor and the minimum gain setting of the DRV8305 (10 V/V). These values allow the current shunt amplifiers to measure ±33 A across the sense resistor.

**[DRV8305](http://www.ti.com.cn/product/cn/drv8305?qgpn=drv8305)** ZHCSE35 –AUGUST 2015 **[www.ti.com.cn](http://www.ti.com.cn)**



## **8.2.3 Application Curves**





## <span id="page-44-0"></span>**9 Power Supply Recommendations**

## <span id="page-44-1"></span>**9.1 Bulk Capacitance**

Having appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including the:

- Highest current required by the motor system
- Power supply's capacitance and ability to source or sink current
- Amount of parasitic inductance between the power supply and motor system
- Acceptable voltage ripple
- Type of motor used (brushed DC, brushless DC, stepper)
- Motor braking method

The inductance between the power supply and motor drive system will limit the rate current can change from the power supply. If the local bulk capacitance is too small, the system will respond to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate-sized bulk capacitor.



**Figure 16. Example Setup of Motor Drive System With External Power Supply**

The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.

**[DRV8305](http://www.ti.com.cn/product/cn/drv8305?qgpn=drv8305)** ZHCSE35 –AUGUST 2015 **[www.ti.com.cn](http://www.ti.com.cn)**

## <span id="page-45-0"></span>**10 Layout**

## <span id="page-45-1"></span>**10.1 Layout Guidelines**

Use the following layout recommendations when designing a PCB for the DRV8305.

- The DVDD and AVDD 1-µF bypass capacitors should connect directly to the adjacent GND pin to minimize loop impedance for the bypass capacitor.
- The CP1 and CP2 0.047-μF flying capacitors should be placed directly next to the DRV8305 charge pump pins.
- The VCPH 2.2-μF and VCP LSD 1-μF bypass capacitors should be placed close to their corresponding pins with a direct path back to the DRV8305 GND net.
- The PVDD 4.7-μF bypass capacitor should be placed as close as possible to the DRV8305 PVDD supply pin.
- Use the proper footprint as shown in the [机械、封装和可订购信息](#page-46-5) section.
- Minimize the loop length for the high-side and low-side gate drivers. The high-side loop is from the DRV8305 GH\_X to the power MOSFET and returns through SH\_X. The low-side loop is from the DRV8305 GL\_X to the power MOSFET and returns through SL\_X.

## **10.2 Layout Example**

<span id="page-45-2"></span>

**Figure 17. Layout Recommendation**



## <span id="page-46-0"></span>**11** 器件和文档支持

## <span id="page-46-1"></span>**11.1** 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## <span id="page-46-2"></span>**11.2** 商标

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## <span id="page-46-3"></span>**11.3** 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损 伤。

## <span id="page-46-4"></span>**11.4 Glossary**

[SLYZ022](http://www.ti.com/cn/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## <span id="page-46-5"></span>**12** 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不 对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com 10-Dec-2020

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**7 x 7, 0.5 mm pitch** QUAD FLATPACK

## **GENERIC PACKAGE VIEW**

**PHP 48 TQFP - 1.2 mm max height** 

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **PHP0048N PowerPAD HTQFP - 1.2 mm max height** TM

PLASTIC QUAD FLATPACK

**PACKAGE OUTLINE**



### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MS-026.
- 5. Feature may not be present.



## **EXAMPLE BOARD LAYOUT**

## **PHP0048N** PowerPAD™ HTQFP - 1.2 mm max height

PLASTIC QUAD FLATPACK



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. See technical brief, Powerpad thermally enhanced package, Texas Instruments Literature No. SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.
- 10. Size of metal pad may vary due to creepage requirement.



## **EXAMPLE STENCIL DESIGN**

## **PHP0048N** PowerPAD™ HTQFP - 1.2 mm max height

PLASTIC QUAD FLATPACK



NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



## 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI [的销售条款或](https://www.ti.com.cn/zh-cn/legal/terms-conditions/terms-of-sale.html) [ti.com](https://www.ti.com) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司