HD3SS2522 ZHCSDQ8-APRIL 2015 # HD3SS2522 具有 DFP 控制器的 USB Type-C SS MUX # 1 特性 - 符合 USB Type-C 规范 1.0 - 模式配置 - 仅主机 下行端口 (DFP) - 通道配置 (CC) - USB 端口连接检测 - 电缆方向检测 - Type-C 电流模式(默认、中等和高) - 电源电压: 3.3V ± 10% - 用于 USB 3.1 信号传输的 2:1 复用器 (Mux) 解决方案 - 运行速率高达 10Gbps, -3dB 带宽 (BW) 宽达 8GHz - 出色动态特性(2.5GHz 时) - 串扰 = -39dB - 断开隔离 = -22dB - 插入损耗 = -1.2dB - 输入回波损耗 = -12dB - 低功耗:激活模式为 2mW;待机模式为 50μW # 2 应用 - 台式机和笔记本电脑 - USB Type-C DFP 应用 - 主板 - 4 简化电路原理图 # 3 说明 HD3SS2522 是一款配有 DFP CC 逻辑的 2:1 USB 复用器。 根据 USB Type-C 规范,HD3SS2522 用作 DFP。 CC 逻辑块通过监视 CC1 和 CC2 引脚的电压来确定何时连接了 USB 端口。 连接 USB 端口后,CC 逻辑还将确定电缆方向并相应地配置 USB SS 复用器。 HD3SS2522 通过 VBUS\_EN 信号来控制传统电源开关,从而为 VBUS 提供 5V 电压。 此外,该器件还可提供相应的控制信号,从而为生态系统实现 USB Type-C 提供 5V VCONN 电源。 该器件具有出色的动态特性,可在信号眼图衰减最小的情况下实现高速转换,并且附加抖动极少。此外,该 器件在待机模式下具有较低的电流消耗。 ## 器件信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸(标称值) | | | |-----------|-----------|------------------|--|--| | HD3SS2522 | WQFN (56) | 11.00mm x 5.00mm | | | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 # 目录 | 1 | 特性 | <u></u> 1 | |---|------|-----------------------------------| | 2 | 应用 | [ | | 3 | 说明 | [ 1 | | 4 | | .电路原理图1 | | 5 | | 历史记录 2 | | 6 | Pin | Configuration and Functions3 | | 7 | Spe | cifications5 | | | 7.1 | Absolute Maximum Ratings5 | | | 7.2 | ESD Ratings5 | | | | Recommended Operating Conditions5 | | | 7.4 | Thermal Information5 | | | 7.5 | Electrical Characteristics6 | | | 7.6 | Timing Requirements | | | 7.7 | Switching Characteristics 9 | | 8 | Deta | ailed Description10 | | | 8.1 | Overview 10 | | 8.2 | Functional Block Diagram | . 10 | |------|----------------------------------------------------------------------------------------------------|------------------------------------------------------| | 8.3 | Feature Description | . 11 | | 8.4 | Device Functional Modes | . 11 | | App | lication and Implementation | . 12 | | 9.1 | Application Information | . 12 | | 9.2 | USB Type-C DFP Typical Application | . 12 | | Pow | er Supply Recommendations | 15 | | Lay | out | . 15 | | 11.1 | Layout Guidelines | . 15 | | 11.2 | Layout Example | . 16 | | | :和文档支持 | . 17 | | 12.1 | 商标 | . 17 | | 12.2 | 静电放电警告 | . 17 | | 12.3 | 术语表 | . 17 | | 机械 | 、封装和可订购信息 | . 17 | | | 8.3<br>8.4<br><b>App</b><br>9.1<br>9.2<br><b>Pow</b><br>11.1<br>11.2<br>器件<br>12.1<br>12.2<br>12.3 | 8.2 Functional Block Diagram 8.3 Feature Description | # 5 修订历史记录 | 日期 | 修订版本 | 注释 | |------------|------|-------| | 2015 年 4 月 | * | 首次发布。 | www.ti.com.cn ZHCSDQ8 – APRIL 2015 # 6 Pin Configuration and Functions #### **Pin Functions** | | PIN | 1/0 | DESCRIPTION | | | |----------|-----|-----|------------------------------------------------------------------------|--|--| | NAME NO. | | 1/0 | DESCRIPTION | | | | A0p | 2 | I/O | Port A0, High Speed Positive Signal | | | | A0n | 3 | I/O | Port A0, High Speed Negative Signal | | | | A1p | 5 | I/O | Port A1, High Speed Positive Signal | | | | A1n | 6 | I/O | Port A1, High Speed Negative Signal | | | | В0р | 48 | I/O | Port B0, High Speed Positive Signal | | | | B0n | 47 | I/O | Port B0, High Speed Negative Signal | | | | В1р | 46 | I/O | Port B1, High Speed Positive Signal | | | | B1n | 45 | I/O | Port B1, High Speed Negative Signal | | | | C0p | 44 | I/O | Port C0, High Speed Positive Signal | | | | C0n | 43 | I/O | Port C0, High Speed Negative Signal | | | | C1p | 42 | I/O | Port C1, High Speed Positive Signal | | | | C1n | 41 | I/O | Port C1, High Speed Negative Signal | | | | CC_IN | 18 | I/O | Selected CC signal back to the device as input - connect to CC_OUT pin | | | # Pin Functions (continued) | P | IN | | | | | | |----------------------------|----------------------------------|-----|-----------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------|--| | NAME | NO. | I/O | | DESCRIPTION | | | | CC_OUT | 11 | I/O | Selected CC signal as output | it - connect to CC_IN pin | | | | CC_SEL_IN | 12 | Ι | CC Signal select pin input - | Connect to CC_SEL_OUT | | | | CC_SEL_OUT | 19 | 0 | CC Signal select pin output | - Connect to CC_SEL_IN | | | | CC_OEn_IN | 9 | I | Active Low CC MUX Enable | input – connect to CC_OEn_C | DUT | | | CC_OEn_OUT /<br>VconnEnPol | 32 | I/O | | | | | | CC1 | 37 | I/O | USB Type-C configuration channel for position 1 | | | | | CC2 | 35 | I/O | USB Type-C configuration c | hannel for position 2 | | | | GND | 33 , 39, 53 | G | Ground | | | | | GPIO1 | 28 | I/O | GPIO or SCL for FW update | | | | | GPIO2 | 29 | I/O | GPIO or SDA for FW update | ) | | | | | | | IMODE1 | IMODE2 | Current Mode | | | | | | Low | Low | Default | | | IMODE1<br>IMODE2 | 26<br>27 | 1 | Low | High | Mid (1.5 A) | | | IIVIODEZ | | | High | Low | Reserved | | | | | | High | High | High (3A) | | | MODE_LED | 15 | 0 | High when UFP attach detec | cted | | | | NC | 1, 24, 49, 50, 51,<br>54, 55, 56 | | Not connected | | | | | RST | 30 | Ι | CC Controller Reset | | | | | RSVD | 10, 25, 31, 36, 38 | I/O | Reserved | | | | | SS_OEn_IN | 8 | I | Active Low SS MUX Enable | input - connect to SS_OEn_C | DUT | | | SS_OEn_OUT /<br>VBUSEnPol | 34 | I/O | Active Low SS MUX Enable upon reset to set the polarity 0 = VBUS_EN polarity is act 1 = VBUS_EN polarity is act | ive high. | IN. The pin is also sampled | | | SS_SEL_IN | 7 | I | SS Port select pin input – Co | onnect to SS_SEL_OUT | | | | SS_SEL_OUT | 20 | 0 | SS Port select pin output – 0 | Connect to SS_SEL_IN | | | | VBUS_EN | 21 | 0 | Active low: Low when UFP a VBUS power switch. | attach detected. Open drain ou | tput. This signal drives | | | VBUS_FAULT# | 16 | 1 | VBUS Fault signal in from V | BUS Power switch. Active low. | | | | VCC | 4 , 13, 14, 40, 52 | Р | 3.3V Power | | | | | VCONN_FAULT# | 17 | 1 | VCONN Fault signal in from VCONN switches. Active low. | | | | | VCTRL1 | 22 | 0 | Active low open drain contro | ol output for VCONN switch for | CC1 | | | VCTRL2 | 23 | 0 | Active low open drain contro | ol output for VCONN switch for | CC1 | | # 7 Specifications www.ti.com.cn # 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |--------------------------|--------------------------------------------------------------------|------|----------------|------| | Power supply voltage ran | Power supply voltage range, V <sub>CC</sub> | | 4 | | | Valtage Dongs | Differential I/O (High bandwidth signal path, AxP/N, BxP/N, CxP/N) | -0.4 | 2.4 | V | | Voltage Range | Control Pins and Single Ended I/Os including CC1 and CC2 | -0.4 | $V_{CC} + 0.4$ | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |------------------|--------------------------------|------------------------------------------------------|------|-----|-----------------|----------| | $V_{CC}$ | Supply voltage | | 3 | 3.3 | 3.6 | V | | $V_{IH}$ | Input high voltage | Control/Status pins | 2 | | $V_{CC}$ | V | | $V_{IL}$ | Input low voltage | Control/Status pins | -0.1 | | 0.8 | V | | $V_{I/O(Diff)}$ | Differential voltage | Switch I/O diff voltage | 0 | | 1.6 | $V_{PP}$ | | $V_{I/O(CM)}$ | Common voltage | Switch I/O common mode voltage | 0 | | 2 | V | | V <sub>I/O</sub> | Input / output voltage | CC_OUT, CC_IN, and selected CC pin for configuration | 0 | | V <sub>CC</sub> | V | | $V_{IN}$ | Input voltage | Selected CC pin for VCONN | 0 | | 5.5 | V | | T <sub>A</sub> | Operating free-air temperature | HD3SS2522RHU | 0 | | 70 | °C | #### 7.4 Thermal Information | | | HD3SS2521A | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RHU | UNIT | | | | 56 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 31.6 | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 15.9 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 8.5 | 0000 | | ΨЈТ | Junction-to-top characterization parameter | 0.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 8.5 | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. # TEXAS INSTRUMENTS # 7.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|------------------------|------| | I <sub>CC</sub> | Supply current | V <sub>CC</sub> = 3.6 V,<br>SS_OEn, CC_OEn = GND | | 0.6 | 1 | mA | | I <sub>(STANDBY)</sub> | Standby current | $V_{CC}$ = 3.3 V, SS_OEN, CC_OEn = $V_{CC}$ | | 15 | | μΑ | | VBUS_FA | JLT#, VCONN_FAULT#, IMODE1, IMC | DE2, RST, RSVD, GPIO1, GPIO2 | | | | | | V <sub>IT+</sub> | Positive-going input threshold voltage | | 0.45 x V <sub>CC</sub> | | 0.75 x V <sub>CC</sub> | V | | V <sub>IT-</sub> | Negative-going input threshold voltage | | 0.25 x V <sub>CC</sub> | | 0.55 x V <sub>CC</sub> | V | | V <sub>hys</sub> | nput voltage hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) | V <sub>CC</sub> = 3 V | 0.3 | | 1 | V | | R <sub>PULL</sub> | Pullup/pulldown resistor | Pullup: $V_{IN} = GND$ ,<br>Pulldown: $V_{IN} = V_CC$ , $V_{CC} = 3 V$ | 20 | 35 | 50 | kΩ | | Cı | Input capacitance | V <sub>IN</sub> = GND or V <sub>CC</sub> | | 5 | | pF | | I <sub>LGK</sub> | High-impedance leakage current | $V_{IN}$ = GND or $V_{CC}$ , $V_{CC}$ = 3 V, Pullup/Pulldown disabled | | | ±50 | nA | | VCTRL1, V | CTRL2, VBUS_EN | | | | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL(max)</sub> = 6 mA <sup>(1)</sup> | | GND + 0.3 | | V | | MODE_LE | D | | | | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH(max)} = -6 \text{ mA}^{(1)}$ | | V <sub>CC</sub> - 0.3 | | V | | $V_{OL}$ | Low-level output voltage | $I_{OL(max)} = 6 \text{ mA}^{(1)}$ | | GND + 0.3 | | V | | AxP/N, Bx | P/N, CxP/N | | | | | | | | High immediates leadings assumed | $V_{CC} = 3.6 \text{ V}, V_{IN} = 0 \text{ V}, V_{OUT} = 2 \text{ V}$<br>( $I_{LKG}$ on open outputs Port B and C) | | | 130 | μΑ | | I <sub>LGK</sub> | High-impedance leakage current | $V_{CC}$ = 3.6 V, $V_{IN}$ = 0 V, $V_{OUT}$ = 2 V ( $I_{LKG}$ on open outputs Port A) | | | 4 | μΑ | | CC1, CC2 | | | | | | | | I <sub>LGK</sub> | High-impedance leakage current | $V_{CC} = 3.6 \text{ V}, V_{IN} = 0 \text{ V}, V_{OUT} = 0 \text{ V to 4 V}$ | | | 1 | μΑ | <sup>(1)</sup> The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified. www.ti.com.cn 7.6 Timing Requirements | | | | MIN | NOM | MAX | UNIT | |-----------------|---------------------------------------|--------------------------------|-----|-----|-----|------| | AxP/N, | BxP/N, CxP/N HIGH-BANDWIDTH SI | | | | | | | t <sub>PD</sub> | Switch Propagation Delay | $R_{SC}$ and $R_L = 50 \Omega$ | | | 85 | ps | | t <sub>ON</sub> | SS_SEL_IN -to-Switch t <sub>ON</sub> | D and D 50.0 | | 70 | 250 | ns | | toff | SS_SEL_IN -to-Switch t <sub>OFF</sub> | $R_{SC}$ and $R_L = 50 \Omega$ | | 70 | 250 | ns | Figure 1. Select to Switch $t_{\text{ON}}$ and $t_{\text{OFF}}$ $t_{SK(O)}$ = Difference between $t_{PD}$ for any two pairs of outputs $t_{SK(b-b)} = 0.5 X | (t_4 - t_3) + (t_1 - t_2) |$ - (1) Measurements based on an ideal input with zero intra-pair skew on the input, i.e. the input at A to B/C or the input at B/C to A - (2) Inter-pair skew is measured from lane to lane on the same channel, e.g. C0 to C1 - (3) Intra-pair skew is defined as the relative difference from the p and n signals of a single lane Figure 2. Propagation Delay and Skew www.ti.com.cn 7.7 Switching Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | | | | | |------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------|------|------|--|--|--|--| | AxP/N, BxP/N, CxP/N | | | | | | | | | | | t <sub>SK(O)</sub> | Inter-pair output skew (channel-channel) | $R_{SC}$ and $R_L = 50 \Omega$ | | 20 | ps | | | | | | t <sub>SK(b-b)</sub> | Inter-pair output skew (bit-bit) | | | 8 | ps | | | | | | C <sub>ON</sub> | Outputs ON capacitance | V <sub>IN</sub> = 0 V, outputs open, switch ON | 1.5 | | pF | | | | | | C <sub>OFF</sub> | Outputs OFF capacitance | V <sub>IN</sub> = 0 V, outputs open, switch OFF | 1 | | pF | | | | | | R <sub>ON</sub> | Output ON resistance | $V_{CC} = 3.3 \text{ V}, V_{CM} = 0.5 \text{ V} - 1.5 \text{ V}, I_{O} = -8 \text{ mA}$ | 5 | 8 | Ω | | | | | | ΔR <sub>ON</sub> | On resistance match between channels | $V_{CC} = 3.3 \text{ V}; -0.35 \text{ V} \le V_{IN} \le 1.2 \text{ V};$ | | 2 | Ω | | | | | | | On resistance match between pairs of the same channel | I <sub>O</sub> = -8 mA | | 0.7 | | | | | | | R <sub>(FLAT_ON)</sub> | On resistance flatness [R <sub>ON(MAX)</sub> - R <sub>ON(MIN)</sub> ] | V <sub>CC</sub> = 3.3 V; −0.35 V ≤ V <sub>IN</sub> ≤ 1.2 V | | 1.15 | Ω | | | | | | R <sub>L</sub> | Differential input return loss | f = 2.5 GHz | -12 | | dD | | | | | | | (V <sub>CM</sub> = 0 V) | f = 4 GHz | -11 | dB | | | | | | | X <sub>TALK</sub> | Differential executally ()/ | f = 2.5 GHz | -39 | -39 | | | | | | | | Differential crosstalk (V <sub>CM</sub> = 0 V) | f = 4 GHz | -35 | | dB | | | | | | O <sub>IRR</sub> | Differential off including ()/ | f = 2.5 GHz | -22 | | -10 | | | | | | | Differential off-isolation (V <sub>CM</sub> = 0 V) | f = 4 GHz | -19 | | dB | | | | | | IL | Differential insertion loss | f = 2.5 GHz | -1.1 | | dB | | | | | | | (V <sub>CM</sub> = 0 V) | f = 4 GHz | -1.5 | | | | | | | | BW | Bandwidth | At 3 dB | 6 | | GHz | | | | | # TEXAS INSTRUMENTS # 8 Detailed Description #### 8.1 Overview HD3SS2522 is a 10-Gbps USB mux with Configuration Channel (CC) logic with DFP support. The HD3SS2522 presents itself as a DFP according to the USB Type-C Spec. The CC logic block monitors the CC1 and CC2 pin voltages to determine when a USB port has been attached. Once a USB port has been attached, the CC logic also determines the orientation of the cable and configures the USB SS mux accordingly. The device provides an VBUS\_EN signal to control legacy power switch to provide 5 V to VBUS. The device also provides IOs needed to support 5 V VCONN sourcing for ecosystems implementing USB Type-C. Excellent dynamic characteristics of the device allow high speed switching with minimum attenuation to the signal eye diagram and little added jitter. The device also has low current consumption in Standby mode. ### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Adaptive Common Mode Tracking for USB 3.1 MUX The device provides an integrated USB 3.1 2:1 passive MUX. The MUX provides adaptive common mode tracking allowing RX and TX channels to have different common mode voltage. This feature allows simpler system implementation. #### 8.3.2 DFP-to-UFP Attach/Detach Detection The HD3SS2522 monitors the CC lines as a Type-C DFP port. When the device senses that one of the CC has a resistance to GND, it detects that an UFP is attached. The device provides an emulated ID signal (VBUS EN) in the event of a UFP attach. The device also monitors specified pull down resistor according to Type-C specifications to determine if an active cable is attached. In the event of active cable detection, HD3SS2522 provides necessary control signals for VCONN switches that provide 5-V VCONN power to appropriate CC pin. #### 8.3.3 Plug Orientation/Cable Twist Detection According to USB Type-C specifications plug can be inserted into a receptacle in either one of two orientations. HD3SS2522 monitors for a pull-down resistors from an attached UFP port determining the MUX orientation. #### 8.3.4 VBUS Fault HD3SS2522 does not take any action in case of a VBUS fault. VBUS fault needs to be handled by legacy power management implementations. #### 8.3.5 VCONN Fault If a VCONN fault is determined by the external power switch and fed into the device through VCONN\_FAULT pin, HD3SS2522 will latch it off until the cable is unplugged if there is a fault that does not clear within 5 ms. Which is a sufficient amount of time to charge the 10-µF inrush capacitance. #### 8.4 Device Functional Modes #### 8.4.1 Unattached.DFP State In this state, the HD3SS2522 as a DFP port is waiting to detect the presence of a UFP. The device injects pullup currents to both of the CC lines. #### 8.4.2 Attached.DFP State When HD3SS2522 is in the Attached.DFP state, the port is attached and operating as a DFP. The device continues to monitor the CC pins to make sure the appropriate pin is within vRd range specified by Type-C specification. The device source current on one of the this CC pins and monitor its voltage. The port advertises one of the three levels of VBUS power capability as specified in Type-C spec according to GPIO pins IMODE1 and IMODE2. The device controls the VCONN power switches to apply VCONN to the unused CC pin if the voltage on the unused CC pin is within the vRa range as specified in Type-C specification. # TEXAS INSTRUMENTS # 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 9.1 Application Information The HD3SS2522 is a high speed switch with integrated DFP CC controller. The HD3SS2522 can be implemented in any USB Type-C DFP applications in conjunction with VBUS and VCONN switches. # 9.2 USB Type-C DFP Typical Application This section depicts the typical Type-C system with a USB Host or Hub. The Type C receptacle in this system is a DFP only providing VBUS and VCONN upon the connection of UFP device. The HD3SS2522 DFP CC controller determines the UFP attachment and provides VBUS and VCONN based upon the Type-C specification state diagram and timing definition. This Figure represents high level block diagram of the Type C DFP implementation not a circuit level implementation. Figure 3. USB Type-C DFP ## **USB Type-C DFP Typical Application (continued)** #### 9.2.1 Design Requirements For this design example, use the parameters shown in Table 1. **Table 1. Design Parameters** | PARAMETER | VALUE | |---------------------------------------------|------------| | V <sub>CC</sub> | 3.3 V | | AxP/N, BxP/N, CxP/N V <sub>CM</sub> Voltage | 0 V – 2 V | | CC_IN, CC_OUT, CC1, CC2 | 0 V -3.3 V | | Control Pin Vmax for Low | 0.8 V | | Control Pin Vmax for High | 2 V | #### 9.2.2 Detailed Design Procedure ### 9.2.2.1 USB Type-C Current Advertising HD3SS2522 can be used to advertise USB Type-C current in conjunction with pull up resistors to CC1 and CC2 pins. These pull up resistors must meet the Type C spec requirements. The IMODE1 and IMODE2 setting must match the CC resistor configuration for the current mode: default, mid or high. #### 9.2.2.2 VCONN and VBUS Power Switch Control VCTRL1# and VCTRL2# are outputs from the HD3SS2522 CC controller to enable or disable the VCONN switch based upon the orientation detection, audio accessory termination Ra detection, and/or fault condition. VBUS EN is an output from the HD3SS2522 CC controller to enable VBUS switch. Upon detection of UFP attachment, the VBUS EN is asserted to enable VBUS switch. #### 9.2.2.3 Firmware Upgradability If necessary, the CC controller firmware (FW) can be updated via GPIO1, GPIO2 and SYS\_COM\_REQ. Contact Texas Instruments for further assistance with upgrading the FW. ### 9.2.3 USB Type-C DFP Circuit Schematics with a Type C Receptacle The schematics below depicts the circuit level implementation of the Type C system with HD3SS2522 and a DFP only Type C connector. The system should select a power switch that complies with the Type C specification and application requirements. The power switch can be controlled by the HD3SS2522. See the Detailed Design *Procedure* section of the datasheet for design details. Figure 4. Example Schematics With a Type-C Receptacle 10 Power Supply Recommendations The HD3SS2522 does not have any special requirement for power supply as long as it is within the recommended range. The device also does not have any special reset requirement. # 11 Layout www.ti.com.cn ## 11.1 Layout Guidelines #### 11.1.1 Critical Routes The high speed differential signals must be routed with great care to minimize signal quality degradation between the connector and the source or sink of the high speed signals by following the guidelines provided in this document. Depending on the configuration schemes, the speed of each differential pair can reach a maximum speed of 10 Gbps. These signals are to be routed first before other signals with highest priority. - Each differential pair should be routed together with controlled differential impedance of 85 to 90-Ω and 50-Ω common mode impedance. Keep away from other high speed signals. The number of vias should be kept to minimum. Each pair should be separated from adjacent pairs by at least 3 times the signal trace width. Route all differential pairs on the same group of layers (Outer layers or inner layers) if not on the same layer. No 90 degree turns on any of the differential pairs. If bends are used on high speed differential pairs, the angle of the bend should be greater than 135 degrees. - Length matching: - Keep high speed differential pairs lengths within 5 mil of each other to keep the intra-pair skew minimum. The inter-pair matching of the differential pairs is not as critical as intra-pair matching. The SSTX and SSRX pairs do not have to match while they need to be routed as short as possible. - Keep high speed differential pair traces adjacent to ground plane. - Do not route differential pairs over any plane split. - ESD components on the high speed differential lanes should be placed nearest to the connector in a pass through manner without stubs on the differential path. - For ease of routing, the P and N connection of the USB3.1 differential pairs to the HD3SS2522 pins can be swapped. #### 11.1.2 General Routing/Placement Rules - Route all high-speed signals first on un-routed PCB. The stub on USB2 D+ and D- pairs should not exceed 3.5 mm. - Follow 20H rule (H is the distance to ref-plane) for separation of the high speed trace from the edge of the plane - Minimize parallelism of high speed clocks and other periodic signal traces to high speed lines - All differential pairs should be routed on the top or bottom layer (microstrip traces) if possible or on the same group of layers. Vias should only be used in the breakout region of the device to route from the top to bottom layer when necessary. Avoid using vias in the main region of the board at all cost. Use a ground reference via next to signal via. Distance between ground reference via and signal need to be calculated to have similar impedance as traces. - All differential signals should not be routed over plane split. Changing signal layers is preferable to crossing plane splits. - Use of and proper placement of stitching caps when split plane crossing is unavoidable to account for high-frequency return current path - Route differential traces over a continuous plane with no interruptions. - Do not route differential traces under power connectors or other interface connectors, crystals, oscillators, or any magnetic source. - Route traces away from etching areas like pads, vias, and other signal traces. Try to maintain a 20 mil keepout distance where possible. - Decoupling caps should be placed next to each power terminal on the HD3SS2522. Care should be taken to minimize the stub length of the trace connecting the capacitor to the power pin. - Avoid sharing vias between multiple decoupling caps. # TEXAS INSTRUMENTS # **Layout Guidelines (continued)** - Place vias as close as possible to the decoupling cap solder pad. - Widen VCC/GND planes to reduce effect of static and dynamic IR drop. - The VBUS traces/planes must be wide enough to carry max current for the application. # 11.2 Layout Example Figure 5. Layout # 12 器件和文档支持 # 12.1 商标 www.ti.com.cn All trademarks are the property of their respective owners. # 12.2 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 # 12.3 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、首字母缩略词和定义。 # 13 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 7-Oct-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | HD3SS2522RHU | PREVIEW | WQFN | RHU | 56 | 250 | TBD | Call TI | Call TI | 0 to 70 | | | | HD3SS2522RHUR | ACTIVE | WQFN | RHU | 56 | 2000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | 0 to 70 | HD3S2522 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司