LM2767 ZHCSPP5E - FEBRUARY 2000 - REVISED JANUARY 2022 # LM2767 开关电容器电压转换器 ### 1 特性 - 使输入电源电压加倍 - SOT-23 5 引脚封装 - 输出阻抗典型值 20 Ω - 15mA 的典型转换效率为 96% ### 2 应用 - 手机 - 呼叫器 - PDA、整理器 - 运算放大器电源 - 接口电源 - 手持仪器 ### 3 说明 LM2767 CMOS 电荷泵电压转换器用作电压加倍器, 可实现 1.8V 至 5.5V 的输入电压范围。此电路中使用 了两个低成本电容器和一个二极管来提供至少 15mA 的输出电流。 LM2767 在 11kHz 的开关频率下工作,用于避免音频 语音频带干扰。由于工作电流仅为 40µA (在大多数负 载条件下工作效率大于 90%), LM2767 能够为电池 供电系统提供出色的性能。该器件采用5引脚 SOT-23 封装。 ### 器件信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸(标称值) | |--------|-------------------|-----------------| | LM2767 | SOT-23 (5) | 2.90mm × 1.60mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 ### **Table of Contents** | 1 特性 | 8.4 Device Functional Modes | 9 | |---------------------------------------|-----------------------------------------|------------------| | 2 应用 | 9 Application and Implementation | 10 | | 3 说明 | 9.1 Application Information | 10 | | 4 Revision History 2 | 9.2 Typical Application | 10 | | 5 Pin Configuration and Functions | 10 Power Supply Recommendations | 14 | | 6 Specifications | 11 Layout | 15 | | 6.1 Absolute Maximum Ratings | 11.1 Layout Guidelines | 15 | | 6.2 ESD Ratings | 11.2 Layout Example | 15 | | 6.3 Recommended Operating Conditions4 | 12 Device and Documentation Support | 16 | | 6.4 Thermal Information4 | 12.1 Device Support | 1 <mark>6</mark> | | 6.5 Electrical Characteristics5 | 12.2 接收文档更新通知 | 16 | | 6.6 Typical Characteristics6 | 12.3 支持资源 | 16 | | 7 Parameter Measurement Information8 | 12.4 Trademarks | 16 | | 7.1 Test Circuit8 | 12.5 Electrostatic Discharge Caution | 16 | | 8 Detailed Description9 | 12.6 术语表 | | | 8.1 Overview9 | 13 Mechanical, Packaging, and Orderable | | | 8.2 Functional Block Diagram9 | Information | 16 | | 8.3 Feature Description9 | | | 4 Revision History 注:以前版本的页码可能与当前版本的页码不同 | Changes from Revision D (August 2015) to Revision E (January 2022) | Page | |----------------------------------------------------------------------------------------------------------------------------------------------|------| | • 更新了整个文档中的表格、图和交叉参考的编号格式 | 1 | | Added additional I <sub>L</sub> specification test condition | 5 | | | | | Changes from Revision C (May 2013) to Revision D (August 2015) | Page | | Changes from Revision C (May 2013) to Revision D (August 2015) • 添加了器件信息与引脚配置和功能部分、"ESD等级"表、特性说明、器件功能模式、应用和实施、关建议、布局、器件和文档支持以及机械、封装和可订购信息部分 | 电源相 | # **5 Pin Configuration and Functions** 图 5-1. DBV Package 5-Pin SOT-23 Top View 表 5-1. Pin Functions | PIN | | TYPE | DESCRIPTION | | | |--------|-------------|--------|-------------------------------------------------------------------------|--|--| | NUMBER | IUMBER NAME | | DESCRIPTION | | | | 1 | VOUT | Power | Positive voltage output. | | | | 2 | GND | Ground | Power supply ground input. | | | | 3 | CAP- | Power | Connect this pin to the negative terminal of the charge-pump capacitor. | | | | 4 | V+ | Power | Power supply positive voltage input. | | | | 5 | CAP+ | Power | Connect this pin to the positive terminal of the charge-pump capacitor. | | | ### **6 Specifications** ### **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) (2) | | MIN | MAX | UNIT | |---------------------------------------------------------------------|-----|-----|------| | Supply voltage (V+ to GND, or V+ to V <sub>OUT</sub> ) | | 5.8 | V | | V <sub>OUT</sub> continuous output current | | 30 | mA | | Output short-circuit duration to GND <sup>(3)</sup> | | 1 | sec | | Continuous power dissipation (T <sub>A</sub> = 25°C) <sup>(4)</sup> | | 400 | mW | | T <sub>JMax</sub> <sup>(4)</sup> | | 150 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) If Military/Aerospace specified devices are required, contact the TI Sales Office/ Distributors for availability and specifications. - (3) V<sub>OUT</sub> may be shorted to GND for one second without damage. For temperatures above 85°C, V<sub>OUT</sub> must not be shorted to GND or device may be damaged. - (4) The maximum allowable power dissipation is calculated by using P<sub>DMax</sub> = (T<sub>JMax</sub> ¬ T<sub>A</sub>)/R<sub>θ JA</sub>, where T<sub>JMax</sub> is the maximum junction temperature, T<sub>A</sub> is the ambient temperature, and R<sub>θ JA</sub> is the junction-to-ambient thermal resistance of the specified package. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Machine model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±200 | " | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | MIN | NOM MAX | UNIT | |---------------------------------------|-----|---------|------| | Junction temperature | -40 | 100 | °C | | Ambient temperature | -40 | 85 | °C | | Lead temperature (soldering, 10 sec.) | | 240 | °C | ### **6.4 Thermal Information** | | LM2767 | | |----------------------------------------------------------|--------------|------| | THERMAL METRIC <sup>(1)</sup> | DBV (SOT-23) | UNIT | | | 5 PINS | | | R <sub>θ JA</sub> Junction-to-ambient thermal resistance | 210 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ### **6.5 Electrical Characteristics** Unless otherwise specified, typical limits are for $T_J$ = 25°C, minimum and maximum limits apply over the full operating temperature range: V+ = 5 V, $C_1$ = $C_2$ = 10 $\mu$ F.<sup>(1)</sup> | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|----------------------------------|--------------------------------------|-----|--------|-----|------| | V+ | Supply voltage | | 1.8 | | 5.5 | V | | IQ | Supply current | No load | | 40 | 90 | μA | | IL | Output current | 2.5 V ≤ V+ ≤ 5.5 V | 15 | | | mA | | | | 1.8 V ≤ V+ < 2.5 V | 10 | | | mA | | R <sub>OUT</sub> | Output resistance <sup>(2)</sup> | I <sub>L</sub> = 15 mA | | 20 | 40 | Ω | | $f_{OSC}$ | Oscillator frequency | See <sup>(3)</sup> | 8 | 22 | 50 | kHz | | $f_{\sf SW}$ | Switching frequency | See <sup>(3)</sup> | 4 | 11 | 25 | kHz | | Ь | Dower officional | $R_L$ (5 k $Ω$ ) between GND and OUT | | 98% | | | | P <sub>EFF</sub> | Power efficiency | I <sub>L</sub> = 15 mA to GND | | 96% | | | | V <sub>OEFF</sub> | Voltage conversion efficiency | No load | | 99.96% | | | <sup>(1)</sup> In the test circuit, capacitors $C_1$ and $C_2$ are 10- $\mu$ F, 0.3- $\Omega$ maximum ESR capacitors. Capacitors with higher ESR may increase output resistance, and reduce output voltage and efficiency. <sup>(2)</sup> Specified output resistance includes internal switch resistance and capacitor ESR. See the details in #9 for positive voltage doubler. <sup>(3)</sup> The output switches operate at one half of the oscillator frequency, $f_{OSC} = 2 \times f_{SW}$ . ### **6.6 Typical Characteristics** (Circuit of $\boxtimes$ 7-1, $V_{IN}$ = 5 V, $T_A$ = 25°C unless otherwise specified). 图 6-8. Output Ripple vs Load Current ### 7 Parameter Measurement Information ### 7.1 Test Circuit \* $\mathrm{C_{IN}}$ , $\mathrm{C_{1}}$ , and $\mathrm{C_{2}}$ are 10 $\mu\mathrm{F}$ OS-CON capacitors. 图 7-1. LM2767 Test Circuit ### 8 Detailed Description ### 8.1 Overview The LM2767 CMOS charge-pump voltage converter operates as a voltage doubler for an input voltage in the range of 1.8 V to 5.5 V. Two low-cost capacitors and a diode (needed during start-up) are used in this circuit. ### 8.2 Functional Block Diagram ### 8.3 Feature Description #### 8.4 Device Functional Modes The LM2767 is always enabled when power is applied to the V+ pin (1.8 V $\leq$ V<sub>IN</sub> $\leq$ 5.5 V). To disable the part, power must be removed. ### 9 Application and Implementation ### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ### 9.1 Application Information The LM2767 provides a simple and efficient means of creating an output voltage level equal to twice that of the input voltage. Without the need of an inductor, the application solution size can be reduced versus the magnetic DC-DC converter solution. ## 9.2 Typical Application The main application of the LM2767 is to double the input voltage. The range of the input supply voltage is 1.8 V to 5.5 V. 图 9-1. LM2767 Typical Application #### 9.2.1 Design Requirements For typical switched-capacitor voltage converter applications, use the parameters listed in 表 9-1. DESIGN PARAMETER Minimum input voltage Output current (minimum) Switching frequency DESIGN PARAMETER EXAMPLE VALUE 1.8 to 5.5 V 15 mA 11 kHz (typical) 表 9-1. Design Parameters ### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Positive Voltage Doubler 图 9-2. Voltage Doubling Principle The output characteristics of this circuit can be approximated by an ideal voltage source in series with a resistance. The voltage source equals 2 V+. The output resistance $R_{out}$ is a function of the ON resistance of the Submit Document Feedback internal MOSFET switches, the oscillator frequency, and the capacitance and ESR of $C_1$ and $C_2$ . Because the switching current charging and discharging $C_1$ is approximately twice the output current, the effect of the ESR of the pumping capacitor $C_1$ is multiplied by four in the output resistance. The output capacitor $C_2$ is charging and discharging at a current approximately equal to the output current, therefore, its ESR only counts once in the output resistance. A good approximation of $R_{out}$ is: $$R_{OUT} \cong 2R_{SW} + \frac{2}{f_{OSC} \times C_1} + 4ESR_{C1} + ESR_{C2}$$ (1) where The peak-to-peak output voltage ripple is determined by the oscillator frequency as well as the capacitance and ESR of the output capacitor $C_2$ : $$V_{RIPPLE} = \frac{I_L}{f_{OSC} \times C_2} + 2 \times I_L \times ESR_{C2}$$ (2) High capacitance, low ESR capacitors can reduce both the output resistance and the voltage ripple. The Schottky diode $D_1$ is only needed to protect the device from turning on its own parasitic diode and potentially latching up. During start-up, $D_1$ also quickly charges up the output capacitor to $V_{IN}$ minus the diode drop thereby decreasing the start-up time. Therefore, the Schottky diode $D_1$ must have enough current carrying capability to charge the output capacitor at start-up, as well as a low forward voltage to prevent the internal parasitic diode from turning on. A Schottky diode like 1N5817 can be used for most applications. If the input voltage ramp is less than 10 V/ms, a smaller Schottky diode like MBR0520LT1 can be used to reduce the circuit size. #### 9.2.2.2 Capacitor Selection As discussed in # 9.2.2.1, the output resistance and ripple voltage are dependent on the capacitance and ESR values of the external capacitors. The output voltage drop is the load current times the output resistance, and the power efficiency is $$\eta = \frac{P_{\text{OUT}}}{P_{\text{IN}}} = \frac{I_{\text{L}}^2 R_{\text{L}}}{I_{\text{L}}^2 R_{\text{L}} + I_{\text{L}}^2 R_{\text{OUT}} + I_{\text{Q}}(V+)}$$ (3) where - $I_Q(V+)$ is the quiescent power loss of the device; and - I<sub>L</sub> <sup>2</sup>R<sub>out</sub> is the conversion loss associated with the switch on-resistance, the two external capacitors and their ESRs. The selection of capacitors is based on the allowable voltage droop (which equals $I_{out}$ $R_{out}$ ), and the desired output voltage ripple. Low-ESR capacitors ( $\frac{1}{5}$ 9-2) are recommended to maximize efficiency, reduce the output voltage drop and voltage ripple. 表 9-2. Low-ESR Capacitor Manufacturers | | -pc | | | |----------------|----------------|--------------------|----------------------------------------------------| | MANUFACTURER | PHONE | WEBSITE | CAPACITOR TYPE | | Nichicon Corp. | (847)-843-7500 | www.nichicon.com | PL & PF series, through-hole aluminum electrolytic | | AVX Corp. | (843)-448-9411 | www.avxcorp.com | TPS series, surface-mount tantalum | | Sprague | (207)-324-4140 | www.vishay.com | 593D, 594D, 595D series, surface-mount tantalum | | Sanyo | (619)-661-6835 | www.sanyovideo.com | OS-CON series, through-hole aluminum electrolytic | | Murata | (800)-831-9172 | www.murata.com | Ceramic chip capacitors | | Taiyo Yuden | (800)-348-2496 | www.t-yuden.com | Ceramic chip capacitors | | Tokin | (408)-432-8020 | www.tokin.com | Ceramic chip capacitors | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 9.2.2.3 Paralleling Devices Any number of LM2767 devices can be paralleled to reduce the output resistance. Because there is no closed loop feedback, as found in regulated circuits, stable operation is assured. Each device must have its own pumping capacitor $C_1$ , while only one output capacitor $C_{OUT}$ is needed as shown in $\ensuremath{\boxtimes}$ 9-3. The composite output resistance is: 图 9-3. Lowering Output Resistance by Paralleling Devices #### 9.2.2.4 Cascading Devices Cascading the several LM2767 devices is an easy way to produce a greater voltage (a two-stage cascade circuit is shown in § 9-4). The effective output resistance is equal to the weighted sum of each individual device: $$R_{OUT} = 1.5 R_{OUT 1} + R_{OUT 2}$$ (5) Note that increasing the number of cascading stages is practically limited because it significantly reduces the efficiency, increases the output resistance and output voltage ripple. 图 9-4. Increasing Output Voltage By Cascading Devices ### 9.2.2.5 Regulating V<sub>OUT</sub> It is possible to regulate the output of the LM2767 by use of a low dropout regulator (such as LP2980-5.0). The whole converter is depicted in $\[ \]$ 9-5. A different output voltage is possible by use of LP2980-3.3, LP2980-3.0, or LP2980-ADJ. The following conditions must be satisfied simultaneously for worst case design: $$2V_{\text{IN\_MIN}} > V_{\text{OUT\_MIN}} + V_{\text{DROP\_MAX}} (\text{LP2980}) + I_{\text{OUT\_MAX}} \times R_{\text{OUT\_MAX}}$$ (6) 图 9-5. Generate a Regulated 5-V From 3-V Input Voltage ### 9.2.3 Application Curve 图 9-6. Efficiency vs Load Current ### 10 Power Supply Recommendations The LM2767 is designed to operate from as an inverter over an input voltage supply range from 1.8 V and 5.5 V. This input supply must be well-regulated and capable to supply the required input current. If the input supply is located far from the device, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. ### 11 Layout ### 11.1 Layout Guidelines Use the following steps as a reference to ensure the device is stable across its intended operating voltage and current range. - Place CIN on the top layer (same layer as the LM2767) and as close to the device as possible. Connecting the input capacitor through short, wide traces to both the V+ and GND pins reduces the inductive voltage spikes that occur during switching which can corrupt the V+ line. - Place COUT on the top layer (same layer as the LM2767) and as close as possible to the OUT and GND pin. The returns for both CIN and COUT must come together at one point, as close to the GND pin as possible. Connecting COUT through short, wide traces reduce the series inductance on the OUT and GND pins that can corrupt the VOUT and GND lines and cause excessive noise in the device and surrounding circuitry. - Place C1 on the top layer (same layer as the LM2767 device) and as close to the device as possible. Connect the flying capacitor through short, wide traces to both the CAP+ and CAP pins. ### 11.2 Layout Example 图 11-1. LM2767 Layout Example ### 12 Device and Documentation Support ### 12.1 Device Support ### 12.1.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。 ### 12.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 12.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 ### 12.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 12.6 术语表 #### TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated www.ti.com 19-Jun-2023 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|----------------------|---------| | LM2767M5 | LIFEBUY | SOT-23 | DBV | 5 | 1000 | Non-RoHS<br>& Green | Call TI | Level-1-260C-UNLIM | -40 to 85 | S17B | | | LM2767M5/NOPB | LIFEBUY | SOT-23 | DBV | 5 | 1000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 85 | S17B | | | LM2767M5X/NOPB | LIFEBUY | SOT-23 | DBV | 5 | 3000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 85 | S17B | | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 19-Jun-2023 # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LM2767M5 | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LM2767M5/NOPB | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | LM2767M5X/NOPB | SOT-23 | DBV | 5 | 3000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | www.ti.com 9-Aug-2022 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | LM2767M5 | SOT-23 | DBV | 5 | 1000 | 210.0 | 185.0 | 35.0 | | LM2767M5/NOPB | SOT-23 | DBV | 5 | 1000 | 210.0 | 185.0 | 35.0 | | LM2767M5X/NOPB | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司