**OPA1632** ZHCSOD6E - DECEMBER 2003 - REVISED AUGUST 2023 # OPA1632 高性能、全差分音频运算放大器 # 1 特性 出色的音质 超低失真: 0.000028% 低噪声:1.25nV/√Hz 高速: - 压摆率: 72 V/μs - 增益带宽积: 180 MHz 完全差分架构: 平衡输入和输出将单端输入转换为平衡差分输出 • 宽电源电压范围: ±2.5V 至 ±15V 关断电流: 0.85mA (V<sub>S</sub> = ± 5V) 温度范围: - 40°C 至 +85°C #### 2 应用 - 专业音频混合器或控制平面 - 专业麦克风和无线系统 - 专业扬声器系统 - 专业音频放大器 - 条形音箱 - 转盘 - 专业摄像机 - 吉他和其他乐器放大器 - 数据采集 (DAQ) #### 3 说明 OPA1632 是一款全差分放大器 (FDA),旨在驱动高性 能音频模数转换器 (ADC) 或用作 D 类放大器的前置驱 动器。 应用示意图 OPA1632 可实现卓越的音频质量、极低的噪声、大输 出电压摆幅和高电流驱动。OPA1632 具有 180MHz 的 出色增益带宽以及 72V/ µs 的超快转换率,有助于实 现极低的失真。1.25nV/√Hz 的极低输入电压噪声可进 一步提高信噪比和动态范围。 全差分架构的灵活性有助于轻松实现单端到全差分输出 转换。差分输出可减少偶次谐波并最大限度地减少共模 噪声干扰。OPA1632 在用于驱动高性能音频 ADC (如 PCM1804)时可提供卓越的性能。添加了关断功能以 在器件未使用时节省电量。 OPA1632 可在 - 40°C 至 +85°C 的温度范围内正常运 行 . 采用 SO-8 封装和热增强型 HVSSOP-8 PowerPAD™ 集成电路封装。 #### 封装信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> | |---------|--------------------|---------------------| | OPA1632 | D ( SOIC , 8 ) | 4.9mm × 6mm | | OPA1632 | DGN ( HVSSOP , 8 ) | 3mm × 4.9mm | - (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 - 封装尺寸(长x宽)为标称值,并包括引脚(如适用)。 # **Table of Contents** | 1 特性 | 1 | 7.4 Device Functional Modes | 14 | |--------------------------------------|---|-----------------------------------------|------------------| | 2 应用 | | 8 Application and Implementation | 15 | | - 一, | | 8.1 Application Information | 15 | | 4 Revision History | | 8.2 Typical Application | 16 | | 5 Pin Configuration and Functions | | 8.3 Power Supply Recommendations | 17 | | 6 Specifications | | 8.4 Layout | 17 | | 6.1 Absolute Maximum Ratings | | 9 Device and Documentation Support | <mark>2</mark> 1 | | 6.2 ESD Ratings | | 9.1 Documentation Support | 21 | | 6.3 Recommended Operating Conditions | | 9.2 接收文档更新通知 | 21 | | 6.4 Thermal Information | | 9.3 支持资源 | 21 | | 6.5 Electrical Characteristics | | 9.4 Trademarks | | | 6.6 Typical Characteristics | | 9.5 静电放电警告 | 21 | | 7 Detailed Description | | 9.6 术语表 | | | 7.1 Overview | | 10 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram | | Information | 21 | | 7.3 Feature Description | | | | | • | | | | # **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | CI | nanges from Revision D (March 2022) to Revision E (August 2023) | Page | |----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | • | 将 MSOP 封装的所有实例更改为 VSSOP 封装,将 MSOP PowerPAD 的所有实例更改为 HVSSOP | 1 | | • | Changed ambient temperature in Recommended Operating Conditions to show only -40°C to +85°C | 6 | | • | Changed thermal specifications for DGN package in Thermal Information table | 6 | | • | Changed Electrical Characteristics (EC) to combine both tables in to one table for both packages | 8 | | • | Changed PSRR minimum limit of 316 µV/V to maximum limit in EC table for DGN package | 8 | | • | Changed input offset drift, input voltage noise, small and large signal bandwidth, slew rate, rise and fall settling time, output voltage swing, and closed-loop output impedance to show improved values | <mark>8</mark><br>or | | | DGN packageChanged input current noise from 0.4 pA/ √ Hz to 1.7 pA/ √ Hz in EC table for DGN package | | | • | Changed input impedance spec to show both common-mode and differential impedances in EC table fo DGN package | | | • | Changed typical THD+N with differential input/output and $R_L$ = 2 k $\Omega$ from 0.000022% to 0.000028% in Eable for DGN package | EC<br>8 | | • | Changed IMD of differential input/output and $R_L$ = 2 k $\Omega$ from 0.00005% to 0.000061% in EC table for Depackage | GN<br>8 | | • | Changed voltage output swing low and high to a typical only for a load of 2 k $\Omega$ in the EC table for DGN package | 8 | | • | Changed the enable and disable voltage threshold from (V-) + 2 V and (V-) 0.8 V to (V-) + 1.45 V and 1.4 V, respectively, for DGN package | | | • | Changed one Turn-on delay specification to Turn-off delay in Electrical Characteristics table | 8 | | • | Deleted the DGN Typical Characteristics section and combined all plots into one section | 11 | | CI | nanges from Revision C (September 2015) to Revision D (March 2022) | Page | | • | 更新了整个文档中的表格、图和交叉参考的编号格式 | 1 | | • | 更新了 <i>特性</i> 部分 | | | • | 更新了 <i>应用</i> 部分 | | | • | 更新了 <i>说明</i> 部分 | | | • | 更改了说明部分中 SOIC 和 MSOP-PowerPAD 封装的标称封装尺寸 | 1 | Product Folder Links: *OPA1632*English Data Sheet: SBOS286 提交文档反馈 #### www.ti.com.cn | • | Updated Pin Configuration and Functions section | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | • | Added Supply turn-on/off dV/dT specification to Absolute Maximum Ratings table6 | | • | Added continuous input current specification to Absolute Maximum Ratings table | | • | Changed differential input voltage in Absolute Maximum Ratings table from ±3V to<br>±1.5V | | • | Changed charged-device model (CDM) reference from JESD22-C101 to JS-002 in ESD Ratings table | | • | Changed minimum temperature range from 0.4 °C to -40 °C & amp;nbsp;in Recommended Operating Conditions table | | • | Changedthermal specifications for D package in Thermal Information table | | • | Changed R θ JA from 114.5°C/W to 126.3°C/W for D Package in Thermal Information table | | • | Changed R θ JC(top) from 60.3°C/W to 67.3°C/W for D package in Thermal Information table6 | | • | Changed R θ JB from 54.8°C/W to 69.8°C/W for D package in Thermal Information table | | • | Changed | | • | Changed ₱ JT from 54.3°C/W to 69.0°C/W for D package in Thermal Information table | | • | Changed typical offset voltage vs temperature from ±5 μV°C to ± 2.5 μV°C in <i>Electrical Characteristics:</i> OPA1632D table | | • | Changed PSRR minimum limit of 316 µV/V to maximum limit in <i>Electrical Characteristics: OPA1632D table</i> | | • | Changed typical input bias current limit from 2 µA to 7.9 µA in Electrical Characteristics: OPA1632D table8 | | • | Changed Max input bias current limit from 6µA to 14µA in <i>Electrical Characteristics: OPA1632D</i> table | | • | Changed typical input voltage noise from 1.3nV/ √ Hz to 1.25nV/ √ Hz in Electrical Characteristics: OPA1632D table | | • | Changed typical input current noise from 0.4 pA/ √ Hz to 1.7 pA/ √ Hz in <i>Electrical Characteristics: OPA1632D</i> table | | • | Changed input impedance spec to show both common-mode and differential impedances in <i>Electrical Characteristics: OPA1632D</i> table | | • | Changed SSBW at G = +2, $R_F$ = 602 $\Omega$ from 90 MHz to 104 MHz in <i>Electrical Characteristics: OPA1632D</i> table | | • | Changed SSBW at G = +5, R <sub>F</sub> = 1.5 k Ω from 36 MHz to 46 MHz in <i>Electrical Characteristics: OPA1632D</i> table | | • | Changed SSBW at G = +10, R <sub>F</sub> = 3.01 k Ω from 18 MHz to 24 MHz in <i>Electrical Characteristics: OPA1632D</i> table | | • | Changed typical Large-Signal Bandwidth from 800 kHz to 1.8 MHz in <i>Electrical Characteristics: OPA1632D</i> table | | • | Changed typical slew rate from 50 V/ μ s to 72 V/ μ s in <i>Electrical Characteristics: OPA1632D</i> table | | • | Changed typical rise/fall time from 100 ns to 69 ns in <i>Electrical Characteristics: OPA1632D</i> table | | • | Changed typical settling time to 0.1% from 75 ns to 36 ns in <i>Electrical Characteristics: OPA1632D</i> table | | • | Changed typical settling time to 0.01% from 200 ns to 49ns in <i>Electrical Characteristics: OPA1632D</i> table8 | | • | Changed typical THD+N with Differential Input/Output and $R_L$ = 600 $\Omega$ from 0.0003% to 0.00003% in Electrical Characteristics: OPA1632D table | | • | Changed typical THD+N with Differential Input/Output and RL = 2 kΩ from 0.000022% to 0.000028% in Electrical Characteristics: OPA1632D table | | • | Changed typical THD+N with single-ended Input/Output and RL = $600\Omega$ from $0.000059\%$ to $0.000036\%$ in <i>Electrical Characteristics: OPA1632D</i> table | | • | Changed typical THD+N with single-ended Input/Output and RL = $2 \text{ k}\Omega$ from 0.000043% to 0.000031% in Electrical Characteristics: OPA1632D table | | • | Changed IMD at diferrential input/output and R <sub>L</sub> = $600\Omega$ from $0.00008\%$ to $0.000061\%$ in <i>Electrical</i> | | • | Characteristics: OPA1632D table | | | Unarautenstius. UF / 1002D tabietatiusp, | Product Folder Links: OPA1632 3 | • | Changed IMD at single-ended input/output and $R_L$ = 600 $\Omega$ from 0.0001% to 0.00007% in <i>Electrical Characteristics: OPA1632D</i> table | g | |----|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | • | Changed IMD at single-ended input/output and RL= 2kΩ from 0.0007% to 0.000073% in Electrical Characteristics: OPA1632D table | | | • | Removed specified operating voltage specifications from <i>Electrical Characteristics: OPA1632D</i> table | 8 | | • | Changed typical I <sub>Q</sub> from 14mA to 13mA in <i>Electrical Characteristics: OPA1632D</i> table | 8 | | • | Added new Typical Characteristics section for D package | 11 | | • | Updated Feature Description section | 14 | | | Updated Output Common-Mode Voltage section | | | • | Updated Resistor Matching section | 15 | | • | Updated Application Curves section | 17 | | • | Updated Power Supply Recommendations section | 17 | | • | Updated the Power Dissipation and Thermal Considerations section | 19 | | • | Updated Layout Example section | <mark>20</mark> | | • | Changed list of documentation in Related Documentation section | 21 | | Cł | nanges from Revision B (January 2010) to Revision C (September 2015) | Page | | • | 添加了 ESD 等级表、特性说明部分、器件功能模式、应用和实施部分、电源相关建议部分、布局部分、<br>件和文档支持部分以及机械、封装和可订购信息部分 | | Product Folder Links: OPA1632 # **5 Pin Configuration and Functions** 图 5-1. D Package, 8-Pin SOIC or DGN Package<sup>(1)</sup>, 8-Pin HVSSOP (Top View) 表 5-1. Pin Functions | PIN | | TYPE(2) | DESCRIPTION | | | |--------------------|-----|---------|----------------------------------------|--|--| | NAME | NO. | ITPE(-/ | DESCRIPTION | | | | Enable | 7 | I | Active high enable pin | | | | V+ | 3 | I/O | Positive supply voltage pin | | | | V - | 6 | I/O | Negative supply voltage pin | | | | V <sub>IN+</sub> | 8 | I | Positive input voltage pin | | | | V <sub>IN</sub> - | 1 | I | Negative input voltage pin | | | | V <sub>OCM</sub> | 2 | I | Output common-mode control voltage pin | | | | V <sub>OUT+</sub> | 4 | 0 | Positive output voltage pin | | | | V <sub>OUT</sub> - | 5 | 0 | Negative output voltage pin | | | <sup>(1)</sup> Solder the exposed DGN (HVSSOP) package thermal pad to a heat-spreading power or ground plane. This pad is electrically isolated from the die, but must be connected to a power or ground plane and not floated. Product Folder Links: OPA1632 <sup>(2)</sup> I = input, O = output. ## **6 Specifications** ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN MAX | UNIT | |------------------|--------------------------------------------------|-----------------|------| | Vs | Supply voltage | ±16.5 | V | | | Supply turn on and turn off dV/dT <sup>(3)</sup> | 1.7 | V/µs | | VI | Input voltage | ±V <sub>S</sub> | V | | Io | Output current | 150 | mA | | I <sub>IN</sub> | Continuous input current | 10 | mA | | V <sub>ID</sub> | Differential input voltage | ±1.5 | V | | T <sub>J</sub> | Junction temperature | 150 | °C | | T <sub>A</sub> | Ambient temperature | - 40 85 | °C | | T <sub>stg</sub> | Storage temperature | - 65 150 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) The OPA1632 HVSSOP PowerPAD integrated circuit package incorporates a thermal pad on the underside of the chip. This thermal pad acts as a heat sink and must be connected to a thermally-dissipative plane for proper power dissipation. Failure to do so can result in exceeding the maximum junction temperature, which can permanently damage the device. See TI technical brief SLMA002 for more information about using the thermally-enhanced PowerPAD integrated circuit package. - (3) Stay below this specification to make sure that the edge-triggered ESD absorption devices across the supply pins remain off. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500 | V | | | | Machine model | ±200 | | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-------------------|-------------------------------|--------|-----|-----|------| | V- Supply voltage | Dual | ±2.5 | ±15 | | | | V <sub>S</sub> | / <sub>S</sub> Supply voltage | Single | 5 | 30 | v | | T <sub>A</sub> | Ambient temperature | | -40 | 85 | °C | #### 6.4 Thermal Information | | | OPA | OPA1632 | | | |------------------------|----------------------------------------------|----------|-----------------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | D (SOIC) DGN (HVSSOP) | | | | | | 8 PINS | 8 PINS | | | | R <sub> θ JA</sub> | Junction-to-ambient thermal resistance | 126.3 | 57.6 | °C/W | | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 67.3 | 76.3 | °C/W | | | R <sub> θ JB</sub> | Junction-to-board thermal resistance | 69.8 | 30.0 | °C/W | | | ΨJT | Junction-to-top characterization parameter | 19.5 | 4.0 | °C/W | | | ψ JB | Junction-to-board characterization parameter | 69.0 | 29.9 | °C/W | | Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *OPA1632* English Data Sheet: SBOS286 | THERMAL METRIC <sup>(1)</sup> | | OPA | 1632 | | |-------------------------------|----------------------------------------------|----------|--------------|------| | | | D (SOIC) | DGN (HVSSOP) | UNIT | | | | 8 PINS | 8 PINS | | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A | 14.3 | °C/W | For information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: OPA1632 English Data Sheet: SBOS286 ## **6.5 Electrical Characteristics** at V<sub>S</sub> = ±15 V, R<sub>F</sub> = 390 $\,^{\Omega}$ , R<sub>L</sub> = 800 $\,^{\Omega}$ , and G = +1 (unless otherwise noted) | | PARAMETE | R | TEST COND | ITIONS | MIN | TYP | MAX | UNIT | |-----------------|---------------------------------|--------------------------------------------|------------------------------------------------|------------------------------|---------------|-----------|------------------|--------------| | OFFSET | VOLTAGE | | | | | | | | | Input | | | | | | ±0.5 | ±3 | mV | | offset | vs temperature, dc | dV <sub>OS</sub> /dT | | | | ±2.5 | | μ V/°C | | voltage | vs power supply, dc | PSRR | | | | 13 | 316 | μ <b>V/V</b> | | INPUT B | IAS CURRENT | | | 1 | | | | | | Input bias | s current, I <sub>B</sub> | | | | | 7.9 | 14 | μ <b>A</b> | | Input offs | et current, I <sub>OS</sub> | | | | | ±100 | ±500 | nA | | NOISE | | | | <u> </u> | | | | | | Input volt | age noise | | f = 10 kHz | | | 1.25 | | nV/ √ Hz | | Input curr | rent noise | | f = 10 kHz | | | 1.7 | | pA/ √ Hz | | INPUT V | OLTAGE | | | | | | | | | Common | -mode input voltage | | | | (V-) +<br>1.5 | | (V+) - 1 | V | | Common | Common-mode rejection ratio, dc | | | | 74 | 90 | | dB | | INPUT IN | MPEDANCE | | <u> </u> | | | | | | | Input impedance | | Measured into each in common-mode | put pin, | | 215 1.4 | | <b>M</b> Ω pF | | | | | Measured into each input pin, differential | | | 10 3.1 | | kΩ pF | | | OPEN-LO | OOP GAIN | | | | | | | | | Open-loo | p gain, dc | | | | 66 | 78 | | dB | | FREQUE | NCY RESPONSE | | | <u>'</u> | | | | | | | | | G = +1, R <sub>F</sub> = 348 Ω | | | 180 | | | | | | | | G = +2,<br>$R_F = 602 Ω$ | | 104 | | | | Small-sig | nal bandwidth | | $V_O = 100 \text{ mV}_{PP}$ , peaking < 0.5 dB | G = +5,<br>$R_F = 1.5 k Ω$ | | 46 | | MHz | | | | | | G = +10,<br>$R_F = 3.01 k Ω$ | | 24 | | | | Bandwidt | h for 0.1-dB flatness | | G = +1, V <sub>O</sub> = 100 mV <sub>PP</sub> | | | 40 | | MHz | | | at a gain of 1 | | $V_O = 100 \text{ mV}_{PP}$ | | | 0.5 | | dB | | | nal bandwidth | | $G = +2, V_O = 20 V_{PP}$ | | | 1.8 | | MHz | | | (25% to 75%) | | G = +1 | | | 72 | | V/μs | | Rise and | | | G = +1, V <sub>O</sub> = 5-V step | , | | 69 | | ns | | Settling | To 0.1% | | G = +1, V <sub>O</sub> = 2-V step | | | 36 | | | | time | To 0.01% | | G = +1, V <sub>O</sub> = 2-V step | , | | 49 | | ns | | | | Differential | G = +1, f = 1 kHz, | R <sub>L</sub> = 600 Ω | | 0.00003% | | | | Total harr | monic distortion + | input/output | $V_O = 3 V_{RMS}$ | $R_L = 2 k \Omega$ | | 0.000028% | | | | noise | กษากษ นารเปลี่ยบก | Single-ended in/differential out | G = +1, f = 1 kHz, | R <sub>L</sub> = 600 Ω | | 0.000036% | | | | | | | $V_O = 3 V_{RMS}$ | $R_L = 2 k \Omega$ | | 0.000031% | | | | | | Differential | G = +1 SMDTE/DIN | R <sub>L</sub> = 600 Ω | | 0.000061% | | | | | | input/output | G = +1, SMPTE/DIN,<br>$V_O = 2 V_{PP}$ | $R_L = 2 k \Omega$ | | 0.000061% | | | | Intermod | ulation distortion | | | $R_L = 600 \Omega$ | | 0.000073% | | | | | | | G = +1, SMPTE/DIN,<br>$V_O = 2 V_{PP}$ | | <u> </u> | 0.000073% | | | | | | | -0 - 199 | $R_L = 2 k \Omega$ | | 0.0000170 | | | Product Folder Links: OPA1632 # 6.5 Electrical Characteristics (续) at V\_S = ±15 V, R\_F = 390 $~\Omega$ , R\_L = 800 $~\Omega$ , and G = +1 (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------|---------------------------------|-----|-----|-----|----------| | Headroom | THD < 0.01%, $R_L = 2 k \Omega$ | | 20 | | $V_{PP}$ | Product Folder Links: OPA1632 Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 9 # 6.5 Electrical Characteristics (续) at V $_{S}$ = ±15 V, R $_{F}$ = 390 $~\Omega$ , R $_{L}$ = 800 $~\Omega$ , and G = +1 (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------|-----------------------------------------------------------|---------------|-------------|---------------|------| | OUTPUT | | | | | | | | $R_L = 2 k \Omega$ | | (V−) + 1.6 | | | | Voltage output swing low | R <sub>L</sub> = 1 k Ω | | | (V-) +<br>3.5 | V | | | $R_L = 2 k \Omega$ | | (V+) - 1.6 | | | | Voltage output swing high | R <sub>L</sub> = 1 k Ω | (V+) -<br>3.5 | | | V | | Ob and alternative and all | Sourcing | 50 | 85 | | mA | | Short-circuit current, I <sub>SC</sub> | Sinking | -60 | - 85 | | ША | | Closed-loop output impedance | G = +1, f = 100 kHz | | 0.22 | | Ω | | POWER DOWN | | | | | | | Enable voltage threshold | | | (V−) + 1.45 | | V | | Disable voltage threshold | | | (V−) + 1.4 | | V | | Shutdown current <sup>(1)</sup> | $V_S = \pm 5 \text{ V}, V_{\text{ENABLE}} = -5 \text{ V}$ | | 0.85 | | mA | | Shudown current | V <sub>ENABLE</sub> = −15 V | | 1.7 | | ША | | Turn-on delay | Time for I <sub>Q</sub> to reach 50% | | 2 | | μs | | Turn-off delay | Time for I <sub>Q</sub> to reach 50% | | 2 | | μs | | POWER SUPPLY | ' | 1 | | | | | Quiescent current, IQ | | | 13 | 17.1 | mA | <sup>(1)</sup> Amplifier has internal 250-k $\Omega$ pullup resistor to V+ pin. This pullup resistor enables the amplifier with no connection to shutdown pin. $\label{eq:copyright @ 2023 Texas Instruments Incorporated}$ Product Folder Links: OPA1632 # **6.6 Typical Characteristics** at T<sub>A</sub> = 25°C, V<sub>S</sub> = $\pm 15$ V, R<sub>F</sub> = 348 $\,^{\Omega}$ , G = +1 and R<sub>L</sub> = 2 k $\,^{\Omega}$ (unless otherwise noted) Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 11 English Data Sheet: SBOS286 ## **6.6 Typical Characteristics (continued)** at T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15 V, R<sub>F</sub> = 348 $\,^{\Omega}$ , G = +1 and R<sub>L</sub> = 2 k $\,^{\Omega}$ (unless otherwise noted) # 7 Detailed Description ## 7.1 Overview The OPA1632 is a fully differential amplifier (FDA). Differential signal processing offers a number of performance advantages in high-speed analog signal processing systems, including immunity to external common-mode noise, suppression of even-order nonlinearities, and increased dynamic range. FDAs not only serve as the primary means of providing gain to a differential signal chain, but also provide a monolithic solution for converting single-ended signals into differential signals allowing for easy, high-performance processing. For more information on the basic theory of operation for FDAs, refer to the Fully Differential Amplifiers application note ## 7.2 Functional Block Diagram Product Folder Links: OPA1632 13 ## 7.3 Feature Description § 7-1 and ⑤ 7-2 depict the differences between the operation of the OPA1632 in two different modes. FDAs can work with differential inputs or can be implemented as single input and differential output. 图 7-1. Amplifying Differential Input Signals 图 7-2. Amplifying Single-Ended Input Signals #### 7.4 Device Functional Modes #### 7.4.1 Shutdown Function The shutdown (enable) function of the OPA1632 is referenced to the negative supply of the operational amplifier. A valid logic low (< 0.8 V above negative supply) applied to the enable pin (pin 7) disables the amplifier output. Voltages applied to pin 7 that are greater than 2 V above the negative supply place the amplifier output in an active state, and the device is enabled. If pin 7 is left disconnected, an internal pull-up resistor enables the device. Turn-on and turn-off times are approximately 2 $\mu$ s each. Quiescent current is reduced to approximately 0.85 mA when the amplifier is disabled. When disabled, the output stage is *not* in a high-impedance state. Thus, the shutdown function cannot be used to create a multiplexed switching function in series with multiple amplifiers. Product Folder Links: OPA1632 Copyright © 2023 Texas Instruments Incorporated ## 8 Application and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ## 8.1 Application Information ## 8.1.1 Output Common-Mode Voltage The output common-mode voltage pin sets the dc output voltage of the OPA1632. A voltage applied to the $V_{OCM}$ pin from a low-impedance source can be used to directly set the output common-mode voltage. If left floating, the $V_{OCM}$ pin defaults to the mid-rail voltage, defined as: $$\frac{(V_{+}) + (V_{-})}{2} \tag{1}$$ To minimize common-mode noise, connect a 0.1-uF bypass capacitor to the $V_{OCM}$ pin. Output common-mode voltage causes additional current to flow in the feedback resistor network. This current is supplied by the output stage of the amplifier; therefore, additional power dissipation is created. For commonly-used feedback resistance values, this current is easily supplied by the amplifier. The additional internal power dissipation created by this current can be significant in some applications and can dictate use of the HVSSOP PowerPAD integrated circuit package to effectively control self-heating. #### 8.1.1.1 Resistor Matching Copyright © 2023 Texas Instruments Incorporated Resistor matching is important in FDAs to maintain good output balance. An ideal differential output signal implies the two outputs of the FDA should be exactly equal in amplitude and shifted 180° in phase. Any imbalance in amplitude or phase between the two output signals results in an undesirable common-mode signal at the output. The output balance error is a measure of how well the outputs are balanced and is defined as the ratio of the output common-mode voltage to the output differential signal. Output Balance Error = $$\frac{\left(\frac{V_{OUT} + -V_{OUT} - V_{OUT}}{2}\right)}{V_{OUT} + -V_{OUT} - V_{OUT}}$$ (2) At low frequencies, resistor mismatch is the primary contributor to output balance errors. Additionally CMRR, PSRR, and HD2 performance diminish if resistor mismatch occurs. Therefore, use 1% tolerance resistors or better to optimize performance. See 表 8-1 for recommended resistor values to use for a particular gain. 表 8-1. Recommended Resistor Values | GAIN (V/V) | $R_{G}(\Omega)$ | $R_F(\Omega)$ | |------------|-----------------|---------------| | 1 | 390 | 390 | | 2 | 374 | 750 | | 5 | 402 | 2010 | | 10 | 402 | 4020 | Product Folder Links: OPA1632 English Data Sheet: SBOS286 #### 8.2 Typical Application 8-1 shows the OPA1632 used as a differential-output driver for the PCM1804 high-performance audio ADC. 图 8-1. ADC Driver for Professional Audio #### 8.2.1 Design Requirements 表 8-2 shows example design parameters and values for the typical application design example in 图 7-1. | DESIGN PARAMETERS | VALUE | |--------------------|-------------------------------------------------------| | Supply voltage | ±2.5 V to ±15 V | | Amplifier topology | Voltage feedback | | Output control | DC-coupled with output common-mode control capability | | Filter requirement | 500-kHz, multiple-feedback low-pass filter | 表 8-2. Design Parameters # 8.2.2 Detailed Design Procedure Supply voltages of $\pm 15$ V are commonly used for the OPA1632. The relatively low input voltage swing required by the ADC allows use of lower power-supply voltage, if desired. Power supplies as low as $\pm 8$ V can be used in this application with excellent performance. Lower-voltage operation reduces power dissipation and heat rise. Bypass power supplies with 10- $\mu$ F tantalum capacitors in parallel with 0.1- $\mu$ F ceramic capacitors to avoid possible oscillations and instability. The $V_{COM}$ reference voltage output on the PCM1804 ADC provides the proper input common-mode reference voltage (2.5 V). This $V_{COM}$ voltage is buffered with op amp $A_2$ and drives the output common-mode voltage pin of the OPA1632. This biases the average output voltage of the OPA1632 to 2.5 V. Copyright © 2023 Texas Instruments Incorporated The signal gain of the circuit is generally set to approximately 0.25 to be compatible with commonly-used audio line levels. Gain can be adjusted, if necessary, by changing the values of $R_1$ and $R_2$ . Keep the feedback resistor values ( $R_3$ and $R_4$ ) relatively low, as indicated, for best noise performance. Resistors $R_5$ and $R_6$ and capacitor $C_3$ provide an input filter and charge glitch reservoir for the ADC. The values shown are generally satisfactory. Some adjustment of the values can help optimize performance with different ADCs. Make sure to maintain accurate resistor matching on $R_1/R_2$ and $R_3/R_4$ to achieve good differential signal balance. Use 1% resistors for highest performance. When connected for single-ended inputs (inverting input grounded, as shown in 8-1), the source impedance must be low. Differential input sources must have well-balanced or low source impedance. Choose capacitors $C_1$ , $C_2$ , and $C_3$ carefully for good distortion performance. Polystyrene, polypropylene, NPO ceramic, and mica types are generally excellent. Polyester and high-K ceramic types such as Z5U can create distortion. #### 8.2.3 Application Curves ## 8.3 Power Supply Recommendations The OPA1632 device is designed to operate on power supplies ranging from $\pm 2.5$ V to $\pm 15$ V. Single power supplies ranging from 5 V to 30 V can also be used. Use a power-supply accuracy of 5%, or better. When operated on a board with high-speed digital signals, make sure to provide isolation between digital signal noise and the analog input pins. The OPA1632 is connected to power supplies through pin 3 ( $V_+$ ) and pin 6 ( $V_-$ ). Decouple each supply pin to GND as close to the device as possible with a low-inductance, surface-mount ceramic capacitor of approximately 10 nF. When vias are used to connect the bypass capacitors to a ground plane configure the vias for minimal parasitic inductance. One method of reducing via inductance is to use multiple vias. For broadband systems, two capacitors per supply pin are advised. To avoid undesirable signal transients, do not power on the OPA1632 device with large inputs signals present. Careful planning of system power on sequencing is especially important to avoid damage to ADC inputs when an ADC is used in the application. #### 8.4 Layout #### 8.4.1 Layout Guidelines - The thermal pad is electrically isolated from the silicon and all leads. Connecting the thermal pad to any potential voltage between the power-supply voltages is acceptable, but best practice is to tie to ground because ground is generally the largest conductive plane. - 2. Prepare the PCB with a top-side etch pattern as shown in 🛭 8-4. Use etch for the leads as well as etch for the thermal pad. Product Folder Links: OPA1632 Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 17 - 3. Place five holes in the area of the thermal pad that are 13 mils (0,03302 cm) in diameter. Keep these holes small so that solder wicking through the holes is not a problem during reflow. - 4. Additional vias can be placed anywhere along the thermal plane outside of the thermal pad area. These vias help dissipate the heat generated by the OPA1632 device, and can be larger than the 13-mil diameter vias directly under the thermal pad. These vias can be larger because the vias are not in the thermal pad area to be soldered so that wicking is not a problem. - 5. Connect all holes to the internal ground plane. - 6. When connecting these holes to the plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This slow heat transfer makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, make sure the holes under the OPA1632 PowerPAD™ integrated circuit package connect to the internal plane with a complete connection around the entire circumference of the plated through-hole. - 7. The top-side solder mask must leave the package pins and the thermal pad area with the five holes exposed. The bottom-side solder mask must cover the five holes of the thermal pad area. This configuration prevents solder from being pulled away from the thermal pad area during the reflow process. - 8. Apply solder paste to the exposed thermal pad area and all of the device pins. With these preparatory steps in place, the device is simply placed in position and runs through the solder reflow operation as any standard surface-mount component. This process results in a part that is properly installed. 图 8-4. Thermal Pad PCB Etch and Via Pattern #### 8.4.1.1 PowerPAD™ Integrated Circuit Package Design Considerations The OPA1632 is available in a thermally-enhanced PowerPAD<sup>™</sup> integrated circuit package. This package is constructed using a downset leadframe upon which the die is mounted (see 🗵 8-5(a) and 🖺 8-5(b)). This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package (see 🖺 8-5(c)). Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad. 图 8-5. Views of the Thermally-Enhanced Package The PowerPAD integrated circuit package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad must be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat-dissipating device. Soldering the thermal pad to the printed circuit board (PCB) is always required, even with Copyright © 2023 Texas Instruments Incorporated applications that have low power dissipation. The thermal pad provides the necessary thermal and mechanical connection between the lead frame die pad and the PCB. #### 8.4.1.2 Power Dissipation and Thermal Considerations The OPA1632 does not have thermal shutdown protection. Make sure that the maximum junction temperature is not exceeded. Excessive junction temperature can degrade performance or cause permanent damage. For best performance and reliability, make sure that the junction temperature does not exceed the absolute maximum ratings for the junction temperature. The thermal characteristics of the device are dictated by the package and the circuit board. Maximum power dissipation for a given package can be calculated using the following formula: $$P_{\text{DMax}} = \frac{T_{\text{Max}} - T_{\text{A}}}{\theta_{\text{JA}}}$$ #### where: - P<sub>DMax</sub> is the maximum power dissipation in the amplifier (W) - T<sub>Max</sub> is the absolute maximum junction temperature (°C) - T<sub>A</sub> is the ambient temperature (°C) - $\theta_{JA} = \theta_{JC} + \theta_{CA}$ - θ <sub>JC</sub> is the thermal coefficient from the silicon junctions to the case (°C/W) - $\theta_{CA}$ is the thermal coefficient from the case to ambient air (°C/W) For systems where heat dissipation is more critical, the OPA1632 is offered in an HVSSOP-8 (DGN) PowerPAD integrated circuit package. The thermal coefficient for the PowerPAD integrated circuit package is substantially improved over the traditional SO package. Maximum power dissipation levels are depicted in 8.66 for the two packages. The data for the DGN package assume a board layout that follows the layout guidelines listed in 8.4.1.1. 图 8-6. Maximum Power Dissipation vs Ambient Temperature Product Folder Links: OPA1632 Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 19 #### 8.4.2 Layout Example 图 8-7. Representative Schematic for Example Layout 图 8-8. Example Layout Product Folder Links: OPA1632 Copyright © 2023 Texas Instruments Incorporated ## 9 Device and Documentation Support ## 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, Fully Differential Amplifiers application note - Texas Instruments, TI Precision Labs Fully Differential Amplifiers video series - Texas Instruments, Maximizing Signal-Chain Distortion Performance Using High-Speed Amplifiers application - Texas Instruments, Analog Audio Amplifier Front-End Reference Design With Improved Noise and Distortion - Texas Instruments, Public Announcement Audio Reference Design Utilizing Best in Class Boost Controller - Texas Instruments, Motherboard/Controller for the AMC1210 reference design - Texas Instruments, TPA6120A2 Stereo, 9.0-V to 33.0-V, Analog Input Headphone Amplifier With 128-dB **Dynamic Range** - Texas Instruments, OPAx863 Low-Power, 110-MHz, Rail-to-Rail Input/Output Voltage-Feedback Op Amps - Texas Instruments, OPA2834 50-MHz, 170- μ A, Negative-Rail In, Rail-to-Rail Out, Voltage-Feedback **Amplifier** #### 9.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更 改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 9.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI的《使用条款》。 #### 9.4 Trademarks PowerPAD™ and TI E2E™ are trademarks of Texas Instruments. 所有商标均为其各自所有者的财产。 Copyright © 2023 Texas Instruments Incorporated #### 9.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理 和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参 数更改都可能会导致器件与其发布的规格不相符。 #### 9.6 术语表 TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。 ## 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. English Data Sheet: SBOS286 www.ti.com 8-Feb-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | OPA1632D | LIFEBUY | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | OPA<br>1632 | | | OPA1632DG4 | LIFEBUY | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | OPA<br>1632 | | | OPA1632DGN | LIFEBUY | HVSSOP | DGN | 8 | 80 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 1632 | | | OPA1632DGNG4 | LIFEBUY | HVSSOP | DGN | 8 | 80 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 1632 | | | OPA1632DGNR | ACTIVE | HVSSOP | DGN | 8 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 1632 | Samples | | OPA1632DR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | OPA<br>1632 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # **PACKAGE OPTION ADDENDUM** www.ti.com 8-Feb-2024 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | De | vice | U | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------|--------|--------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA16 | 32DGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | OPA1 | 632DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 #### \*All dimensions are nominal | Device | Package Type Package Drawing | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-------------|------------------------------|-----|------|------|-------------|------------|-------------|--| | OPA1632DGNR | HVSSOP | DGN | 8 | 2500 | 358.0 | 335.0 | 35.0 | | | OPA1632DR | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | | # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 ## **TUBE** #### \*All dimensions are nominal | | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |---|------------|--------------|--------------|------|-----|--------|--------|--------|--------| | Γ | OPA1632D | D | SOIC | 8 | 75 | 505.46 | 6.76 | 3810 | 4 | | Г | OPA1632DG4 | D | SOIC | 8 | 75 | 505.46 | 6.76 | 3810 | 4 | 3 x 3, 0.65 mm pitch SMALL OUTLINE PACKAGE This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$ SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE #### NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. # PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. - 6. Features may differ or may not be present. SMALL OUTLINE PACKAGE #### NOTES: (continued) - 7. Publication IPC-7351 may have alternate designs. - 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 9. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 10. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司