TMUX1101, TMUX1102 ZHCSJG7D - MARCH 2019 - REVISED FEBRUARY 2024 # TMUX110x 5V、低漏电流、1:1 (SPST) 精密开关 # 1 特性 宽电源电压范围: 1.08V 至 5.5V 低漏电流:3pA 低电荷注入:-1.5pC 低导通电阻: $1.8\Omega$ - 40°C 至 +125°C 的工作温度 兼容 1.8V 逻辑电平 失效防护逻辑 轨到轨运行 双向信号路径 先断后合开关 ESD 保护 HBM: 2000V # 2 应用 采样保持电路 反馈增益开关 信号隔离 现场变送器 可编程逻辑控制器 (PLC) 工厂自动化和控制 超声波扫描仪 患者监护和诊断 心电图 (ECG) 数据采集系统 (DAQ) 半导体测试设备 电池测试设备 仪表:实验室、分析、便携 超声波智能仪表:水表和燃气表 • 光纤网络 光学测试设备 ## 3 说明 TMUX1101 和 TMUX1102 是精密互补金属氧化物半导 体 (CMOS) 单极单投 (SPST) 开关。1.08V 至 5.5V 的 宽工作电源电压范围使得这些器件适用于从医疗设备到 工业系统的各种应用。这些器件支持源极 (S) 和漏极 (D) 引脚上 GND 到 V<sub>DD</sub> 范围的双向模拟和数字信号。 逻辑控制输入 (SEL) 具有兼容 1.8V 逻辑电平的阈值。 当器件在有效电源电压范围内运行时,该阈值可确保 TTL 和 CMOS 的逻辑兼容性。SEL 为逻辑 1 时, TMUX1101 的开关打开, 而 SEL 为逻辑 0 时, TMUX1102 打开。失效防护逻辑电路要求先在 SEL 引 脚上施加电压,然后在电源引脚上施加电压,从而保护 器件免受潜在的损害。 TMUX110x 器件是精密开关和多路复用器器件系列中 的一部分。这些器件具有非常低的导通和关断漏电流以 及较低的电荷注入,因此可用于高精度测量应用。3nA 的低电源电流 和小型封装选项使其可用于便携式 ## 器件信息 | 器件型号 | 控制逻辑(1) | 封装 <sup>(2)</sup> | |----------|---------|--------------------| | TMUX1101 | 高电平有效 | DCK ( SC70 , 5 ) | | TMUX1102 | 低电平有效 | DBV ( SOT-23 , 5 ) | - 请参阅器件比较。 - 有关详细信息,请参阅节 12。 TMUX110x 方框图 # **Table of Contents** | <b>1</b> 特性 1 | 7.7 Bandwidth | 16 | |----------------------------------------------------------------|---------------------------------------------------|----| | 2 应用1 | 8 Detailed Description | 17 | | | 8.1 Overview | 17 | | 4 Device Comparison Table2 | 8.2 Functional Block Diagram | 17 | | 5 Pin Configuration and Functions3 | 8.3 Feature Description | 17 | | 6 Specifications4 | 8.4 Device Functional Modes | 19 | | 6.1 Absolute Maximum Ratings4 | 9 Application and Implementation | 20 | | 6.2 ESD Ratings | 9.1 Application Information | 20 | | 6.3 Recommended Operating Conditions4 | 9.2 Typical Application - Sample-and-Hold Circuit | 20 | | 6.4 Thermal Information5 | 9.3 Typical Application - Switched Gain Amplifier | 22 | | 6.5 Electrical Characteristics (V <sub>DD</sub> = 5V ±10 %)5 | 9.4 Power Supply Recommendations | 24 | | 6.6 Electrical Characteristics (V <sub>DD</sub> = 3.3V ±10 %)6 | 9.5 Layout | 24 | | 6.7 Electrical Characteristics (V <sub>DD</sub> = 1.8V ±10 %) | 10 Device and Documentation Support | 26 | | 6.8 Electrical Characteristics (V <sub>DD</sub> = 1.2V ±10 %)8 | 10.1 Documentation Support | 26 | | 6.9 Typical Characteristics | 10.2 接收文档更新通知 | 26 | | 7 Parameter Measurement Information | 10.3 支持资源 | 26 | | 7.1 On-Resistance | 10.4 Trademarks | | | 7.2 Off-Leakage Current | 10.5 静电放电警告 | 26 | | 7.3 On-Leakage Current14 | 10.6 术语表 | | | 7.4 Transition Time | 11 Revision History | | | 7.5 Charge Injection | 12 Mechanical, Packaging, and Orderable | | | 7.6 Off Isolation | Information | 27 | | | | | # **4 Device Comparison Table** | PRODUCT | DESCRIPTION | |----------|----------------------------------------------------------------| | TMUX1101 | Low-Leakage-Current, 1:1 (SPST), Precision Switch (Logic High) | | TMUX1102 | Low-Leakage-Current, 1:1 (SPST), Precision Switch (Logic Low) | Product Folder Links: *TMUX1101 TMUX1102*English Data Sheet: SCDS410 # **5 Pin Configuration and Functions** 图 5-1. DCK Package 5-Pin SC70 (Top View) 图 5-2. DBV Package 5-Pin SOT-23 (Top View) 表 5-1. Pin Functions | PIN | | <b>TYPE</b> (1) | DESCRIPTION <sup>(2)</sup> | | | |------|-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | ITPE | DESCRIPTION | | | | D | 1 | I/O | Drain pin. Can be an input or output. | | | | S | 2 | I/O | Source pin. Can be an input or output. | | | | GND | 3 | Р | Ground (0V) reference | | | | SEL | 4 | I | Logic control input. Controls the switch state as shown in 节 8.4.1. | | | | VDD | 5 | Р | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from $0.1\mu F$ to $10\mu F$ between $V_{DD}$ and GND. | | | - (1) I = input, O = output, I/O = input and output, and P = power. - (2) Refer to † 8.4 for what to do with unused pins. # **6 Specifications** ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) (2) (3) | | | MIN | MAX | UNIT | |-----------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------|------| | $V_{DD}$ | Supply voltage | - 0.5 | 6 | V | | V <sub>SEL</sub> | Logic control input pin voltage (SELx) | - 0.5 | 6 | V | | I <sub>SEL</sub> | Logic control input pin current (SELx) | - 30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, Dx) | - 0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, Dx) | I <sub>DC</sub> ± 10 % <sup>(4)</sup> | I <sub>DC</sub> ± 10 % <sup>(4)</sup> | mA | | I <sub>S</sub> or I <sub>D (PEAK)</sub> | Source and drain peak current: (1 ms period max, 10% duty cycle maximum) (Sx, Dx) | I <sub>peak</sub> ± 10 % <sup>(4)</sup> | I <sub>peak</sub> ± 10 % <sup>(4)</sup> | mA | | T <sub>stg</sub> | Storage temperature | - 65 | 150 | °C | | P <sub>tot</sub> | Total power dissipation <sup>(5)</sup> (6) | | 250 | mW | | TJ | Junction temperature | | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. - (3) All voltages are with respect to ground, unless otherwise specified. - (4) Refer to Recommended Operating Conditions for I<sub>DC</sub> and I<sub>Peak</sub> ratings. - (5) For DBV(SOT-23) package: P<sub>tot</sub> derates linearly above TA = 93°C by 4.45mW/°C. - (6) For DCK(SC70) package: P<sub>tot</sub> derates linearly above TA = 62°C by 2.87mW/°C. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 or ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±750 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |----------------------------------------------------------------------|--------------------------------------------------------|------------|------|-----|---------------------|------| | $V_{DD}$ | Supply voltage | | 1.08 | | 5.5 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) | (Sx, Dx) | 0 | | $V_{DD}$ | V | | V <sub>SEL</sub> | Logic control input pin voltage (SELx) | | 0 | | 5.5 | V | | T <sub>A</sub> | Ambient temperature | | - 40 | | 125 | °C | | | | Tj = 25°C | | 150 | | mA | | | Continuous surrent through switch | Tj = 85°C | | 120 | V <sub>DD</sub> 5.5 | mA | | I <sub>DC</sub> | Continuous current through switch | Tj = 125°C | | 60 | | mA | | | | Tj = 130°C | | 50 | | mA | | | | Tj = 25°C | | 300 | | mA | | Peak current through switch(1 ms period max, 10% duty cycle maximum) | Peak current through switch(1 ms period max, 10% | Tj = 85°C | | 300 | | mA | | | Tj = 125°C | | 180 | | mA | | | | | Tj = 130°C | | 160 | | mA | Copyright © 2024 Texas Instruments Incorporated ## **6.4 Thermal Information** | | | TMUX1101 | | | |------------------------|----------------------------------------------|------------|--------------|------| | | THERMAL METRIC <sup>(1)</sup> | DCK (SC70) | DBV (SOT-23) | UNIT | | | | 5 PINS | 5 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 348.5 | 224.9 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 238.3 | 150.6 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 205.7 | 130.0 | °C/W | | $\Psi$ JT | Junction-to-top characterization parameter | 141.4 | 74.8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 204.7 | 129.3 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 6.5 Electrical Characteristics (V<sub>DD</sub> = 5V ±10 %) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|--------------------------------------------------------------|------------------|---------|--------|-------|------| | ANALO | G SWITCH | <u> </u> | | | - | | | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 1.8 | 4 | Ω | | R <sub>ON</sub> | On-resistance | $I_{SD} = 10mA$ | - 40°C to +85°C | | | 4.5 | Ω | | | | Refer to On-resistance | - 40°C to +125°C | | | 4.9 | Ω | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 0.85 | | Ω | | R <sub>ON</sub><br>FLAT | On-resistance flatness | I <sub>SD</sub> = 10mA | - 40°C to +85°C | | | 1.6 | Ω | | FLAI | | Refer to On-resistance | - 40°C to +125°C | | | 1.6 | Ω | | | | $V_{DD} = 5V$ | 25°C | - 0.08 | ±0.005 | 0.08 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch Off $V_D = 4.5V / 1.5V$ | - 40°C to +85°C | - 0.3 | | 0.3 | nA | | . , | Ŭ | V <sub>S</sub> = 1.5V / 4.5V<br>Refer to Off-leakage current | - 40°C to +125°C | - 0.9 | | 0.9 | nA | | | Drain off leakage current <sup>(1)</sup> | $V_{DD} = 5V$ | 25°C | - 0.08 | ±0.005 | 0.08 | nA | | I <sub>D(OFF)</sub> | | Switch Off $V_D = 4.5V / 1.5V$ | - 40°C to +85°C | - 0.3 | | 0.3 | nA | | ·D(OFF) | | V <sub>S</sub> = 1.5V / 4.5V<br>Refer to Off-leakage current | - 40°C to +125°C | - 0.9 | | 0.9 | nA | | _ | | $V_{DD} = 5V$ | 25°C | - 0.025 | ±0.003 | 0.025 | nA | | $I_{D(ON)}$ $I_{S(ON)}$ | Channel on leakage current | Switch On $V_D = V_S = 2.5V$<br>Refer to On-leakage current | - 40°C to +85°C | - 0.2 | | 0.2 | nA | | -3(014) | | | - 40°C to +125°C | - 0.95 | | 0.95 | nA | | | | V <sub>DD</sub> = 5V | 25°C | - 0.1 | ±0.01 | 0.1 | nA | | $I_{D(ON)}$ $I_{S(ON)}$ | Channel on leakage current | Switch On $V_D = V_S = 4.5V / 1.5V$ | - 40°C to +85°C | - 0.35 | | 0.35 | nA | | -3(014) | | Refer to On-leakage current | - 40°C to +125°C | - 2 | | 2 | nA | | LOGIC | INPUTS (SEL) | | | | | , | | | V <sub>IH</sub> | Input logic high | | - 40°C to +125°C | 1.49 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | - 40°C to +125°C | 0 | | 0.87 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | - 40°C to +125°C | | | ±0.06 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | - 40°C to +125°C | | | 2 | pF | 提交文档反馈 5 # 6.5 Electrical Characteristics ( $V_{DD}$ = 5V ±10 %) (续) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN TYP | MAX | UNIT | |--------------------------------------|------------------------------------|-----------------------------------------------------------------------|------------------|--------------------|-----|------| | POWE | R SUPPLY | | | | | | | | V supply surrent | Logic inputs = 0\/ or E E\/ | 25°C | 0.003 | | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = 0V or 5.5V | - 40°C to +125°C | | 1 | μΑ | | DYNAN | IIC CHARACTERISTICS | | <u>'</u> | | | | | | | V <sub>S</sub> = 3V | 25°C | 0.003<br>5°C<br>12 | | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 200\Omega$ , $C_L = 15pF$ | - 40°C to +85°C | | 17 | ns | | | | Refer to Transition time | - 40°C to +125°C | | 18 | ns | | Q <sub>C</sub> | Charge Injection | $V_S = 1V$ $R_S = 0\Omega$ , $C_L = 1nF$ Refer to Charge injection | 25°C | - 1.5 | | рC | | 0 | Off Isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Off isolation | 25°C | - 62 | | dB | | O <sub>ISO</sub> | | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Off isolation | 25°C | - 40 | | dB | | BW | Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Bandwidth | 25°C | 300 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | 6 | | pF | | C <sub>DOFF</sub> | Drain off capacitance | f = 1MHz | 25°C | 10 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | 17 | | pF | <sup>(1)</sup> When $V_S$ is 4.5V, $V_D$ is 1.5V or when $V_S$ is 1.5V, $V_D$ is 4.5V. # 6.6 Electrical Characteristics ( $V_{DD} = 3.3V \pm 10 \%$ ) at $T_A = 25$ °C, $V_{DD} = 3.3$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | | | | |------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|-----------------|--------|----------------------------------------------------------------------|------|--|--|--| | ANALO | OG SWITCH | , | | • | | 3.7 8.8<br>9.5<br>9.8<br>1.9<br>2<br>2.2<br>0.001 0.05<br>0.2<br>0.9 | | | | | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 3.7 | 8.8 | Ω | | | | | $R_{ON}$ | On-resistance | I <sub>SD</sub> = 10mA | - 40°C to +85°C | | | 9.5 | Ω | | | | | | | Refer to On-resistance | - 40°C to +125°C | | | 9.8 | Ω | | | | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 1.9 | | Ω | | | | | R <sub>ON</sub> | On-resistance flatness | I <sub>SD</sub> = 10mA | - 40°C to +85°C | | 2 | | Ω | | | | | FLAT | | Refer to On-resistance | - 40°C to +125°C 2.2 | | Ω | | | | | | | | Source off leakage current <sup>(1)</sup> | $V_{DD} = 3.3V$<br>Switch Off<br>$V_{D} = 3V / 1V$<br>$V_{S} = 1V / 3V$<br>Refer to Off-leakage current | 25°C | - 0.05 | ±0.001 | 0.05 | nA | | | | | I <sub>S(OFF)</sub> | | | - 40°C to +85°C | - 0.2 | | 0.2 | nA | | | | | -5(011) | 3 | | - 40°C to +125°C | - 0.9 | | 0.9 | nA | | | | | | | V <sub>DD</sub> = 3.3V | 25°C | - 0.05 | ±0.001 | 0.05 | nA | | | | | In(OEE) | Drain off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 3V / 1V | - 40°C to +85°C | - 0.2 | | 0.2 | nA | | | | | I <sub>D(OFF)</sub> | Brain on loakago carroni | V <sub>S</sub> = 1V / 3V<br>Refer to Off-leakage current | - 40°C to +125°C | - 0.9 | | 0.9 | nA | | | | | | | V <sub>DD</sub> = 3.3V | 25°C | - 0.1 | ±0.005 | 0.1 | nA | | | | | | Channel on leakage current | | - 40°C to +85°C | - 0.35 | | 0.35 | nA | | | | | ·3(UN) | | Refer to On-leakage current | - 40°C to +125°C | - 2 | | 2 | nA | | | | | I <sub>D(ON)</sub><br>I <sub>S(ON)</sub> | Channel on leakage current | Refer to Off-leakage current V <sub>DD</sub> = 3.3V Switch On V <sub>D</sub> = V <sub>S</sub> = 3V / 1V | 25°C<br>- 40°C to +85°C | - 0.1<br>- 0.35 | ±0.00 | )5<br>———————————————————————————————————— | 0.35 | | | | # 6.6 Electrical Characteristics ( $V_{DD}$ = 3.3V ±10 %) (续) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 3.3V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN T | YP MAX | UNIT | |--------------------------------------|------------------------------------|-----------------------------------------------------------------------|------------------|-------|--------|------| | LOGIC | INPUTS (SEL) | | | | | | | V <sub>IH</sub> | Input logic high | | - 40°C to +125°C | 1.35 | 5.5 | V | | V <sub>IL</sub> | Input logic low | | - 40°C to +125°C | 0 | 0.8 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | ±0.0 | 005 | μA | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | - 40°C to +125°C | | ±0.05 | μA | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | pF | | C <sub>IN</sub> | Logic input capacitance | | - 40°C to +125°C | | 2 | pF | | POWE | SUPPLY | | | | | | | | V supply support | Logic inputs = 0\/ or E E\/ | 25°C | 0.0 | 002 | μA | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = 0V or 5.5V | - 40°C to +125°C | | 0.65 | μA | | DYNAN | IIC CHARACTERISTICS | | ' | | | | | | Transition time from control input | $V_S = 2V$ $R_L = 200\Omega$ , $C_L = 15pF$ Refer to Transition time | 25°C | | 14 | ns | | t <sub>TRAN</sub> | | | - 40°C to +85°C | | 20 | ns | | | | | - 40°C to +125°C | | 22 | ns | | Q <sub>C</sub> | Charge Injection | $V_S = 1V$ $R_S = 0\Omega$ , $C_L = 1nF$ Refer to Charge injection | 25°C | - | 1.5 | pC | | 0 | Off In 11st in | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Off isolation | 25°C | - | 62 | dB | | O <sub>ISO</sub> | Off Isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Off isolation | 25°C | - | 40 | dB | | BW | Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Bandwidth | 25°C | ; | 300 | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | | 6 | pF | | C <sub>DOFF</sub> | Drain off capacitance | f = 1MHz | 25°C | | 10 | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | | 17 | pF | <sup>(1)</sup> When $V_S$ is 3V, $V_D$ is 1V or when $V_S$ is 1V, $V_D$ is 3V. # 6.7 Electrical Characteristics (V<sub>DD</sub> = 1.8V ±10 %) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 1.8V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | | | | | |---------------------|-------------------------------------------|-------------------------------------------------------------|------------------|--------|--------|------|------|--|--|--|--| | ANALOG SWITCH | | | | | | | | | | | | | R <sub>ON</sub> | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 40 | | Ω | | | | | | | On-resistance | I <sub>SD</sub> = 10mA | - 40°C to +85°C | | | 80 | Ω | | | | | | | | Refer to On-resistance | - 40°C to +125°C | | | 80 | Ω | | | | | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 1.98V | 25°C | - 0.05 | ±0.001 | 0.05 | nA | | | | | | | | Switch Off<br>V <sub>D</sub> = 1.62V / 1V | - 40°C to +85°C | - 0.2 | | 0.2 | nA | | | | | | | | V <sub>S</sub> = 1V / 1.62V<br>Refer to Off-leakage current | - 40°C to +125°C | - 0.9 | | 0.9 | nA | | | | | 提交文档反馈 1 # 6.7 Electrical Characteristics ( $V_{DD}$ = 1.8V ±10 %) (续) at $T_A = 25$ °C, $V_{DD} = 1.8V$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------|--------|--------|-------|------| | | | V <sub>DD</sub> = 1.98V | 25°C | - 0.05 | ±0.001 | 0.05 | nA | | I <sub>D(OFF)</sub> | Drain off leakage current <sup>(1)</sup> | Switch Off $V_D = 1.62V / 1V$ | - 40°C to +85°C | - 0.2 | | 0.2 | nA | | <i>B</i> (011) | , and the second | V <sub>S</sub> = 1V / 1.62V<br>Refer to Off-leakage current | - 40°C to +125°C | - 0.9 | | 0.9 | nA | | | | V <sub>DD</sub> = 1.98V | 25°C | - 0.1 | ±0.005 | 0.1 | nA | | $I_{D(ON)}$ $I_{S(ON)}$ | Channel on leakage current | Switch On $V_D = V_S = 1.62V / 1V$ | - 40°C to +85°C | - 0.35 | | 0.35 | nA | | 0(011) | | Refer to On-leakage current | - 40°C to +125°C | - 2 | | 2 | nA | | LOGIC | INPUTS (SEL) | | | | | | | | $V_{IH}$ | Input logic high | | - 40°C to +125°C | 1.07 | | 5.5 | V | | $V_{IL}$ | Input logic low | | - 40°C to +125°C | 0 | | 0.68 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | - 40°C to +125°C | | | ±0.05 | μΑ | | $C_{IN}$ | Logic input capacitance | | 25°C | | 1 | | pF | | $C_{IN}$ | Logic input capacitance | | - 40°C to +125°C | | | 2 | pF | | POWER | SUPPLY | | • | | | | | | l | V <sub>DD</sub> supply current | Logic inputs = 0V or 5.5V | 25°C | | 0.001 | | μΑ | | I <sub>DD</sub> | VDD supply current | Logic inputs – 0 v or 5.5 v | - 40°C to +125°C | | | 0.45 | μΑ | | DYNAN | IIC CHARACTERISTICS | | | | | | | | | | V <sub>S</sub> = 1V | 25°C | | 25 | | ns | | $t_{TRAN}$ | Transition time from control input | $R_L = 200\Omega$ , $C_L = 15pF$ | - 40°C to +85°C | | | 44 | ns | | | | Refer to Transition time | - 40°C to +125°C | | | 44 | ns | | $Q_{\mathbb{C}}$ | Charge Injection | $V_S$ = 1V<br>$R_S$ = 0 $\Omega$ , $C_L$ = 1nF<br>Refer to Charge injection | 25°C | | - 1.5 | | рС | | 0 | Off Isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Off isolation | 25°C | | - 62 | | dB | | O <sub>ISO</sub> | On isolation | R <sub>L</sub> = 50Ω, C <sub>L</sub> = 5pF<br>f = 10MHz<br>Refer to Off isolation | 25°C | | - 40 | | dB | | BW | Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Bandwidth | 25°C | | 300 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | | 6 | | pF | | C <sub>DOFF</sub> | Drain off capacitance | f = 1MHz | 25°C | | 10 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | | 17 | | pF | <sup>(1)</sup> When $V_S$ is 1.62V, $V_D$ is 1V or when $V_S$ is 1V, $V_D$ is 1.62V. # 6.8 Electrical Characteristics ( $V_{DD} = 1.2V \pm 10 \%$ ) | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |---------------|-----------------|----|-----|-----|-----|------| | ANALOG SWITCH | | | | | | | Product Folder Links: TMUX1101 TMUX1102 提交文档反馈 # 6.8 Electrical Characteristics ( $V_{DD}$ = 1.2V ±10 %) (续) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP MAX | UNIT | |--------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------|------------------|------------|-----------|------| | | | V <sub>0</sub> = 0V to V <sub>0</sub> | 25°C | | 70 | Ω | | R <sub>ON</sub> | On-resistance | $V_S = 0V \text{ to } V_{DD}$<br>$I_{SD} = 10\text{mA}$ | - 40°C to +85°C | | 105 | Ω | | | | Refer to On-resistance | - 40°C to +125°C | | 105 | Ω | | | | V <sub>DD</sub> = 1.32V | 25°C | - 0.05 ±0. | .001 0.05 | nA | | la (acc) | Source off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 1V / 0.8V | - 40°C to +85°C | - 0.2 | 0.2 | nA | | I <sub>S(OFF)</sub> | Source on leakage current | $V_S = 0.8V / 1V$<br>Refer to Off-leakage current | - 40°C to +125°C | - 0.9 | 0.9 | nA | | | | V <sub>DD</sub> = 1.32V | 25°C | - 0.05 ±0. | .001 0.05 | nA | | I <sub>D(OFF)</sub> | Drain off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 1V / 0.8V | - 40°C to +85°C | - 0.2 | 0.2 | nA | | ·D(OFF) | Drain on leakage carroin | V <sub>S</sub> = 0.8V / 1V<br>Refer to Off-leakage current | - 40°C to +125°C | - 0.9 | 0.9 | nA | | | | V <sub>DD</sub> = 1.32V | 25°C | - 0.1 ±0. | .005 0.1 | nA | | I <sub>D(ON)</sub> | Channel on leakage current | Switch On $V_D = V_S = 1V / 0.8V$ | - 40°C to +85°C | - 0.35 | 0.35 | nA | | I <sub>S(ON)</sub> | | Refer to On-leakage current | - 40°C to +125°C | - 2 | 2 | nA | | LOGIC | INPUTS (SEL) | | | | | | | V <sub>IH</sub> | Input logic high | | - 40°C to +125°C | 0.96 | 5.5 | V | | V <sub>IL</sub> | Input logic low | | - 40°C to +125°C | 0 | 0.36 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | ±0. | .005 | μА | | I <sub>IH</sub> | Input leakage current | | - 40°C to +125°C | | ±0.05 | μА | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | pF | | C <sub>IN</sub> | Logic input capacitance | | - 40°C to +125°C | | 2 | pF | | POWER | SUPPLY | | ' | | | | | 1 | V supply current | Logic inputs = 0V or 5.5V | 25°C | 0. | .001 | μA | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs – 07 or 5.57 | - 40°C to +125°C | | 0.38 | μA | | DYNAM | MIC CHARACTERISTICS | | | | | | | | | V <sub>S</sub> = 1V | 25°C | | 55 | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 200\Omega$ , $C_L = 15pF$ | - 40°C to +85°C | | 190 | ns | | | | Refer to Transition time | - 40°C to +125°C | | 190 | ns | | Q <sub>C</sub> | Charge Injection | $V_S$ = 1V<br>$R_S$ = 0 $\Omega$ , $C_L$ = 1nF<br>Refer to Charge injection | 25°C | - | - 1.5 | pC | | 0 | Off Includion | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Off isolation | 25°C | | - 62 | dB | | O <sub>ISO</sub> | Off Isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Off isolation | 25°C | | - 42 | dB | | BW | Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Bandwidth | 25°C | | 300 | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | | 6 | pF | | C <sub>DOFF</sub> | Drain off capacitance | f = 1MHz | 25°C | | 10 | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | | 17 | pF | Product Folder Links: TMUX1101 TMUX1102 9 <sup>(1)</sup> When $V_S$ is 1V, $V_D$ is 0.8V or when $V_S$ is 0.8V, $V_D$ is 1V. # 6.9 Typical Characteristics At $T_A = 25$ °C, $V_{DD} = 5V$ (unless otherwise noted). 10 Product Folder Links: TMUX1101 TMUX1102 # 6.9 Typical Characteristics (continued) At $T_A = 25$ °C, $V_{DD} = 5V$ (unless otherwise noted). 11 # **6.9 Typical Characteristics (continued)** At $T_A = 25$ °C, $V_{DD} = 5V$ (unless otherwise noted). ## 7 Parameter Measurement Information #### 7.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (S) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. The measurement setup used to measure $R_{ON}$ is shown in $\boxed{8}$ 7-1. Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and $R_{ON}$ is computed with $R_{ON} = V / I_{SD}$ : 图 7-1. On-Resistance Measurement Setup ### 7.2 Off-Leakage Current There are two types of leakage currents associated with a switch during the off state: - 1. Source off-leakage current - 2. Drain off-leakage current Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol $I_{D(OFF)}$ . The setup used to measure both off-leakage currents is shown in ▼ 7-2. 图 7-2. Off-Leakage Measurement Setup 13 # 7.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. $\boxed{8}$ 7-3 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . 图 7-3. On-Leakage Measurement Setup #### 7.4 Transition Time Transition time is defined as the time taken by the output of the device to rise or fall 10% after the address signal has risen or fallen past the logic threshold. The 10% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. 7-4 shows the setup used to measure transition time, denoted by the symbol treatment. 图 7-4. Transition-Time Measurement Setup #### 7.5 Charge Injection The TMUX110x devices have a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_C$ . $\boxed{3}$ 7-5 shows the setup used to measure charge injection from source (S) to drain (D). 图 7-5. Charge-Injection Measurement Setup #### 7.6 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (S) of an off-channel. The characteristic impedance, $Z_0$ , for the measurement is $50 \Omega$ . $\boxed{8}$ 7-6 shows the setup used to measure off isolation. Use off isolation equation to compute off isolation. 图 7-6. Off Isolation Measurement Setup Product Folder Links: TMUX1101 TMUX1102 Off Isolation = $$20 \cdot Log\left(\frac{V_{OUT}}{V_{S}}\right)$$ (1) #### 7.7 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3dB when the input is applied to the source pin (S) of an on-channel, and the output is measured at the drain pin (D) of the device. The characteristic impedance, $Z_0$ , for the measurement is $50 \Omega$ . $\boxed{\$}$ 7-7 shows the setup used to measure bandwidth. 图 7-7. Bandwidth Measurement Setup Product Folder Links: TMUX1101 TMUX1102 # 8 Detailed Description #### 8.1 Overview The TMUX1101 and TMUX1102 are 1:1 (SPST) switches. The TMUX110x devices have a controllable singlepole, single-throw switch that is turned on or off based on the state of the select pin. The switch of the TMUX1101 is turned on with a Logic 1 on the select pin, while a Logic 0 is required to turn on switch in the TMUX1102. The following figure shows the functional block diagram for the TMUX110x devices. #### 8.2 Functional Block Diagram ALL SWITCHES SHOWN FOR A LOGIC 0 INPUT ### 8.3 Feature Description #### 8.3.1 Bidirectional Operation The TMUX110x conducts equally well from source (S) to drain (D) or from drain (D) to source (S). Each channel has very similar characteristics in both directions and supports both analog and digital signals. #### 8.3.2 Rail-to-Rail Operation The valid signal path input/output voltage for TMUX110x ranges from GND to V<sub>DD</sub>. #### 8.3.3 1.8V Logic Compatible Inputs The TMUX110x devices have 1.8V logic compatible control for all logic control inputs. The logic input thresholds scale with supply but still provide 1.8V logic control when operating at 5.5V supply voltage. 1.8V logic level inputs allows the TMUX110x devices to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. The current consumption of the TMUX110x devices increase when using 1.8V logic with higher supply voltage as shown in 🗵 6-10. For more information on 1.8V logic implementations refer to Simplifying Design with 1.8V logic Muxes and Switches. #### 8.3.4 Fail-Safe Logic The TMUX110x supports Fail-Safe Logic on the control input pin (SEL) allowing for operation up to 5.5V, regardless of the state of the supply pin. This feature allows voltages on the control pin to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pin. For example, the Fail-Safe Logic feature allows the select pin of the TMUX110x devices to be ramped to 5.5V while V<sub>DD</sub> = 0V. Additionally, the feature enables operation of the TMUX110x with $V_{DD}$ = 1.2V while allowing the select pin to interface with a logic level of another device up to 5.5V. Product Folder Links: TMUX1101 TMUX1102 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 17 #### 8.3.5 Ultra-Low Leakage Current The TMUX110x devices provide extremely low on-leakage and off-leakage currents. The TMUX110x devices are capable of switching signals from high source-impedance inputs into a high input-impedance op amp with minimal offset error because of the ultra-low leakage currents. 8-1 shows typical leakage currents of the TMUX110x devices versus temperature at $V_{DD} = 5V$ . 图 8-1. Leakage Current vs Temperature #### 8.3.6 Ultra-Low Charge Injection The TMUX110x devices have a transmission gate topology, as shown in 🛭 8-2. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed. The TMUX110x devices have special charge-injection cancellation circuitry that reduces the source-to-drain charge injection to -1.5pC at $V_S = 1V$ as shown in 8 - 3. 图 8-2. Transmission Gate Topology 图 8-3. Charge Injection vs Source Voltage #### 8.4 Device Functional Modes The TMUX110x devices have a controllable single-pole, single-throw switch that is turned on or turned off based on the state of the corresponding select pin. The control pin can be as high as 5.5V. The TMUX110x devices can be operated without any external components except for the supply decoupling capacitors. Unused logic control pins should be tied to GND or VDD in order to ensure the device does not consume additional current as highlighted in Implications of Slow or Floating CMOS Inputs. Unused signal path inputs (Sx or Dx) should be connection to GND. #### 8.4.1 Truth Tables 表 8-1 and 表 8-2 lists the truth tables for the TMUX1101 and TMUX1102 respectively. 表 8-1. TMUX1101 Truth Table | SEL | SWITCH STATE | |-----|--------------| | 0 | OFF (HI-Z) | | 1 | ON | 表 8-2. TMUX1102 Truth Table | SEL | SWITCH STATE | |-----|--------------| | 0 | ON | | 1 | OFF (HI-Z) | Product Folder Links: TMUX1101 TMUX1102 提交文档反馈 19 English Data Sheet: SCDS410 # 9 Application and Implementation #### 备注 以下应用部分中的信息不属于 TI 元件规格, TI 不担保其准确性和完整性。TI 的客户负责确定元件是否适合其用途,以及验证和测试其设计实现以确认系统功能。 ## 9.1 Application Information The TMUX11xx family offers ultra-low input and output leakage currents and low charge injection. These devices operate up to 5.5V, and offer true rail-to-rail input and output of both analog and digital signals. The TMUX110x have a low on-capacitance which allows faster settling time when multiplexing inputs in the time domain. These features make the TMUX11xx devices a family of precision, high-performance switches and multiplexers for low-voltage applications. # 9.2 Typical Application - Sample-and-Hold Circuit One useful application to take advantage of the TMUX1101 and TMUX1102's performance is the sample-and-hold circuit. A sample-and-hold circuit can be useful for an analog to digital converter (ADC) to sample a varying input voltage with improved reliability and stability. It can also be used to store the output samples from a single digital-to-analog converter (DAC) in a multi-output application. A simple sample-and-hold circuit can be realized using an analog switch such as the TMUX1101, and TMUX1102 analog switches. 9-1 shows a single channel sample-and hold circuit using either of the TMUX110x devices. 图 9-1. Single Channel Sample-and-Hold Circuit Example An optional op amp is used before the switch since driving large capacitive loads is a typical limitation of buffered DACs. The additional buffer stage is included following the DAC to prevent potential stability problems from driving a large capacitive load. Generally, the switch delivers only the input signals to the holding capacitors. However, when the switch is toggled, some amount of charge is transferred to the switch output in the form of charge injection, resulting in a pedestal sampling error. The TMUX1101 and TMUX1102 switches have excellent charge injection performance of only -1.5pC, making them excellent choices for this implementation to minimize sampling error. The pedestal error voltage is indirectly related to the size of the capacitance on the output, for better precision a larger capacitor is required due to charge injection. Copyright © 2024 Texas Instruments Incorporated #### 9.2.1 Design Requirements The purpose of this precision design is to implement an optimized single channel sample-and-hold circuit using a precision 1:1 (SPST) CMOS switch. The sample-and-hold circuit needs to be capable of supporting high accuracy with minimized pedestal error and fast settling time. #### 9.2.2 Detailed Design Procedure The TMUX1101 or TMUX1102 switch is used in conjunction with the voltage holding capacitors $(C_H)$ to implement the sample-and-hold circuit. The basic operation is: - When the switch is closed, it samples the input voltage and charges the holding capacitors (C<sub>H</sub>) to the input voltage values. - 2. When the switch is open, the holding capacitors $(C_H)$ holds its previous value, maintaining stable voltage at the amplifier output $(V_{OUT})$ . Due to switch and capacitor leakage current, as well as amplifier bias current, the voltage on the hold capacitors droops with time. The TMUX1101 and TMUX1102 minimize the droops due to its ultra-low leakage performance. At 25°C, the TMUX1101 and TMUX1102 have extremely low leakage current of 3pA typical. Refer to Sample and Hold Glitch Reduction for Precision Outputs Reference Design for more information on sample-and-hold circuits. #### 9.2.3 Application Curve TMUX1101 and TMUX1102 have excellent charge injection performance and ultra-low leakage current, making them excellent choices to minimize sampling error for the sample-and-hold application. The charge injection and leakage performance are shown in 图 9-2 and 图 9-3 respectively. $\frac{80}{60}$ $\frac{40}{40}$ $\frac{40}{20}$ $\frac{20}{-40}$ $\frac{-40}{-60}$ $\frac{1}{V_S \text{ or } V_D - \text{ Source or Drain Voltage (V)}}{V_{DD} = 5V}$ 图 9-2. Charge Injection vs Source Voltage 图 9-3. On-Leakage vs Source or Drain Voltage ## 9.3 Typical Application - Switched Gain Amplifier Switches and multiplexers are commonly used in the feedback path of amplifier circuits to provide configurable gain control. By using various resistor values on the switch path, the TMUX110x allows the system to have multiple gain settings. An external resistor ensures the amplifier is not operating in an open loop configuration. A transimpedance amplifier (TIA) for photodiode inputs is a common circuit that requires gain control using a switch to convert the output current of the photodiode into a voltage for the MCU or processor. The amount of light present during a photodiode measurement is dependent on the time of day and available light source. An external switch such as the TMUX110x can be utilized to increase the gain when a smaller photodiode current is present. The leakage current, capacitance, and charge injection performance of the TMUX110x are key specifications to evaluate when selecting a device for gain control. An example switched gain amplifier circuit is shown in 89-4. 图 9-4. Configurable Gain Setting of a TIA Circuit #### 9.3.1 Design Requirements For this design example, use the parameters listed in 表 9-1. 表 9-1. Design Parameters | PARAMETERS | VALUES | | | | |-----------------------------|-----------------|--|--|--| | Supply (V <sub>DD</sub> ) | 3.3V | | | | | Input / Output signal range | 0μΑ to 10μΑ | | | | | Control logic thresholds | 1.8V compatible | | | | Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SCDS410 #### 9.3.2 Detailed Design Procedure The TMUX110x devices can be operated without any external components except for the supply decoupling capacitors. All inputs signals passing through the switch must fall within the recommended operating conditions of the TMUX110x, including signal range and continuous current. For this design example, with a supply of 3.3V, the signals can range from 0V to 3.3V when the device is powered. The maximum continuous current can be 30mA. Photodiodes commonly have a current output that ranges from a few hundred picoamps to tens of microamps based on the amount of light being absorbed. The TMUX110x devices have a typical On-leakage current of less than 10pA, which would lead to an accuracy well within 1% of a full scale 10µA signal. The low ON and OFF capacitance of the TMUX110x improves system stability by minimizing the total capacitance on the output of the amplifier. Lower capacitance leads to less overshoot and ringing in the system, which can cause the amplifier circuit to become unstable if the phase margin is not at least 45°. Refer to Improve Stability Issues with Low Con Multiplexers for more information on calculating the phase margin versus percent overshoot. #### 9.3.3 Application Curve The TMUX110x devices are capable of switching signals from high source-impedance inputs into a high inputimpedance op amp with minimal offset error because of the ultra-low leakage currents. 图 9-5. On-Leakage vs Source or Drain Voltage 23 English Data Sheet: SCDS410 # 9.4 Power Supply Recommendations The TMUX110x devices operate across a wide supply range of 1.08V to 5.5V. Do not exceed the absolute maximum ratings because stresses beyond the listed ratings can cause permanent damage to the devices. Power-supply bypassing improves noise margin and prevents switching noise propagation from the $V_{DD}$ supply to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from $0.1~\mu$ F to $10~\mu$ F from $V_{DD}$ to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes. #### 9.5 Layout #### 9.5.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self – inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. 图 9-6 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. 图 9-6. Trace example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies. Copyright © 2024 Texas Instruments Incorporated - Decouple the V<sub>DD</sub> pin with a 0.1µF capacitor, placed as close to the pin as possible. Ensure that the capacitor voltage rating is sufficient for the V<sub>DD</sub> supply. - Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. #### 9.5.2 Layout Example 图 9-7. TMUX110x Layout Example 25 English Data Sheet: SCDS410 # 10 Device and Documentation Support ## **10.1 Documentation Support** #### 10.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, Sample and Hold Glitch Reduction for Precision Outputs Reference Design. - Texas Instruments, True Differential, 4 x 2 MUX, Analog Front End, Simultaneous-Sampling ADC Circuit. - Texas Instruments, Improve Stability Issues with Low CON Multiplexers. - Texas Instruments, Simplifying Design with 1.8V logic Muxes and Switches. - Texas Instruments, Eliminate Power Sequencing with Powered-off Protection Signal Switches. - Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers. #### 10.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 10.3 支持资源 TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 #### 10.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ## 10.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 10.6 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 #### 11 Revision History 注:以前版本的页码可能与当前版本的页码不同 | Changes from Revision C (November 2019) to Revision D (February 2024) | Page | |-----------------------------------------------------------------------|------| | • 更新了整个文档中的表格、图和交叉参考的编号格式 | 1 | | Updated Is or Id (Continuous Current) values | 4 | | Added Ipeak values to Recommended Operating Conditions table | 4 | | Changes from Revision B (August 2019) to Revision C (November 2019) | Page | | <ul><li>在"应用"部分中添加了链接</li></ul> | | | | 1 | Copyright © 2024 Texas Instruments Incorporated | Changes from Revision A (March 2019) to Revision B (August 2019) | Page | |-------------------------------------------------------------------|------| | • 删除了 <i>器件信息</i> 表中的 <i>产品预发布</i> 说明 | 1 | | Deleted the Product Preview note from the Device Comparison table | 2 | | Added DBV (SOT-23) thermal values to Thermal Information | 5 | | Changes from Revision * (March 2019) to Revision A (July 2019) | Page | 将文档从*预告信息* 更改为*混合* 状态。.......1 # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 27 Product Folder Links: TMUX1101 TMUX1102 www.ti.com 8-Feb-2024 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TMUX1101DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1W1F | Samples | | TMUX1101DCKR | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 101 | Samples | | TMUX1102DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1W3F | Samples | | TMUX1102DCKR | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 102 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # PACKAGE OPTION ADDENDUM www.ti.com 8-Feb-2024 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 8-Feb-2024 ## TAPE AND REEL INFORMATION # TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 - | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMUX1101DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TMUX1101DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | TMUX1102DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TMUX1102DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | www.ti.com 8-Feb-2024 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TMUX1101DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TMUX1101DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TMUX1102DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TMUX1102DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司