











TPS25200-Q1

ZHCSDG1-MARCH 2015

# TPS25200-Q1 具有精度可调节的电流限制和过压钳位的 5V 电子熔丝

### 特性

- 符合汽车应用要求
- 具有符合 AEC-Q100 的下列结果:
  - 器件人体模型 (HBM) 分类等级 2
  - 器件充电器件模型 (CDM) 分类等级 C5
- 2.5V 至 6.5V 工作电压
- 20V 持续 V<sub>IN</sub> (绝对最大值)
- 7.6V 输入过压关断
- 5.25V 至 5.55V 固定过压钳位
- 0.6µs 过压锁定响应
- 3.5µs 短路响应
- 67mΩ 高侧金属氧化物半导体场效应晶体管 (MOSFET)
- 精确的电流限制设置(包含电阻): 2.5A(最小 值)与 2.9A(最大值); 2.1A(最小值)与 2.5A(最大值)
- 2.7A 电流下的电流限制精度为 ±6.3%
- 禁用时, 反向电流阻断
- 内置软启动
- 与 TPS2553 引脚到引脚兼容

#### 2 应用范围

- 汽车 USB 端口保护
- USB 电源开关
- USB 受控设备

# 简化电路原理图

#### VIO- $300\,k\Omega$ Fault signal TPS25200-Q1 VIN Vout 6 IN OUT CIN 300 kΩ ≶ 5 GND ILIM 2 COUT 4 EN FAULT 3 Thermal Pad RILIM

# 3 说明

TPS25200-Q1 器件是一款具有精确电流限制和过压钳 位的 5V 电子熔丝。 此器件在过压和过压事件发生时 为负载和电源提供强健保护。

TPS25200-Q1 是一款智能保护型负载开关,可耐受 20V 的 V<sub>IN</sub> 电压。当 IN 引脚上施加错误电压时,输出 会钳位在 5.4V 电压,从而保护负载。 当 IN 引脚上的 电压超过 7.6V 时,器件会与负载断开连接,从而避免 损坏器件和/或负载。

TPS25200-Q1 具有一个内部  $67m\Omega$  电源开关,并且用 于在多种异常情况下保护电源、器件和负载。 此器件 提供高达 2.4A 的持续负载电流。 通过一个接地电阻, 可在 85mA 至 2.7A 范围内对限流值进行设置。 当发 生过载时,输出电流会被限制在由 RILIM 电阻设置的电 流值上。 如果出现持续过载, 此器件最终将进入热关 断模式,以防止对 TPS25200-Q1 器件造成损坏。

#### 器件信息(1)

|             | BB 11 1B 10. |                 |
|-------------|--------------|-----------------|
| 器件型号        | 封装           | 封装尺寸 (标称值)      |
| TPS25200-Q1 | WSON (6)     | 2.00mm x 2.00mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。







# 目录

| 1 | 特性1                                                           |    | 9.1 Overview                       |                 |
|---|---------------------------------------------------------------|----|------------------------------------|-----------------|
| 2 | 应用范围 1                                                        |    | 9.2 Functional Block Diagram       | 9               |
| 3 | 说明1                                                           |    | 9.3 Feature Description            | 10              |
| 4 | 简化电路原理图1                                                      |    | 9.4 Device Functional Modes        | <mark>11</mark> |
| 5 | 修订历史记录                                                        | 10 | Application and Implementation     | 12              |
| 6 | Pin Configuration and Functions                               |    | 10.1 Application Information       | 12              |
| 7 | _                                                             |    | 10.2 Typical Application           | 12              |
| ′ | Specifications                                                | 11 | Power Supply Recommendations       | 19              |
|   | 7.1 Absolute Maximum Ratings                                  | 12 | Layout                             | 19              |
|   | 7.2 ESD Ratings                                               |    | 12.1 Layout Guidelines             |                 |
|   | 7.3 Recommended Operating Conditions                          |    | 12.2 Layout Example                |                 |
|   | 7.5 Electrical Characteristics                                | 13 | 器件和文档支持                            |                 |
|   |                                                               |    | 13.1 文档支持                          |                 |
|   | 7.6 Switching Characteristics 6 7.7 Typical Characteristics 6 |    | 13.2 商标                            |                 |
| 8 | Parameter Measurement Information                             |    | 13.3 静电放电警告                        |                 |
| - |                                                               |    | 13.4 术语表                           |                 |
| 9 | Detailed Description 9                                        | 14 | 机械封装和可订购信息                         |                 |
|   |                                                               |    | h ansatz 1. 4 .4 \(\daggregation\) |                 |

# 5 修订历史记录

| 日期         | 修订版本 | 注释    |
|------------|------|-------|
| 2015 年 3 月 | *    | 最初发布。 |



# 6 Pin Configuration and Functions

#### DRV Package 6-Pin WSON With Exposed Thermal Pad Top View



#### **Pin Functions**

| PIN         |     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                     |  |  |  |
|-------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME        | I/O |     | DESCRIPTION                                                                                                                                                                                                                                                     |  |  |  |
| EN 4        |     | I   | Logic-level control input. When this pin is driven high, the power switch is enabled. When this pin is driven low, the power switch turns off. This pin cannot be left floating and it must be limited below the absolute maximum rating if tied to the IN pin. |  |  |  |
| FAULT 3     |     | 0   | Active-low open-drain output. This pin is asserted during an overcurrent, overvoltage, or overtemperature event. Connect a pullup resistor to the logic I/O voltage.                                                                                            |  |  |  |
| GND         | 5   | _   | Ground connection. Connect this pin externally to the exposed thermal pad.                                                                                                                                                                                      |  |  |  |
| ILIM 2      |     | 0   | External resistor. The ILIM pin is used to set the current-limit threshold. The recommended value for this pin is: $36 \text{ k}\Omega \leq R_{\text{ILIM}} \leq 1100 \text{ k}\Omega$ .                                                                        |  |  |  |
| IN 6        |     | 1   | Input voltage. Connect a ceramic capacitor with a value of 0.1 $\mu F$ or greater from the IN pin to the GND pin as close to the IC as possible.                                                                                                                |  |  |  |
| OUT 1       |     | 0   | Protected power switch, V <sub>OUT</sub> .                                                                                                                                                                                                                      |  |  |  |
| Thermal pad |     | _   | The exposed thermal pad is internally connected to the GND pin. Use the thermal pad to heat-sink the device to the circuit board traces. Connect the thermal pad to the GND pin externally.                                                                     |  |  |  |

# 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range, voltage are referenced to GND (unless otherwise noted)<sup>(1)</sup>

|                                                |                      | MIN        | MAX       | UNIT |
|------------------------------------------------|----------------------|------------|-----------|------|
|                                                | IN                   | -0.3       | 20        | V    |
| Voltage                                        | OUT, EN, ILIM, FAULT | -0.3       | 7         | V    |
|                                                | From IN to OUT       | <b>-</b> 7 | 20        | V    |
| Continuous output current, I <sub>O</sub>      |                      | Thermally  | / Limited |      |
| Continuous FAULT output sink current           |                      |            | 25        | mA   |
| Continuous ILIM output source current          |                      |            | 150       | μΑ   |
| Operating junction temperature, T <sub>J</sub> |                      | Internally | / limited |      |
| Storage temperature, T <sub>stg</sub>          |                      | -65        | 150       | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.





# 7.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V                  | Flootroototic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011            | ±750  | V    |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    |                                  | MIN | MAX  | UNIT     |
|--------------------|----------------------------------|-----|------|----------|
| $V_{IN}$           | Input voltage of IN              | 2.5 | 6.5  | <b>V</b> |
| $V_{EN}$           | Enable pin voltage               | 0   | 6.5  | <b>V</b> |
| I <sub>FAULT</sub> | Continuous FAULT sink current    | 0   | 10   | mA       |
| I <sub>OUT</sub>   | Continuous output current of OUT |     | 2.4  | Α        |
| R <sub>ILIM</sub>  | Current-limit set resistors      | 36  | 1100 | kΩ       |
| TJ                 | Operating junction temperature   | -40 | 125  | °C       |

### 7.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | DRV (WSON)<br>6 PINS | UNIT |
|-----------------------|----------------------------------------------|----------------------|------|
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 66.5                 |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 83.4                 |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 36.1                 | 9000 |
| ΨЈТ                   | Junction-to-top characterization parameter   | 1.6                  | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 36.5                 |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.6                  |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



## 7.5 Electrical Characteristics

Conditions are  $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$  and  $2.5 \text{ V} \le \text{V}_{\text{IN}} \le 6.5 \text{ V}$ .  $\text{V}_{\text{EN}} = \text{V}_{\text{IN}}$ ,  $\text{R}_{\text{ILIM}} = 36 \text{ k}\Omega$ . Positive current into pins. Typical value is at 25°C. All voltages are with respect to ground (unless otherwise noted).

| DOWER                |                                                  |                                                                                                      | CONDITIONS                                         | MIN  | TYP                | MAX  | UNIT      |  |
|----------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------|------|--------------------|------|-----------|--|
| FOWER                | R SWITCH                                         | 1                                                                                                    |                                                    |      |                    |      |           |  |
|                      |                                                  |                                                                                                      | T <sub>J</sub> = 25°C                              |      | 67                 | 75   |           |  |
| r <sub>DS(on)</sub>  | IN-OUT resistance <sup>(1)</sup>                 | $2.5 \text{ V} \le \text{V}_{\text{IN}} \le 5 \text{ V},$<br>$\text{I}_{\text{OUT}} = 2.4 \text{ A}$ | -40°C ≤ T <sub>J</sub> ≤ 85°C                      |      | 67                 | 95   | $m\Omega$ |  |
| , ,                  |                                                  | 10UT = 2.4 A                                                                                         | -40°C ≤ T <sub>J</sub> ≤ 125°C                     |      | 67                 | 105  |           |  |
| ENABL                | E INPUT EN                                       |                                                                                                      |                                                    | •    |                    |      |           |  |
|                      | EN pin turn on threshold                         | Input rising                                                                                         |                                                    |      |                    | 1.9  | V         |  |
|                      | EN pin turn off threshold                        | Input falling                                                                                        |                                                    | 0.6  |                    |      | V         |  |
|                      | Hysteresis                                       |                                                                                                      |                                                    |      | 330 <sup>(2)</sup> |      | mV        |  |
| I <sub>EN</sub>      | Leakage current                                  | $V_{EN} = 0 \text{ V or } 5.5 \text{ V}$                                                             |                                                    | -2   |                    | 2    | μΑ        |  |
| DISCHA               | ARGE                                             |                                                                                                      |                                                    |      |                    |      |           |  |
| R <sub>DCHG</sub>    | OUT Discharge Resistance                         | $V_{OUT} = 5 \text{ V}, V_{EN} = 0 \text{ V}$                                                        | V                                                  |      | 500                | 625  | Ω         |  |
| CURRE                | NT LIMIT                                         |                                                                                                      |                                                    |      |                    |      |           |  |
|                      |                                                  | $R_{ILIM} = 36 \text{ k}\Omega$                                                                      |                                                    | 2530 | 2700               | 2870 |           |  |
|                      |                                                  | $R_{ILIM} = 42.2 \text{ k}\Omega$                                                                    |                                                    | 2140 | 2300               | 2460 |           |  |
|                      | Current-limit, see Figure 12                     | $R_{ILIM} = 56 \text{ k}\Omega$                                                                      |                                                    | 1620 | 1740               | 1860 | mA        |  |
| los                  |                                                  | $R_{ILIM} = 80.6 \text{ k}\Omega$                                                                    |                                                    | 1110 | 1206               | 1300 | IIIA      |  |
|                      |                                                  | $R_{ILIM} = 150 \text{ k}\Omega$                                                                     |                                                    | 590  | 647                | 710  |           |  |
|                      |                                                  | $R_{ILIM} = 1100 \text{ k}\Omega$                                                                    |                                                    | 40   | 83                 | 130  | 30        |  |
| OVERV                | OLTAGE LOCKOUT, IN                               |                                                                                                      |                                                    |      |                    |      |           |  |
| V <sub>(OVLO)</sub>  | IN rising OVLO threshold voltage                 | IN rising                                                                                            |                                                    | 6.8  | 7.6                | 8.45 | V         |  |
|                      | Hysteresis                                       |                                                                                                      |                                                    |      | 70 <sup>(2)</sup>  |      | mV        |  |
| VOLTA                | GE CLAMP, OUT                                    |                                                                                                      |                                                    |      |                    |      |           |  |
| V <sub>(OVC)</sub>   | OUT clamp voltage threshold                      | $C_L = 1 \mu F, R_L = 100 g$                                                                         | $\Omega, V_{IN} = 6.5 V$                           | 5.25 | 5.4                | 5.55 | V         |  |
| SUPPL                | Y CURRENT                                        |                                                                                                      |                                                    |      |                    |      |           |  |
|                      | Supply ourrent low lovel output                  | $V_{EN} = 0 \text{ V}, V_{IN} = 5 \text{ V}$                                                         |                                                    |      | 1                  | 5    |           |  |
| I <sub>IN(off)</sub> | Supply current, low-level output                 | $V_{EN} = 0$ or 5 V, $V_{IN} =$                                                                      | 20 V                                               |      | 1040               | 1700 | μA        |  |
|                      | Cumply ourrent high level output                 | $V_{IN} = 5 V$ ,                                                                                     | $R_{ILIM} = 36 \text{ k}\Omega$                    |      | 147                | 200  |           |  |
| I <sub>IN(on)</sub>  | Supply current, high-level output                | No load on OUT                                                                                       | $R_{ILIM} = 150 \text{ k}\Omega$                   |      | 120                | 190  | μA        |  |
| I <sub>REV</sub>     | Reverse leakage current                          | $V_{OUT} = 6.5V$ , $V_{IN} = V_{E}$<br>Measure $I_{OUT}$                                             | $E_{N} = 0 \text{ V}, T_{J} = 25^{\circ}\text{C},$ |      | 3.2                | 5    | μΑ        |  |
| UNDER                | VOLTAGE LOCKOUT, IN                              |                                                                                                      |                                                    |      |                    |      |           |  |
| $V_{UVLO}$           | IN rising UVLO threshold voltage                 | IN rising                                                                                            |                                                    |      | 2.35               | 2.45 | V         |  |
|                      | Hysteresis                                       |                                                                                                      |                                                    |      | 30 <sup>(2)</sup>  |      | mV        |  |
| FAULT                |                                                  |                                                                                                      |                                                    |      |                    |      |           |  |
| $V_{OL}$             | Output low voltage, FAULT                        | $I_{\overline{FAULT}} = 1 \text{ mA}$                                                                |                                                    |      | 50                 | 180  | mV        |  |
|                      | Off-state leakage                                | $V_{\overline{FAULT}} = 6.5 \text{ V}$                                                               |                                                    |      |                    | 1    | μΑ        |  |
| THERM                | AL SHUTDOWN                                      |                                                                                                      |                                                    |      |                    |      |           |  |
|                      | Thermal shutdown threshold, OTSD2 <sup>(3)</sup> |                                                                                                      |                                                    | 155  |                    |      | ·         |  |
|                      | Thermal shutdown threshold only in               |                                                                                                      |                                                    | 105  |                    |      | °C        |  |
|                      | current-limit, OTSD1 (3)                         |                                                                                                      |                                                    | 135  |                    |      | C         |  |

<sup>(1)</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature. Thermal effects must be taken into account separately.

These parameters are provided for reference only and does not constitute part of TI's published device specifications for purposes of TI's product warranty.

<sup>(3)</sup> For more information on the thermal sensors, OTSD1 and OTSD2, see the *Thermal Sense* section.

# 7.6 Switching Characteristics

Conditions are  $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$  and  $2.5 \text{ V} \le \text{V}_{\text{IN}} \le 6.5 \text{ V}$ .  $\text{V}_{\text{EN}} = \text{V}_{\text{IN}}$ ,  $\text{R}_{\text{ILIM}} = 36 \text{ k}\Omega$ . Positive current are into pins. Typical value is at 25°C. All voltages are with respect to GND (unless otherwise noted)

|                               | PARAMETER                   | TEST CONDITIONS                                                                                                                                    | MIN | TYP                | MAX | UNIT |
|-------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| POWER SWITE                   | СН                          |                                                                                                                                                    |     |                    |     |      |
| t <sub>r</sub>                | OUT voltage rise time       | $C_L = 1 \mu F$ , $R_L = 100 \Omega$ , (see Figure 10)                                                                                             |     | 2.05               | 3.2 |      |
| t <sub>f</sub>                | OUT voltage fall time       | $C_L = 1 \mu F$ , $R_L = 100 \Omega$ , (see Figure 10)                                                                                             |     | 0.18               | 0.2 | ms   |
| <b>ENABLE INPU</b>            | T EN                        |                                                                                                                                                    |     |                    |     |      |
| t <sub>on</sub>               | Turn-on time                | 2.5 V $\leq$ V <sub>IN</sub> $\leq$ 5 V, C <sub>L</sub> = 1 $\mu$ F, R <sub>L</sub> = 100 $\Omega$ , (see Figure 10)                               |     | 5.12               | 7.3 | ms   |
| t <sub>off</sub>              | Turn-off time               | $2.5 \text{ V} \le \text{V}_{\text{IN}} \le 5 \text{ V}, \text{ C}_{\text{L}} = 1 \mu\text{F}, \text{ R}_{\text{L}} = 100 \Omega,$ (see Figure 10) |     | 0.22               | 0.3 | ms   |
| CURRENT LIM                   | ІІТ                         |                                                                                                                                                    |     |                    |     |      |
| $t_{(IOS)}$                   | Short-circuit response time | V <sub>IN</sub> = 5 V (see Figure 12)                                                                                                              |     | 3.5 <sup>(1)</sup> |     | μs   |
| OVERVOLTAG                    | E LOCKOUT, IN               |                                                                                                                                                    |     |                    |     |      |
| t <sub>(OVLO_off_delay)</sub> | Turn-off Delay for OVLO     | $V_{IN}$ = 5 V to 10 V with 1 V/µs ramp-up rate, $V_{OUT}$ with 100- $\Omega$ load                                                                 |     | 0.6 <sup>(1)</sup> |     | μs   |
| FAULT FLAG                    |                             | · · · · · · · · · · · · · · · · · · ·                                                                                                              |     |                    |     |      |
|                               | FAULT deglitch              | FAULT assertion or deassertion because of overcurrent condition                                                                                    | 5   | 8                  | 12  | ms   |

<sup>(1)</sup> This parameter is provided for reference only and does not constitute part of TI's published device specifications for purposes of TI's product warranty.

# 7.7 Typical Characteristics





**Typical Characteristics (continued)** 







Figure 8. Discharge Resistance vs V<sub>IN</sub>

# TEXAS INSTRUMENTS

# **8 Parameter Measurement Information**



Figure 9. Output Rise and Fall Test Load



Figure 10. Power-On and Off Timing



Figure 11. Enable Timing, Active High Enable



Figure 12. Output Short Circuit Parameters



ZHCSDG1-MARCH 2015 www.ti.com.cn

## **Detailed Description**

#### 9.1 Overview

The TPS25200-Q1 device is an intelligent low-voltage switch or e-Fuse with robust overcurrent and overvoltage protection which are suitable for a variety of applications.

The TPS25200-Q1 current-limited power switch uses N-channel MOSFETs in applications requiring up to 2.4 A of continuous load current. The device allows the user to program the current-limit threshold between 85 mA and 2.7 A (typical) through an external resistor. The device enters constant-current mode when the load exceeds the current-limit threshold.

The TPS25200-Q1 input can withstand 20-V DC voltage, but clamps V<sub>OUT</sub> to a precision regulated 5.4 V and shuts down in the event that the V<sub>IN</sub> value exceeds 7.6 V. The device also integrates overcurrent and short-circuit protection. The precision overcurrent limit helps minimize over designing of the input power supply while the fast response short-circuit protection isolates the load when a short circuit is detected.

The additional features of the device include the following:

- Overtemperature protection to safely shutdown in the event of an overcurrent event or a slight overvoltage event where the V<sub>OUT</sub> clamp is engaged over an extended period of time.
- Deglitched fault reporting to filter the FAULT signal to ensure that the TPS25200-Q1 device does not provide false-fault alerts.
- Output discharge pulldown to ensue a load is off and not in an undefined operational state.
- Reverse blocking when disabled to prevent back-drive from an active load which inadvertently causes undetermined behavior in the application.

#### 9.2 Functional Block Diagram



6.4-V typical clamp voltage

# TEXAS INSTRUMENTS

#### 9.3 Feature Description

#### **9.3.1** Enable

This logic enable input controls the power switch and device supply current. A logic-high input on the EN pin enables the driver, control circuits, and powers the switch. The enable input is compatible with both TTL and CMOS logic levels.

The EN pin can be tied to  $V_{IN}$  with a pullup resistor, and is protected with an integrated Zener diode. Use a sufficiently large (300 k $\Omega$ ) pullup resistor to ensure that  $V_{(EN)}$  is limited below the absolute maximum rating.

#### 9.3.2 Thermal Sense

The TPS25200-Q1 device uses two independent thermal sensing circuits for self protection that monitor the operating temperature of the power switch and disable operation if the temperature exceeds the values listed in the *Recommended Operating Conditions* table. The TPS25200-Q1 device operates in constant-current mode during an overcurrent condition, which increases the voltage drop across the power switch. The power dissipation in the package is proportional to the voltage drop across the power switch, which increases the junction temperature during an overcurrent condition. The first thermal sensor (OTSD1) turns off the power switch when the die temperature exceeds 135°C (minimum) and the device is in current-limit protection. Hysteresis is built into the thermal sensor, and the switch turns on after the device has cooled by approximately 20°C.

The TPS25200-Q1 device also has a second ambient thermal sensor (OTSD2). The thermal sensor turns off the power switch when the die temperature exceeds 155°C (minimum) regardless of whether the power switch is in current-limit protection and turns on the power switch after the device has cooled by approximately 20°C. The TPS25200-Q1 device continues to cycle off and on until the fault is removed.

#### 9.3.3 Overcurrent Protection

The TPS25200-Q1 device initiates thermal protection by thermal cycling during an extended overcurrent condition. The device turns off when the junction temperature exceeds 135°C (typical) while in current limit. The device remains off until the junction temperature cools by 20°C (typical) and then restarts. The TPS25200-Q1 device cycles on and off until the overload is removed (see Figure 26 and Figure 29).

The TPS25200-Q1 device responds to an overcurrent condition by limiting the output current to the  $I_{OS}$  levels shown in Figure 12. When an overcurrent condition is detected, the device maintains a constant output current and the output voltage is reduced accordingly. During an overcurrent event, two possible overload conditions can occur.

The first condition is when a short circuit or partial short circuit is present when the device is powered up or enabled. The output voltage is held near zero potential with respect to ground and the TPS25200-Q1 device ramps the output current to the  $I_{OS}$  level. The TPS25200-Q1 device limits the current to the  $I_{OS}$  level until the overload condition is removed or the device begins a thermal cycle.

The second condition is when a short circuit, partial short circuit, or transient overload occurs while the device is enabled and powered on. The device responds to the overcurrent condition within the time,  $t_{IOS}$  (see Figure 12). The current-sense amplifier is overdriven during this time and momentarily disables the internal current-limit MOSFET. The current-sense amplifier recovers and limits the output current to the  $I_{OS}$  level. Similar to the previous case, the TPS25200-Q1 device limits the current to the  $I_{OS}$  level until the overload condition is removed or the device begins a thermal cycle.

# 9.3.4 FAULT Response

The FAULT open-drain output is asserted (active low) during an overcurrent, overtemperature, or overvoltage condition. The TPS25200-Q1 device asserts the FAULT signal until the fault condition is removed and the device resumes normal operation. The TPS25200-Q1 device is designed to eliminate false FAULT reporting by using an internal delay *deglitch* circuit for overcurrent (8-ms typical) conditions without the requirement for external circuitry. This design ensures that the FAULT signal is not accidentally asserted because of normal operation such as starting into a heavy capacitive load. The deglitch circuitry delays entering and leaving current-limit induced fault conditions.



## **Feature Description (continued)**

The FAULT signal is not deglitched when the MOSFET is disabled because of an overtemperature condition but is deglitched after the device has cooled and begins to turn on. This unidirectional deglitch prevents FAULT oscillation during an overtemperature event.

The FAULT signal is not deglitched when the MOSFET is disabled into overvoltage-lockout (OVLO) or out of OVLO. The TPS25200-Q1 device does not assert the FAULT during output-voltage clamp mode.

Connect the FAULT pin with a pullup resistor to a low-voltage I/O rail.

#### 9.3.5 Output Discharge

A 480- $\Omega$  (typical) output discharge dissipates the stored charge and leakage current on the OUT pin when the TPS25200-Q1 device is in undervoltage-lockout (UVLO) or OVLO or is disabled. The pulldown capability decreases as  $V_{IN}$  decreases (see Figure 8).

#### 9.4 Device Functional Modes

The input voltage of the TPS25200-Q1 device can withstand up to 20 V. The input voltage, within a range of 0 V to 20 V, can be divided to four modes which are described in the following sections.



Figure 13. Output vs Input Voltage

#### 9.4.1 Undervoltage Lockout (UVLO)

The undervoltage lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turnon threshold. Built-in hysteresis prevents unwanted on and off cycling because of input voltage droop during turn on.

#### 9.4.2 Overcurrent Protection (OCP)

When 2.35 V < V<sub>IN</sub> < 5.4 V, the TPS25200-Q1 device is a traditional power switch that provides overcurrent protection.

#### 9.4.3 Overvoltage Clamp (OVC)

When 5.4 V <  $V_{IN}$  < 7.6 V, the overvoltage-clamp (OVC) circuit clamps the output voltage to 5.4 V. Within this  $V_{IN}$  range, the overcurrent protection remains active. Fast transients can exceed the bandwidth of the internal gate-control amplifier but such events will not risk damage to the load. In the unlikely event that a transient is fast enough to exceed the amplifier bandwidth but not severe enough to exceed 7.6 V, it may cause momentary droops in  $V_{OUT}$  while the amplifier catches up and settles on  $V_{OUT} = 5.4$  V. For example, a 5-V to 7-V transient with 0.5-V/ms slew rate and with 2 × 47  $\mu$ F // 100- $\Omega$  load, some drooping occurs at  $V_{OUT}$ .

### 9.4.4 Overvoltage Lockout (OVLO)

When V<sub>IN</sub> exceeds 7.6 V, the overvoltage lockout (OVLO) circuit turns off the protected power switch.

ZHCSDG1 - MARCH 2015 www.ti.com.cn

# TEXAS INSTRUMENTS

## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 10.1 Application Information

The TPS25200-Q1 device is a 5-V eFuse with precision current-limit and overvoltage clamp. When a slave device such as a mobile data-card device is hot plugged into a USB port as shown in Figure 14, an input transient voltage could damage the slave device because of the cable inductance. Placing the TPS25200-Q1 device at the input of a mobile device as an overvoltage and overcurrent protector can help safeguard the slave device. Input transients also occur when the current through the cable parasitic inductance changes abruptly which can occur when the TPS25200-Q1 device turns off the internal MOSFET in response to an overvoltage or overcurrent event. The TPS25200-Q1 device can withstand the transient without a bypass bulk capacitor, or other external overvoltage protection components at the input side. The TPS25200-Q1 device also can be used at the host side as a traditional power switch that is pin-to-pin compatible with the TPS2553 device.



Figure 14. Hot Plug into 5-V USB Port With Parasitic Cable Resistance and Inductance

#### 10.2 Typical Application

#### 10.2.1 Overvoltage and Overcurrent Protector



Figure 15. Typical Application Schematic

Use the  $I_{OS}$  level listed in the *Electrical Characteristics* table or the  $I_{OS}$  value in the Equation 1 to select the value of  $R_{ILIM}$ .



# **Typical Application (continued)**

#### 10.2.1.1 Design Requirements

For this design example, use the values listed in Table 1 as the input parameters.

**Table 1. Design Parameters** 

| DESIGN PARAMETERS              | EXAMPLE VALUE |
|--------------------------------|---------------|
| Normal input operation voltage | 5 V           |
| Output transient voltage       | 6.5 V         |
| Minimum current limit          | 2.1 A         |
| Maximum current limit          | 2.9 A         |

#### 10.2.1.2 Detailed Design Procedure

#### 10.2.1.2.1 Step by Step Design Produce

To begin the design process a few parameters must be decided upon. The designer needs to know the following:

- Normal Input Operation Voltage
- Output transient voltage
- Minimum Current Limit
- Maximum Current Limit

#### 10.2.1.2.2 Input and Output Capacitance

Input and output capacitance improves the performance of the device; the actual capacitance should be optimized for the particular application. For all applications, a ceramic bypass capacitor with a value of 0.1  $\mu$ F or greater is recommended between the IN and GND pins. This capacitor should be placed as close to the device as possible for local noise decoupling.

When  $V_{IN}$  ramp up exceeds 7.6 V,  $V_{OUT}$  follows  $V_{IN}$  until the TPS25200-Q1 device turns off the internal MOSFET after  $t_{(OVLO\_off\_delay)}$ . Because  $t_{(OVLO\_off\_delay)}$  largely depends on the  $V_{IN}$  ramp rate,  $V_{OUT}$  receives some peak voltage. Increasing the output capacitance can lower the output peak voltage as shown in Figure 16.



Figure 16.  $V_{OUT}$  Peak Voltage vs  $C_{OUT}$  ( $V_{IN}$  Step From 5 V to 15 V With 1-V/us Ramp-Up Rate)

# TEXAS INSTRUMENTS

www.ti.com.cn

#### 10.2.1.2.3 Programming the Current-Limit Threshold

The overcurrent threshold is user programmable through an external resistor. The TPS25200-Q1 device uses an internal regulation loop to provide a regulated voltage on the ILIM pin. The current-limit threshold is proportional to the current sourced out of the ILIM pin. The recommended 1% resistor range for  $R_{ILIM}$  is 36 k $\Omega \le R_{ILIM} \le 1100$  k $\Omega$  to ensure stability of the internal regulation loop. Many applications require that the minimum current limit is above a certain current level or that the maximum current limit is below a certain current level. Therefore, considering the tolerance of the overcurrent threshold is important when selecting a value for  $R_{ILIM}$ . The following equations approximate the resulting overcurrent threshold for a given external resistor value,  $R_{ILIM}$ . See the *Electrical Characteristics* table for specific current-limit settings. The traces routing the  $R_{ILIM}$  resistor to the TPS25200-Q1 device should be as short as possible to reduce parasitic effects on the current-limit accuracy.

R<sub>ILIM</sub> can be selected to provide a current-limit threshold that occurs either above a minimum load current or below a maximum load current.

To design above a minimum current-limit threshold, find the intersection of  $R_{ILIM}$  and the minimum desired load current on the  $I_{OS(min)}$  curve. Select a value of  $R_{ILIM}$  below this value. Programming the current limit above a minimum threshold is important to ensure start up into full load or heavy capacitive loads.

To design below a maximum current-limit threshold, find the intersection of  $R_{ILIM}$  and the maximum desired load current on the  $I_{OS(max)}$  curve. Select a value of  $R_{ILIM}$  above this value. Programming the current limit below a maximum threshold is important to avoid current limiting the upstream power supplies which causes the input voltage bus to droop.

Use Equation 1, Equation 2, and Equation 3, to calculate the minimum, nominal, and maximum current-limit thresholds for  $I_{OS}$  (respectively). For each equation,  $36 \text{ k}\Omega \leq R_{ILIM} \leq 1100 \text{ k}\Omega$ .

$$I_{OSmin} (mA) = \frac{97399 (V)}{R_{ILIM} 1.015 (k\Omega)} - 30$$
 (1)

$$I_{OSnom} (mA) = \frac{98322 (V)}{R_{ILIM}^{1.003} (k\Omega)}$$
 (2)

$$I_{OSmax} (mA) = \frac{96754 (V)}{R_{ILIM} 0.985 (k\Omega)} + 30$$
(3)







10.2.1.2.4 Decian Above a Minimum Current Limit

#### 10.2.1.2.4 Design Above a Minimum Current Limit

Some applications require that current limiting does not occur below a certain threshold. For this example, assume that 2.1 A must be delivered to the load so that the minimum desired current-limit threshold is 2100 mA. Use Equation 1 and Figure 17 to select a value for  $R_{ILIM}$ , with  $I_{OSmin} = 2100$  mA, as shown in Equation 4.

$$R_{\text{ILIM}}(k\Omega) = \left(\frac{97399}{I_{\text{OS(min)}} + 30}\right)^{\frac{1}{1.015}} = \left(\frac{97399}{2100 + 30}\right)^{\frac{1}{1.015}} = 43.22 \text{ k}\Omega$$
(4)

Select the closest 1% resistor less than the calculated value:  $R_{ILIM}$  = 42.2 k $\Omega$ . This value sets the minimum current-limit threshold at 2130 mA as shown in Equation 5.

$$I_{OSmin} (mA) = \frac{97399 (V)}{R_{ILIM}^{1.015} (k\Omega)} - 30 = \frac{97399}{\left(42.2 \times 1.01\right)^{1.015}} - 30 = 2130 mA$$
 (5)

Use Equation 3, Figure 17, and the previously calculated value for  $R_{\text{ILIM}}$  to calculate the maximum resulting current-limit threshold as shown in Equation 6.

$$I_{OSmax} (mA) = \frac{96754}{(42.2 \times 0.99)^{0.985}} + 30 = 2479 \text{ mA}$$
(6)

The resulting current-limit threshold minimum is 2130 mA and maximum is 2479 mA with  $R_{ILIM} = 42.2k\Omega \pm 1\%$ .

#### 10.2.1.2.5 Design Below a Maximum Current Limit

Some applications require that current limiting must occur below a certain threshold. For this example, assume that 2.9 A must be delivered to the load so that the minimum desired current-limit threshold is 2900 mA. Use Equation 3 and Figure 18 to select R<sub>II IM</sub>.

$$IR_{ILIM}(k\Omega) = \left(\frac{96754}{I_{OS(max)} - 30}\right)^{\frac{1}{0.985}} = \left(\frac{96754}{2900 - 30}\right)^{\frac{1}{0.985}} = 35.57 \text{ k}\Omega$$
(7)

Select the closest 1% resistor greater than the calculated value:  $R_{ILIM} = 36 \text{ k}\Omega$ . This value sets the maximum current-limit threshold at 2894 mA as shown in Equation 8.

$$I_{OSmax} (mA) = \frac{96754 (V)}{R_{ILIM}^{0.985} (k\Omega)} + 30 = \frac{96754}{(36 \times 0.99)^{0.985}} + 30 = 2894 mA$$
(8)

Use Equation 1, Figure 18, and the previously calculated value for  $R_{\rm ILIM}$  to calculate the minimum resulting current-limit threshold as shown in Equation 9.

$$I_{OSmin} (mA) = \frac{97399}{(36 \times 1.01)^{1.015}} - 30 = 2508 \text{ mA}$$
(9)

The resulting minimum current-limit threshold minimum is 2592 mA and maximum is 2894 mA with  $R_{ILIM}$  = 36 k $\Omega$  ± 1%.

ZHCSDG1 – MARCH 2015 www.ti.com.cn

# TEXAS INSTRUMENTS

#### 10.2.1.2.6 Power Dissipation and Junction Temperature

The low on-resistance of the internal N-channel MOSFET allows small surface-mount packages to pass large currents. Estimating the power dissipation and junction temperature is good design practice. The following analysis provides an approximation for calculating the junction temperature based on the power dissipation of the package.

#### **NOTE**

Thermal analysis is strongly dependent on additional system-level factors. Such factors include air flow, board layout, copper thickness and surface area, and proximity to other devices dissipating power. Good thermal design practice must include all system-level factors in addition to individual component analysis.

Begin by determining the  $r_{DS(on)}$  value of the N-channel MOSFET relative to the input voltage ( $V_{IN}$ ) and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read  $r_{DS(on)}$  from Figure 4 in the *Typical Characteristics* section. When  $V_{IN}$  is lower than  $V_{(OVC)}$ , the TPS25200-Q1 device is an traditional power switch. Using this value, calculate the power dissipation with Equation 10.

$$P_D = r_{DS(on)} \times I_{OUT}^2$$

where

- P<sub>D</sub> = Total power dissipation (W)
- $r_{DS(on)}$  = Power switch on-resistance ( $\Omega$ )

When  $V_{IN}$  exceeds  $V_{(OVC)}$ , but is lower than  $V_{(OVLO)}$ , the TPS25200-Q1 clamp output is fixed to  $V_{(OVC)}$ . Use Equation 11 to calculate the power dissipation.

$$P_D = (V_{IN} - V_{(OVC)}) \times I_{OUT}$$

where

This step calculates the total power dissipation of the N-channel MOSFET.

Finally, calculate the junction temperature using Equation 12.

$$T_J = P_D \times R_{\theta JA} + T_A$$

where

- R<sub>θJA</sub> = Thermal resistance (°C/W)
- T<sub>A</sub> = Ambient temperature (°C) (12)

Compare the calculated junction temperature with the initial estimate. If these two values are not within a few degrees, repeat the calculation using the  $refined\ r_{DS(on)}$  value from the previous calculation as the new estimate. Two or three iterations are generally sufficient to achieve the desired result. The final junction temperature is highly dependent on thermal resistance  $R_{\theta JA}$ , and the thermal resistance is highly dependent on the individual package and board layout.



# 10.2.1.3 Application Curves



ZHCSDG1 – MARCH 2015 www.ti.com.cn





6  $V_{OUT}$ 5  $I_{\text{OUT}}$ 40 Output Voltage (V) 3 30 20 10 0 0 -10 -2 -20 -2 6 Time (µs) Figure 31. 50-mΩ Hot-Short Response Time

# 11 Power Supply Recommendations

The TPS25200-Q1 device is designed for 2.7 V <  $V_{IN}$  < 5 V (typical) voltage rails. Although a  $V_{OUT}$  clamp is provided, it is not intended to regulate  $V_{OUT}$  at approximately 5.4 V with 6 V <  $V_{IN}$  < 7 V. This clamp is a protection feature only.

## 12 Layout

#### 12.1 Layout Guidelines

- For all applications, a 0.1-µF or greater ceramic bypass capacitor between the IN and GND pins is recommended as close to the device as possible for local noise decoupling.
- For output capacitance, see Figure 16. A low-ESR ceramic capacitor is recommended.
- The traces routing the R<sub>ILIM</sub> resistor to the device should be as short as possible to reduce parasitic effects on the current-limit accuracy.
- The thermal pad should be directly connected to PCB ground plane using wide and short copper trace.

#### 12.2 Layout Example

#### VIA to Power Ground Plane



Figure 32. TPS25200-Q1 Board Layout

ZHCSDG1 – MARCH 2015 www.ti.com.cn

# TEXAS INSTRUMENTS

### 13 器件和文档支持

## 13.1 文档支持

#### 13.1.1 相关文档

相关文档如下:

TPS2553, 《精度可调节限流配电开关》, SLVS841

#### 13.2 商标

All trademarks are the property of their respective owners.

#### 13.3 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

### 13.4 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、首字母缩略词和定义。

# 14 机械封装和可订购信息

以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|               | 产品                                 |              | 应用                       |
|---------------|------------------------------------|--------------|--------------------------|
| 数字音频          | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |
| 放大器和线性器件      | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |
| 数据转换器         | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |
| DLP® 产品       | www.dlp.com                        | 能源           | www.ti.com/energy        |
| DSP - 数字信号处理器 | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |
| 时钟和计时器        | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |
| 接口            | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |
| 逻辑            | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |
| 电源管理          | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |
| 微控制器 (MCU)    | www.ti.com.cn/microcontrollers     |              |                          |
| RFID 系统       | www.ti.com.cn/rfidsys              |              |                          |
| OMAP应用处理器     | www.ti.com/omap                    |              |                          |
| 无线连通性         | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |
|               |                                    |              |                          |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2015, 德州仪器半导体技术(上海)有限公司



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS25200QDRVRQ1  | ACTIVE     | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | SIL                     | Samples |
| TPS25200QDRVTQ1  | ACTIVE     | WSON         | DRV                | 6    | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | SIL                     | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
- number SLUA271 (www.ti.com/lit/slua271).

  5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司