



🚽 Order

Now







ZHCSGR8A-SEPTEMBER 2017-REVISED JULY 2018

# TPS63710 低噪声同步反相降压转换器

- 特性 1
- 输入电压范围为 3.1V 至 14V
- 输出电流为 1A
- 效率高达 91%
- 输出电压精度为 ±1.5%
- 同步整流
- 低 1/f 噪声参考系统
- 噪音: 22µV<sub>RMS</sub> (10Hz 至 100kHz)
- 输出电压: -1V 至 -5.5V
- $|V_{OUT}| < 0.7 \text{ x } V_{IN}$
- 1.5MHz 固定频率 PWM 模式
- 热关断
- 5µA 关断电流
- 3mm × 3mm WSON 封装
- 使用 TPS63710 并借助 WEBENCH<sup>®</sup> 电源设计器 创建定制设计方案

# 2 应用

- ٠ 通用负电压电源
- 电信系统中的 ADC 和 DAC 电源
- GaN 晶体管偏压
- 光学模块激光二极管偏压
- 需要负电源电压 的 噪声敏感型和空间受限型应用 典型应用



# 3 说明

TPS63710 作为反相降压直流/直流转换器,可产生低 至 -5.5V 的负输出电压。它提供高达 1A 的输出电流, 具体值取决于输入电压与输出电压比。其经过滤波的参 考系统提供高性能电信系统中所需的低 1/f 噪声。

TPS63710 采用固定频率的 PWM 控制拓扑。它具有 内部电流限制和热关断功能。TPS63710 具有 3.1V 至 14V 的输入电压范围,因此可用于需要从较高的正输 入电压(绝对值)产生负输出电压的各种 应用。

同步整流提供高效率,特别是对于小输出电压(如 -1.8V, 此类电压通常用作高性能 DAC 和 ADC 的负电 源电压)。该器件具有 1.5MHz 的固定开关频率,因 此允许使用小型外部组件,并可实现较小的总体解决方 案尺寸。

TPS63710 采用 3mm × 3mm WSON 封装, 能够为高 环境温度下运行的 应用 提供良好的散热性能。

器件信息(1)

| 器件型号     | 封装   | 封装尺寸(标称值) |
|----------|------|-----------|
| TPS63710 | WSON | 3mm x 3mm |

(1) 如需了解所有可用封装,请参阅产品说明书末尾的可订购产品 附录。

### Vour = -1.8V 时效率与输出电流间的关系





# 目录

| 1 | 特性   |                             | 1 |
|---|------|-----------------------------|---|
| 2 | 应用   |                             | 1 |
| 3 | 说明   |                             | 1 |
| 4 | 修订   | 历史记录                        | 2 |
| 5 | Pin  | Configuration and Functions | 3 |
| 6 | Spe  | cifications                 | 4 |
|   | 6.1  | Absolute Maximum Ratings    | 4 |
|   | 6.2  | ESD Ratings                 | 4 |
|   | 6.3  |                             |   |
|   | 6.4  | Thermal Information         | 5 |
|   | 6.5  | Electrical Characteristics  |   |
|   | 6.6  | Typical Characteristics     | 7 |
| 7 | Deta | ailed Description           | 8 |
|   | 7.1  | Overview                    | 8 |
|   | 7.2  | Functional Block Diagram    | 8 |
|   | 7.3  | Feature Description         | 9 |

# 4 修订历史记录

-

2

# Changes from Original (September 2017) to Revision A 新增特性: 噪音: 22µV<sub>RMS</sub>(10Hz 至 100kHz)......1 Changed 图 31 to 图 34 ...... 18 Added 图 35 and 图 36

|   | Added 图 35 and 图 36 | . 19 |
|---|---------------------|------|
| • | Changed   41        | . 20 |

|    | 7.4  | Device Functional Modes     | 10 |
|----|------|-----------------------------|----|
| 8  | App  | lication and Implementation | 12 |
|    | 8.1  | Application Information     | 12 |
|    | 8.2  | Typical Application         | 12 |
|    | 8.3  | System Examples             | 22 |
| 9  | Pow  | er Supply Recommendations   | 24 |
| 10 | Laye | out                         | 25 |
|    | 10.1 | Layout Guidelines           | 25 |
|    | 10.2 | Layout Example              | 25 |
| 11 | 器件   | 和文档支持                       | 26 |
|    | 11.1 | 器件支持                        | 26 |
|    | 11.2 | 社区资源                        | 26 |
|    | 11.3 | 商标                          | 26 |
|    | 11.4 | 静电放电警告                      | 26 |
|    | 11.5 | 术语表                         | 26 |
| 12 | 机械   | 、封装和可订购信息                   | 26 |

#### XAS STRUMENTS

www.ti.com.cn

#### Page



# 5 Pin Configuration and Functions



**Table 1. Pin Functions** 

| Pin                    |          | 1/0 | Description                                                                                                                                                                                                                                                                                |  |  |
|------------------------|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Name                   | Name No. |     | Description                                                                                                                                                                                                                                                                                |  |  |
| VIN                    | 12       | I   | Power supply Input. Connect the input capacitor from this pin to GND and place it as close as possible to the device pins.                                                                                                                                                                 |  |  |
| VAUX                   | 1        | 0   | Connect the output capacitor of the internal voltage regulator from this pin to GND. VAUX can be loaded externally with up to 100uA. Do not use this pin for any pulsed load to not couple noise into the internal supply.                                                                 |  |  |
| GND                    | 10, 9    |     | Ground Connection. Voltages and signals are referenced to this pin.                                                                                                                                                                                                                        |  |  |
| CP                     | 11       | 0   | Connect a capacitor from this pin to SW.                                                                                                                                                                                                                                                   |  |  |
| SW                     | 8        | 0   | Connect a capacitor from this pin to CP and the inductor from this pin to the output.                                                                                                                                                                                                      |  |  |
| FB                     | 5        | I   | Feedback pin for the voltage divider.                                                                                                                                                                                                                                                      |  |  |
| VOUT                   | 7        | I   | Output voltage sense pin.                                                                                                                                                                                                                                                                  |  |  |
| CAP                    | 6        | 0   | Reference system bypass capacitor connection. Do not tie anything other than a capacitor to GND to this pin. Keep any noise sources away from this pin. The capacitor connected to this pin forms a low-pass filter with an internal filter resistor and also defines the soft-start time. |  |  |
| VREF                   | 4        | 0   | Reference voltage output. Connect a voltage divider between this pin, FB and GND to set the output voltage. Do not connect any other circuitry to this pin.                                                                                                                                |  |  |
| EN                     | 2        | I   | Enable pin. The device is enabled when the pin is connected to a logic high level e.g. VIN. device is disabled when the pin is connected to a logic low level. The logic levels are referenced to the IC's GND pin.                                                                        |  |  |
| PG                     | 3        | 0   | Open drain power good output. Connect with a pull-up resistor to a positive voltage up to 5.5 V. If not used, leave open or connect to GND.                                                                                                                                                |  |  |
| Exposed<br>Thermal Pad | -        | -   | The thermal pad must be tied to GND. The pad must be soldered to a GND plane to achieve an appropriate thermal resistance and for mechanical reliability.                                                                                                                                  |  |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

|                                       | PIN                                    | MIN  | MAX | UNIT |
|---------------------------------------|----------------------------------------|------|-----|------|
|                                       | VIN, EN                                | -0.3 | 15  | V    |
|                                       | CP (DC)                                | -0.5 | 15  | V    |
|                                       | CP (AC, less than 10ns) <sup>(3)</sup> | -3   | 17  | V    |
|                                       | SW (DC)                                | -16  | 0.3 | V    |
| Voltage <sup>(2)</sup>                | SW (AC, less than 10ns) <sup>(3)</sup> | -20  | 1   | V    |
|                                       | VAUX, PG                               | -0.3 | 5.5 | V    |
|                                       | FB                                     | -3.6 | 0.3 | V    |
|                                       | VOUT                                   | -6   | 0.3 | V    |
|                                       | VREF, CAP                              | -5.5 | 0.3 | V    |
| Sink Current                          | PG                                     |      | 5   | mA   |
| Operating junction temperature, $T_J$ |                                        | -40  | 150 | °C   |
| Storage temperature, T <sub>stg</sub> |                                        | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to network GND pin.

(3) While switching

# 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|                  |                                                                                                                  | MIN                 | NOM  | MAX               | UNIT |
|------------------|------------------------------------------------------------------------------------------------------------------|---------------------|------|-------------------|------|
| V <sub>IN</sub>  | Supply Voltage Range                                                                                             | 3.1                 |      | 14                | V    |
|                  | Supply voltage slew rate for a V <sub>IN</sub> step of less than 1V                                              | -1                  |      | 1                 | V/µs |
|                  | Supply voltage slew rate for a V <sub>IN</sub> step of greater or equal than 1V                                  | -0.1                |      | 0.1               | V/µs |
| I <sub>OUT</sub> | Output Current duty cycle ≤ 70%                                                                                  | -1                  |      | 0                 | А    |
| L                | Effective Inductance                                                                                             | 1.5                 | 2.2  | 6.2               | μH   |
| C <sub>OUT</sub> | Effective Output Capacitance <sup>(1)</sup> for Tj = -20°C to 125°C                                              | 15                  | 44   | 100               | μF   |
| C <sub>OUT</sub> | Effective Output Capacitance <sup>(1)</sup> for $Tj = -40$ °C to 125°C                                           | 22                  | 44   | 100               | μF   |
| CIN              | Effective Input Capacitance <sup>(1)</sup>                                                                       | 2 x C <sub>CP</sub> |      |                   | μF   |
| C <sub>CP</sub>  | Effective Capacitance on the CP pin required for full output current at $\leq$ 70% duty cycle <sup>(1)</sup> (2) | 4                   | 4.7  | 20 <sup>(3)</sup> | μF   |
| C <sub>AUX</sub> | Effective Capacitance from VAUX pin to GND <sup>(1)</sup>                                                        | 0.08                | 0.22 | 1                 | μF   |
| C <sub>CAP</sub> | Effective Capacitance from CAP pin to GND <sup>(1)</sup>                                                         | 0.01                |      | 10                | μF   |
| R                | Total resistance for R1 + R2 from VREF to GND                                                                    | 100                 |      | 500               | kΩ   |
| TJ               | Operating Junction Temperature                                                                                   | -40                 |      | 125               | °C   |

The values given for all the capacitors are effective capacitance, which includes the dc bias effect. Especially the input capacitor CIN and (1) the C<sub>CP</sub> capacitor, which are charged to the input voltage, are strongly effected. Their effective capacitance is much lower based on the dc voltage applied. Therefore, the nominal capacitor value needs to be larger than the minimum values given in the table. Please check the manufacturer's dc bias curves for the effective capacitance vs dc voltage applied. If a maximum output current below 1A is required, the capacitance can be reduced accordingly. See the application section for details.

(2) (3)

The maximum value also includes dc bias at the nominal operating voltage. During start-up when the voltage is 0 V, the effective capacitance can be higher. Please see the application section for details.

# 6.4 Thermal Information

|                       |                                              | TPS63710   |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRR (WSON) | UNIT |
|                       |                                              | 12 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 44.3       | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 47.7       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 18.9       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.4        | °C/W |
| ΨJB                   | Junction-to-board characterization parameter | 19.1       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 5.8        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application (1) report, SPRA953.

## 6.5 Electrical Characteristics

 $T_J = -40^{\circ}C$  to 125°C, over recommended input voltage range. Typical values are at  $V_{IN} = 5$  V and  $T_J = 25^{\circ}C$  (unless otherwise noted)

|                     | PARAMETER                                                                                       | TEST CONDITIONS                                                                    | MIN   | TYP                 | MAX  | UNIT |
|---------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------|---------------------|------|------|
| SUPPLY              |                                                                                                 |                                                                                    |       |                     | I    |      |
| I <sub>(Q)</sub>    | Quiescent supply current                                                                        | I <sub>OUT</sub> = 0mA, EN = high                                                  |       | 15                  |      | mA   |
| I <sub>SD</sub>     | Shutdown supply current                                                                         | EN = low, $T_J$ = -40°C to 85°C <sup>(1)</sup>                                     |       | 5                   | 25   | μA   |
| I <sub>SD</sub>     | Shutdown supply current                                                                         | $EN = Iow, T_J = -40^{\circ}C \text{ to } 125^{\circ}C^{(1)}$                      |       |                     | 55   | μA   |
|                     | Undervoltage lockout threshold                                                                  | V <sub>IN</sub> falling, detected at VAUX                                          | 2.55  | 2.6                 | 2.7  | V    |
| V <sub>UVLO</sub>   | Undervoltage lockout hysteresis                                                                 | V <sub>IN</sub> rising, detected at VAUX                                           | 250   |                     | 350  | mV   |
| -                   | Thermal shutdown temperature                                                                    | Junction temperature rising                                                        |       | 160                 |      | °C   |
| T <sub>SD</sub>     | Thermal shutdown hysteresis                                                                     | Junction temperature falling                                                       |       | 20                  |      | °C   |
| CONTROL             | (EN, PG)                                                                                        | · · · · · · · · · · · · · · · · · · ·                                              |       |                     |      |      |
| VIH                 | High level input voltage for EN                                                                 |                                                                                    | 1     |                     | 14   | V    |
| V <sub>IL</sub>     | Low level input voltage for EN                                                                  |                                                                                    |       |                     | 0.4  | V    |
| I <sub>IN</sub>     | Input current for EN                                                                            | EN = high                                                                          |       | 0.01                | 0.1  | μA   |
| R <sub>IN</sub>     | Input resistance for EN                                                                         | EN = low                                                                           |       | 400                 |      | kΩ   |
|                     | PG de-glitch time                                                                               | rising or falling                                                                  |       | 10                  |      | μs   |
| V <sub>OL_PG</sub>  | PG output low voltage                                                                           | I <sub>PG</sub> = 1 mA                                                             |       | 0.07                | 0.3  | V    |
| I <sub>LKG_PG</sub> | Input leakage current (PG)                                                                      | V <sub>PG</sub> = 5 V                                                              |       |                     | 100  | nA   |
| V <sub>VAUX</sub>   | Voltage at VAUX                                                                                 | V <sub>IN</sub> ≥ 5 V, I <sub>VAUX</sub> = 100 µA                                  |       | 4.6                 |      | V    |
| I <sub>VAUX</sub>   | Current drawn from VAUX                                                                         |                                                                                    | 0     |                     | 100  | μA   |
| POWER S             | WITCH                                                                                           | · · · · · · · · · · · · · · · · · · ·                                              |       |                     |      |      |
| I <sub>LIM</sub>    | Switch current limit (LSD)                                                                      | $4 \text{ V} \leq \text{V}_{\text{IN}} < 14 \text{ V}$ , duty cycle $\leq 70\%$    | 1.4   | 2.1                 | 3    | А    |
| I <sub>LIM</sub>    | Switch current limit (LSD)                                                                      | 3.1 V < $V_{IN}$ < 4 V, duty cycle $\leq$ 70%                                      | 0.8   |                     |      | А    |
|                     |                                                                                                 | HSD switch, V <sub>IN</sub> ≥ 5 V                                                  |       | 80                  | 130  |      |
| R <sub>DS(ON)</sub> | Switch on-resistance                                                                            | LSD switch, V <sub>IN</sub> ≥ 5 V                                                  |       | 120                 | 190  | mΩ   |
| - ( - )             |                                                                                                 | RECT switch, V <sub>IN</sub> ≥ 5 V                                                 |       | 40                  | 80   |      |
| D <sub>MAX</sub>    | Maximum duty cycle                                                                              | at SW pin                                                                          |       | 70%                 |      |      |
| t <sub>on,min</sub> | Minimum on-time                                                                                 |                                                                                    |       | 130                 |      | ns   |
| f <sub>S</sub>      | Switching frequency                                                                             |                                                                                    | 1400  | 1500                | 1600 | kHz  |
| OUTPUT              |                                                                                                 | LL                                                                                 |       |                     | 1    |      |
| V <sub>OUT</sub>    | Output voltage range                                                                            | $ V_{OUT}  < 0.7 \times V_{IN}$                                                    | -5.5  |                     | -1   | V    |
| V <sub>FB</sub>     | FB regulation voltage                                                                           |                                                                                    |       | -0.7 <sup>(2)</sup> |      | V    |
|                     | Output voltage tolerance (3)                                                                    | for V <sub>OUT</sub> ≤ −1.8 V                                                      | -1.5% |                     | 1.5% |      |
|                     | Output voltage tolerance (3)                                                                    | for $-1.8 \text{ V} < \text{V}_{OUT} \le -1 \text{ V}$                             | -2%   |                     | 1.5% |      |
| I <sub>FB</sub>     | Feedback input bias current                                                                     | V <sub>FB</sub> = -0.7 V                                                           |       | 2                   | 100  | nA   |
| R <sub>DIS</sub>    | Discharge resistance from pin VOUT to GND                                                       | EN = low                                                                           |       | 100                 |      | Ω    |
|                     | Line regulation                                                                                 |                                                                                    |       | 0.05                |      | %/A  |
|                     | Load regulation                                                                                 |                                                                                    |       | 0.02                |      | %/V  |
| t <sub>delay</sub>  | Start-up delay time from EN = high to start switching                                           | with $C_{CP} = 10 \ \mu F$                                                         |       | 5                   |      | ms   |
| t <sub>ramp</sub>   | Ramp time from start switching until<br>device has reached 95% of its<br>nominal output voltage | $C_{CAP}$ = 47 nF, $V_{OUT}$ = -1.8 V, device not in current limit during start-up |       | 1                   |      | ms   |
| I <sub>ramp</sub>   | Soft-start current into C <sub>CAP</sub>                                                        |                                                                                    | 55    | 100                 | 145  | μA   |

(1) This specification applies after there has been a high to low transition on EN. If EN is low while the supply voltage is applied, the shutdown current can be up to 90µA.

(2)

Please see the application section for how to set the output voltage. Tolerance of  $V_{FB}$  voltage and error of gain stage - see also "Low Noise Reference System" (3)



## 6.6 Typical Characteristics





# 7 Detailed Description

## 7.1 Overview

The TPS63710 is a dc-dc converter that generates a negative output voltage using an inverting buck topology. It operates with an input voltage range of 3.1 V to 14 V and generates a negative output voltage down to -5.5 V. As it is based on a step-down topology, the input voltage needs to be larger than the negative voltage, in absolute value, that is generated. The output is controlled by a fixed-frequency, pulse-width-modulated (PWM) regulator. As there is an inductor in the output path, similar to a step-down converter, the output current is continuous and the output voltage ripple is low. This makes this topology a perfect solution for noise sensitive applications.

## 7.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated

### 图 8. Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Low Noise Reference System

The reference system in the TPS63710 uses an external filter capacitor on the CAP pin. This reduces the low-frequency (1/f) noise in a range from a lower limit up to around 100kHz. The lower limit is defined by the corner frequency of the RC filter from the internal 100-k $\Omega$  resistor and an external capacitor on the CAP pin. The corner frequency is defined by  $\Delta \pm 1$ .

$$fc = \frac{1}{2\pi \times R \times C} = \frac{1}{2\pi \times 100k\Omega \times C_{CAP}} \tag{1}$$

In order to minimize the noise on the output voltage, the TPS63710 uses an architecture where the output voltage setting is done by changing the reference voltage which then is filtered. The gain stage therefore does not have to have a large gain in order to not increase the noise level. VBG is the internal bandgap reference voltage, optimized for low noise. Its output voltage is amplified and inverted and then filtered. The voltage on the CAP pin is the reference for the gain stage. The connection from CAP to the external capacitor should be as short as possible and be kept away from noisy traces. The gain stage has a small gain of 1/0.9. The voltage at VREF is negative and lower than the output voltage by the gain factor of the gain stage. Please also see Setting the Output Voltage. 9 shows the low noise architecture.





#### 7.3.2 Duty Cycle

The duty cycle referred to in this data sheet is the duty cycle at the SW pin. By definition, from the PWM operation, the CP pin has the inverse duty cycle of 1-D. As a first approximation, the duty cycle is defined as  $|V_{OUT}| / V_{IN}$ . However, the actual duty cycle is larger, due to losses, and must remain below 70% for a robust design.

#### 7.3.3 Enable

The device is enabled when the EN pin is set to high. With EN set to low, the device shuts down. After EN is set high, the capacitor  $C_{CP}$  (from CP to SW) is pre-charged with about 50mA. After the start-up delay time  $t_{delay}$ , the device starts switching and ramps the output voltage to its target value. See Soft-Start.

The EN pin must be set externally to high or low. An internal pull-down resistor of about 400 k $\Omega$  is connected and keeps EN low, if a low is detected internally and afterwards the pin is floating. When a high level is detected, the internal resistor is disconnected. The logic levels are referenced to the IC's GND pin.

#### 7.3.4 Undervoltage Lockout

An undervoltage lockout circuit prevents the device from starting up and operating, if the supply voltage is too low. The device automatically shuts down the converter when the  $V_{AUX}$  voltage falls below the  $V_{UVLO}$  threshold. There is hysteresis to prevent oscillation with high impedance supply voltage sources. Once the threshold plus hysteresis is exceeded, the device enters soft-start. Undervoltage lockout is sensed on the  $V_{AUX}$  voltage, as this is the internal supply for the control loop and logic.

版权 © 2017-2018, Texas Instruments Incorporated



## Feature Description (接下页)

When  $V_{\text{IN}}$  ramps down to a voltage too low to maintain the desired output voltage, the absolute value of the output voltage drops and the power good output goes low. When the output voltage level reaches the voltage on  $C_{\text{CAP}}$ , at about 90% of the target output voltage, the device shuts down and initiates a re-start cycle. The TPS63710 then stays in the start-up state, until the input voltage is high enough to reach the desired output voltage.

#### 7.3.5 Thermal Shutdown

The junction temperature  $(T_J)$  of the device is monitored by an internal temperature sensor. If  $T_J$  exceeds the thermal shutdown temperature  $T_{SD}$ , the device turns off the internal power FETs, discharges the output capacitor and the power good output goes low. It starts operation again when the junction temperature has decreased by the thermal shutdown hysteresis.

#### 7.3.6 Power Good Output

The TPS63710 has a built-in power good (PG) output to indicate whether or not the output voltage is in regulation. The PG signal can be used for startup sequencing of multiple rails. The PG pin is an open-drain output that requires a pull-up resistor to any positive voltage up to 5.5 V. It can sink 1 mA of current and maintain its specified logic low level. PG is low when the device is turned off due to EN = low, undervoltage lockout, or thermal shutdown. There is a typical de-glitch time of 10 µs on the power good output. The minimum V<sub>IN</sub> to drive the PG pin properly is typically 2 V. If not used, the PG pin may be left floating or connected to GND.

 $V_{AUX}$  may be used to pull-up the PG pin, but the pull-up resistor must be chosen such that the maximum load of 100  $\mu$ A on VAUX is not exceeded.

During start-up, the power good signal is gated by the soft-start circuit such that the output is held low as long as the soft-start is ongoing.

| EN   | device status                                                                                    | PG state       |
|------|--------------------------------------------------------------------------------------------------|----------------|
| Х    | V <sub>IN</sub> < 2 V                                                                            | high impedance |
| low  | $V_{IN} \ge 2 V$                                                                                 | low            |
| high | 2 V $\leq$ V <sub>IN</sub> $<$ UVLO OR in thermal shutdown OR V <sub>OUT</sub> not in regulation | low            |
| high | V <sub>OUT</sub> in regulation                                                                   | high impedance |

#### 表 2. Power Good Pin Logic Table

# 7.4 Device Functional Modes

#### 7.4.1 Soft-Start

The discharge circuit keeps the output voltage at 0 V when the TPS63710 is disabled. The TPS63710 only begins the start-up cycle when the output voltage is between +300 mV to -300 mV to ensure a proper start-up. When the output voltage is not in this range, the device keeps the discharge switch on and waits until the voltage is within the window.

When the device is enabled, the internal reference is powered up. After the startup delay time when the  $C_{CP}$  capacitor is pre-charged, the device enters soft-start, starts switching and ramps down the output voltage. Soft-start is achieved by ramping the reference voltage, hence the output voltage, to its nominal value. This ramp time is defined by an external capacitor connected to the CAP pin. The capacitor is charged with typically 100  $\mu$ A by an internal current source. The ramp time is defined in  $\Delta \vec{x}$  2.

$$t_{ramp} = \frac{C_{CAP} \times V_{REF}}{I_{ramp}} = \frac{C_{CAP} \times 0.9 \times V_{OUT}}{I_{ramp}}$$

(2)

# 7.4.2 VOUT Discharge

The VOUT pin has a discharge circuit to connect the output to GND, once the device is disabled. This feature prevents residual voltages on the output capacitor. The discharge circuit becomes active when  $V_{IN}$  drops below  $V_{UVLO}$ , EN=low, or thermal shutdown occurs. The minimum supply voltage required to drive the discharge switch is typically 2 V.



## Device Functional Modes (接下页)

### 7.4.3 Current Limit

A current limit protects the device against short circuits at the output. The current limit is scaled down from its nominal value for input voltages below 4 V. The current limit monitors the peak current in the LSD during the ON-time. If this current is reached during the ON-time, the LSD is turned off and the HSD and RECT turned on to decrease the current. The next ON-time begins at the next switching cycle.

A short circuit from VIN to GND during operation should be avoided as this leads to a high current discharging the  $C_{CP}$  capacitor through the back-gate diode of the high side switch to GND. When there is an overload on the output and the output voltage drops below 0.9 times the target output voltage, the device re-starts.

#### 7.4.4 C<sub>CP</sub> Capacitor Precharge

The C<sub>CP</sub> capacitor is pre-charged during the start-up delay phase by a current that increases up to 50 mA based on the voltage of  $V_{IN}$  -  $V_{CP}$ . When the voltage on  $C_{CP}$  reaches approximately the  $V_{IN}$  level, the device starts switching.

#### 7.4.5 PWM Operation

The converter operates with a fixed-frequency, pulse-width-modulated control. In the OFF-time, the rectifier switch (RECT) and the high-side switch (HSD) are turned on to charge  $C_{CP}$  to the input voltage. As well, the inductor current ramps down, continuing to charge the output capacitor. During the ON-time, the low-side switch (LSD) is closed and HSD and RECT are opened.  $C_{CP}$  inverts the supply voltage onto SW, and the inductor current is ramped up. The LC output filter filters the SW voltage, just like in a step-down converter. Charging the  $C_{CP}$  capacitor during the OFF-time limits the maximum duty cycle. The upper limit of the duty cycle is 70% to allow charging the  $C_{CP}$  capacitor in the remaining 30%.

Lower negative voltages require higher positive supply voltages. For an output voltage of -1.8 V, a minimum input voltage of 4.5 V is sufficient while for an output voltage of -3.3 V, the input voltage has to be above 6 V. See 图 37 to 图 39 for the relation of input voltage, output voltage and temperature vs output current.

For high input voltages and, in absolute value, small output voltages, the device operates with its minimum ontime ( $t_{on,min}$ ) to generate the duty cycle required for this  $V_{IN}$  and  $V_{OUT}$  ratio. This means that, for such cases, the switching frequency is lower than  $f_S$ .



### 8 Application and Implementation

#### 注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS63710 is intended for systems typically powered by a pre-regulated power supply but can also run on a battery with a supply voltage range between 3.1 V and 14 V.

#### 8.2 Typical Application



图 10. Typical Application for an Input Voltage up to 14V

#### 8.2.1 Design Requirements

The design of the inverter can be adapted to different output voltages and load currents. The following components cover an input voltage range up to 9 V. For  $C_{IN}$ , a 0603 capacitor close to the device pins is required in addition to the larger capacitor. As the  $C_{CP}$  capacitor has the same voltage across it, its dc bias effect is similar to  $C_{IN}$ .  $\frac{1}{5}$  3 gives examples for the schematics optimized for different input and output voltage ranges.

| Reference        | Part Number                          | Value                               | Manufacturer <sup>(1)</sup> |
|------------------|--------------------------------------|-------------------------------------|-----------------------------|
| IC               | TPS63710DRR                          |                                     | Texas Instruments           |
| C <sub>IN</sub>  | EMK107BB7225KA-T<br>EMK316BB7226ML-T | 2.2 μF / 16 V +<br>2 x 22 μF / 16 V | Taiyo Yuden                 |
| C <sub>CP</sub>  | EMK212BB7106MG-T                     | 3 x 10 µF / 16V                     | Taiyo Yuden                 |
| C <sub>OUT</sub> | C2012X7S1A226M125AC                  | 2 x 22 µF / 10 V                    | TDK                         |
| L                | XFL4020-222                          | 2.2 µH                              | Coilcraft                   |
| C <sub>CAP</sub> | 885012206026                         | 1 µF / 10 V                         | Würth                       |
| C <sub>AUX</sub> | 885012206022                         | 220 nF / 10 V                       | Würth                       |
| R <sub>1</sub>   |                                      | 196 kΩ                              |                             |

表 3. Bill of Materials

(1) See Third-party Products Disclaimer



## Typical Application (接下页)

### 表 3. Bill of Materials (接下页)

| Reference      | eference Part Number |        | Manufacturer <sup>(1)</sup> |
|----------------|----------------------|--------|-----------------------------|
| R <sub>2</sub> |                      | 150 kΩ |                             |
| R <sub>3</sub> |                      | 100 kΩ |                             |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS63710 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.2.2 Setting the Output Voltage

The output voltage of the TPS63710 converter is adjusted with an external resistor divider connected to the FB pin. The voltage at the feedback pin is negative and is regulated to -0.7 V. The gain stage adds a gain factor of 1/0.9 such that the output voltage is -0.778 V for -0.7 V of FB voltage. See Low Noise Reference System for details.

The value of the output voltage is set by the selection of the resistive divider using  $\Delta \pm 3$  and  $V_{FB\_SET} = -0.778$  V. Both  $V_{OUT}$  and  $V_{FB\_SET}$  are negative, so the ratio is positive again.

$$R_1 = R_2 \times \left(\frac{V_{OUT}}{V_{FB\_SET}} - 1\right)$$
(3)

It is recommended to choose resistor values such that  $R_1 + R_2$  are in a range from 100 k $\Omega$  to 500 k $\Omega$ . For example, if an output voltage of -1.8 V is needed and a resistor of 150-k $\Omega$  has been chosen for  $R_2$ , a 196-k $\Omega$  resistor on  $R_1$  is required to program the desired output voltage.

| Output Voltage | R <sub>1</sub> | R <sub>2</sub> |
|----------------|----------------|----------------|
| -1 V           | 51.1 kΩ        | 180 kΩ         |
| -1.8 V         | 196 kΩ         | 150 kΩ         |
| -2.5 V         | 287 kΩ         | 130 kΩ         |
| -5 V           | 130 kΩ         | 24 kΩ          |

表 4. Recommended Resistor Values

For proper regulation, the minimum input voltage should remain at least above the output voltage, per 公式 4:

$$V_{IN} \ge \frac{1}{0.7} \times |V_{OUT}|$$

See 图 37 to 图 39 for the recommended input voltage levels to generate a specific output voltage.

(4)

#### TPS63710 ZHCSGR8A-SEPTEMBER 2017-REVISED JULY 2018



(7)

#### 8.2.2.3 Inductor Selection

The basic parameters for choosing an appropriate inductor is saturation current, as well as the dc resistance of the inductor. The TPS63710 is designed such that it operates with an inductance as given in the recommended operating conditions. For best performance, a nominal inductance of 2.2  $\mu$ H should be used for input voltages below 9 V. For input voltages above 9 V, a nominal inductance of 4.7  $\mu$ H is preferred to keep the inductor current ripple at a reasonable level.

Similar to a step-down converter, the inductor along with the output capacitor forms a LC filter. For noisesensitive applications, larger values for the inductance and output capacitance are preferred to get the noise level at the output to very low values.

The peak inductor current depends on the output load, the input voltage  $V_{IN}$ , and the output voltage  $V_{OUT}$ . The average inductor current equals the load current.

The topology can be simplified to an inverter stage followed by a step-down converter. The equations for calculating the inductor current of a step-down converter therefore also apply. The worst case inductor ripple current occurs at 50% duty cycle which is when  $V_{IN} = 2 \times |V_{OUT}|$ . The voltage across the inductor is  $V_{IN} - |V_{OUT}|$ , which is 0.5 x  $V_{IN}$  at 50% duty cycle. With this,  $\Delta \pm 5$  and dt = 0.5 x  $1/f_S$ , the peak to peak inductor ripple current is defined by  $\Delta \pm 6$ . The inductor's saturation current must remain above its peak current which is calculated in  $\Delta \pm 7$ .  $\pm 5$  shows a list of recommended inductors.

$$V = L \times \frac{dI}{dt}$$
(5)
$$V_{\rm PV} \times 0.5 = 1 \qquad |V_{\rm PVT}| = 1$$

$$\Delta Ipp = \frac{VIN \times 0.5}{L} \times \frac{1}{f_s} \times 0.5 = \frac{|VOU|}{L} \times \frac{1}{f_s} \times 0.5 \tag{6}$$

$$I_{Lpeak} = I_{OUT} + \frac{1}{2}\Delta Ipp$$

#### 表 5. List of Inductors

| Input Voltage | Vendor    | Suggested Inductor <sup>(1)</sup>         |                 |
|---------------|-----------|-------------------------------------------|-----------------|
| 3.1 V to 9 V  | Coilcraft |                                           | XFL3012-222ME   |
| 3.1 V to 9 V  | Coilcraft | best performance for low<br>input voltage | XFL4020-222ME   |
| 3.1 V to 9 V  | Toko      | low cost; small size                      | DFE252012F-2R2M |
| 3.1 V to 14 V | Coilcraft |                                           | XFL4020-472ME   |
| 3.1 V to 14 V | Würth     |                                           | 744 383 570 47  |

(1) See Third-party Products Disclaimer

### 8.2.2.4 Capacitor Selection

#### 8.2.2.4.1 C<sub>CP</sub> Capacitor

The capacitance of  $C_{CP}$  determines the maximum output current of TPS63710. Therefore it is selected at first. A minimum 4-uF of effective capacitance is required to support the full output current of 1 A. Only ceramic capacitors like X7R, X5R or equivalent are recommended. For applications that require a lower maximum output current, its value can be reduced linearly. As the voltage at the  $C_{CP}$  capacitor is equal to the input voltage  $V_{IN}$ , the dc bias effect has to be taken into account based on the maximum input voltage.  $\frac{1}{5}$  6 shows recommended  $C_{CP}$  capacitors.

| input voltage<br>range; V <sub>IN</sub> | nominal value | voltage rating    | package size | number of capacitors<br>required for 1A of output<br>current based on dc bias<br>effect | Suggested Capacitors <sup>(1)</sup> |
|-----------------------------------------|---------------|-------------------|--------------|-----------------------------------------------------------------------------------------|-------------------------------------|
| 3.1 V to 6 V                            | 10 µF         | > V <sub>IN</sub> | 0805         | 2                                                                                       | EMK212BB7106MG-T                    |
| 3.1 V to 14 V                           | 10 µF         | > V <sub>IN</sub> | 0805         | 3                                                                                       | EMK212BB7106MG-T                    |

#### 表 6. C<sub>CP</sub> Capacitor Selection

(1) See Third-party Products Disclaimer



#### 8.2.2.4.2 Input Capacitor

The capacitance of the input capacitor should be at least twice the capacitance of  $C_{CP}$ . At least a 22- $\mu$ F ceramic input capacitor is recommended for a good transient behavior of the regulator and EMI behavior of the total power supply circuit. The capacitor must be located as close to the VIN and GND pins as possible. Only ceramic capacitors like X7R, X5R or equivalent are recommended. A 0603 size 2.2- $\mu$ F ceramic capacitor in parallel to the main input capacitor is recommended to reduce high frequency noise. The input capacitance can be increased without limit.  $\frac{1}{8}$  7 shows recommended capacitors.

#### 表 7. Input Capacitor Selection

| -   | ut voltage<br>inge; V <sub>IN</sub> | nominal value               | voltage<br>rating | package size | number of capacitors<br>required for 1A of<br>output current based<br>on dc bias effect | Suggested Capacitors <sup>(1)</sup> |  |
|-----|-------------------------------------|-----------------------------|-------------------|--------------|-----------------------------------------------------------------------------------------|-------------------------------------|--|
| 3.1 | 1 V to 6 V                          | 2 x capacitance of $C_{CP}$ | $> V_{IN}$        | 1206         | 2                                                                                       | EMK316BB7226ML-T                    |  |
| 3.1 | V to 14 V                           | 2 x capacitance of $C_{CP}$ | > V <sub>IN</sub> | 1206         | 3                                                                                       | EMK316BB7226ML-T                    |  |

(1) See Third-party Products Disclaimer

#### 8.2.2.4.3 Output Capacitor

One of the major parameters necessary to define the capacitance value of the output capacitor is the maximum allowed output voltage ripple of the converter and device stability. Internal device compensation defines the limits for the capacitance on the output. Only ceramic capacitors like X7R, X5R or equivalent are recommended. Table  $\frac{1}{5}$  8 gives the minimum amount of capacitors required for a given output voltage based on the dc bias effect. For lowest output voltage ripple, more capacitance can be added up to the maximum value as defined in the recommended operating conditions.

#### 表 8. Output Capacitor Selection

| output voltage range;<br>V <sub>OUT</sub> | nominal value | voltage<br>rating | package size | number of capacitors<br>required based on dc<br>bias effect | Suggested Capacitors <sup>(1)</sup> |  |
|-------------------------------------------|---------------|-------------------|--------------|-------------------------------------------------------------|-------------------------------------|--|
| -1 V to -3.3 V                            | 22 µF         | ≥ 6.3 V           | 0805         | 2                                                           | C2012X7S1A226M125AC                 |  |
| - 1 V to -5.5 V                           | 22 μF ≥ 10 V  |                   | 0805         | 3                                                           | C2012X7S1A226M125AC                 |  |

(1) See Third-party Products Disclaimer

#### 8.2.3 Application Curves

#### 8.2.3.1 Parameter Measurement Information

The application curves have been taken using the schematic in  $\mathbb{R}$  10 and BOM according  $\frac{1}{5}$  3. Based on the output voltage, the components given in  $\frac{1}{5}$  9 have been changed. The resistor divider is based on  $\frac{1}{5}$  4.

| V <sub>OUT</sub> | C <sub>CP</sub>      | L             | C <sub>OUT</sub>        |  |  |
|------------------|----------------------|---------------|-------------------------|--|--|
| -1 V and -1.8 V  | 2 x EMK212BB7106MG-T | XFL4020-222ME | 2 x C2012X7S1A226M125AC |  |  |
| -3.3 V and -5 V  | 3 x EMK212BB7106MG-T | XFL4020-472ME | 3 x C2012X7S1A226M125AC |  |  |



# 表 9. Component Selection for V<sub>OUT</sub> Options



ZHCSGR8A-SEPTEMBER 2017-REVISED JULY 2018



TEXAS INSTRUMENTS

www.ti.com.cn

#### **TPS63710**

ZHCSGR8A-SEPTEMBER 2017-REVISED JULY 2018





**TPS63710** 

ZHCSGR8A-SEPTEMBER 2017-REVISED JULY 2018



版权 © 2017-2018, Texas Instruments Incorporated

**TPS63710** 



ZHCSGR8A-SEPTEMBER 2017-REVISED JULY 2018





**TPS63710** 

ZHCSGR8A-SEPTEMBER 2017-REVISED JULY 2018



TPS63710 ZHCSGR8A-SEPTEMBER 2017-REVISED JULY 2018



### 8.3 System Examples

#### 8.3.1 Typical Application for Powering the Negative Rail of a Gallium Nitride (GaN) Power Amplifier

The TPS63710 requires a supply voltage in the range of 8.8 V to 14 V in order to generate an output voltage of -5 V. The circuit therefore was optimized for this input voltage range. The number of the input, output and  $C_{CP}$  capacitors have been adjusted to compensate for the higher dc bias effect with large input and output voltages. In addition, the inductor has been changed to 4.7  $\mu$ H for low inductor current ripple at an input voltage up to 14 V.



Copyright © 2017, Texas Instruments Incorporated

#### 图 42. Typical Application for an Output Voltage of -5 V

#### 8.3.2 Typical Application for Powering the Negative Rail of an ADC or DAC

Typically, the input voltage to the inverter in applications powering the negative supply of an ADC or DAC is about 5 V. The circuit therefore was optimized for this input voltage range, because the size and amount of capacitors depends on the voltage applied to the capacitors. In order not to over-design, the input voltage range was set to the range required to set a limit for the dc bias of the capacitors. 2 43 shows a, for an input voltage of 5-V, optimized design. The minimum input voltage to support the full output current is 4.5 V. The maximum input voltage is defined by the dc bias characteristic of the input and  $C_{CP}$  capacitors. If a higher input voltage is required, these capacitors have to be adjusted accordingly.



# System Examples (接下页)



Copyright © 2017, Texas Instruments Incorporated

图 43. Typical Application for  $V_{IN} \approx 5 V$ 

### 8.3.3 Typical Application for Laser Diode Bias

Laser diode bias typically requires a voltage of about -1 V from a 3.3 V supply. The TPS63710 was optimized for these operating conditions. The passive components have been chosen for a fixed supply voltage of 3.3 V. The number of the input, output and  $C_{CP}$  capacitors have been adjusted for the input and output voltage in this application.



Copyright © 2017, Texas Instruments Incorporated

图 44. Typical Application for an Output Voltage of -1 V



# 9 Power Supply Recommendations

The power supply to the TPS63710 needs to have a current rating according to the input supply voltage, output voltage and output current of the TPS63710. The peak current requirement on the input depends on the duty cycle, as  $C_{CP}$  is charged during the off-time. Worst case is for the maximum duty cycle of 70% when the OFF-time is at its shortest value of 30%. The peak current on the input can be up to 5 times of the average output current. A proper input capacitor needs to be placed directly at the VIN and GND pins to supply the peak current demand of the converter. Slew rates faster than 1 V/µs for a V<sub>IN</sub> step of less than 1 V and 0.1 V/µs for a V<sub>IN</sub> step over the full input voltage range up to 14 V should be avoided, as this leads to a large inrush current through the  $C_{CP}$  capacitor and HSD.

When the input supply of TPS63710 is shorted while the device is enabled, the charge stored on the  $C_{CP}$  capacitor is transferred to the output. This may cause an output voltage undershoot. It is recommended to disable the TPS63710 by setting the EN pin to low while the supply voltage is within the recommended input voltage range. This ensures a proper shutdown.

版权 © 2017-2018, Texas Instruments Incorporated



# 10 Layout

## 10.1 Layout Guidelines

For all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies. If the layout is not carefully done, the regulator could show stability problems as well as EMI problems. Therefore, use wide and short traces for the main current paths, and for the power-ground tracks. The input, output and CP capacitors should be placed as close as possible to the IC. Because  $C_{VAUX}$  carries the peak currents of the gate control block, it should have a compact and direct routing to the VAUX and GND pin 10, staying away from sensitive signals. The CAP, FB, and VREF pins should all be routed close to the IC in order to keep them away from external noise. The total resistance of the voltage divider  $R_1 + R_2$  must be kept in the range as defined in the Recommended Operating Conditions.

The pinout of the device has been defined such that the external components can be placed directly at the pins to allow for a simplified external layout and good performance. Thermal and electrical vias should be used under the exposed thermal pad to the GND plane.

### **10.2 Layout Example**



图 45. Recommended Layout

INSTRUMENTS

Texas

## 11 器件和文档支持

## 11.1 器件支持

#### 11.1.1 使用 WEBENCH® 工具创建定制设计

单击此处,使用 TPS63710 器件并借助 WEBENCH® 电源设计器创建定制设计方案。

- 1. 首先输入输入电压 (V<sub>IN</sub>)、输出电压 (V<sub>OUT</sub>) 和输出电流 (I<sub>OUT</sub>) 要求。
- 2. 使用优化器拨盘优化该设计的关键参数,如效率、尺寸和成本。
- 3. 将生成的设计与德州仪器 (TI) 的其他可行的解决方案进行比较。

WEBENCH 电源设计器可提供定制原理图以及罗列实时价格和组件供货情况的物料清单。

在多数情况下,可执行以下操作:

- 运行电气仿真,观察重要波形以及电路性能
- 运行热性能仿真,了解电路板热性能
- 将定制原理图和布局方案以常用 CAD 格式导出
- 打印设计方案的 PDF 报告并与同事共享

有关 WEBENCH 工具的详细信息,请访问 www.ti.com.cn/WEBENCH。

#### 11.1.2 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类 产品或服务单独或与任何TI产品或服务一起的表示或认可。

#### 11.2 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

#### TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

#### **TI 参考设计支持** 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 设计支持

#### 11.3 商标

E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 11.4 静电放电警告

这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损 伤。

#### 11.5 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。

### 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如欲获取此产品说明书的浏览器版本,请参阅左侧的导航。



25-Jan-2021

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS63710DRRR     | ACTIVE        | WSON         | DRR                | 12   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | 63710                   | Samples |
| TPS63710DRRT     | ACTIVE        | WSON         | DRR                | 12   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | 63710                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

25-Jan-2021



Texas

STRUMENTS

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS63710DRRR                | WSON            | DRR                | 12 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS63710DRRT                | WSON            | DRR                | 12 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS63710DRRR | WSON         | DRR             | 12   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS63710DRRT | WSON         | DRR             | 12   | 250  | 210.0       | 185.0      | 35.0        |

# **DRR 12**

3 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **DRR0012C**



# **PACKAGE OUTLINE**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing All integrations are in minimeters. Any dimensions in parentnesis are for reference only. Dimensioning and per ASME Y14.5M.
   This drawing is subject to change without notice.
   The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **DRR0012C**

# **EXAMPLE BOARD LAYOUT**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **DRR0012C**

# **EXAMPLE STENCIL DESIGN**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司