## 适用于汽车前灯系统的高亮度 LED 矩阵管理器

## 1 特性

- 12 个串联 LED 旁路开关
- 多点 UART 通信接口
- 可编程 10 位脉宽调制（PWM）亮度调节
- 独立的打开和关闭时间
- 内置相移功能
- 器件间同步
- LED 开路／短路检测和保护
- 故障报告
- AEC－Q100 等级 1
- 散热增强型封装
- 48 引脚薄型四方扁平（TQFP）外露垫封装

2 应用

- 汽车前灯系统
- 高亮度 LED 矩阵系统


## 3 说明

TPS92661 器件是一款紧凑型高集成解决方案，适用于对应用中的大阵列高亮度 LED（如，汽车前灯）进行分流 FET 亮度调节。

TPS92661器件包括一个 12 开关串联阵列（用于绕过串联电路中的单个 LED）以及一个串行通信接口（通过主微控制器进行控制和管理）。

板载充电泵电源轨可升至接地端以上 67 V ，能够提供 LED 旁路开关栅极驱动。旁路开关的低导通电阻 $\left(R_{D S(o n)}\right)$ 最大限度降低了传导损耗和功耗。
TPS92661 器件包含一个多点通用异步收发器 （UART），适用于串行通信。串联电路中各 LED 的打开和关闭时间可单独编程。PWM 频率可通过内部寄存器调整，多个器件可同步为相同的频率和相位。

TPS92661 器件具有 LED 开路保护以及通过串行接口实现的 LED 开路和短路故障报告功能。

TQFP 封装采用连通拓扑，能够在单层金属核 LED 载板上轻松传递信号。

| 器件信息 ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: |
| 部件号 | 封装 | 封装尺寸（标称值） |
| TPS92661－Q1 | PHP（48） | $7.00 \mathrm{~mm} \times 7.00 \mathrm{~mm}$ |

（1）如需了解所有可用封装，请见数据表末尾的可订购产品附录。

简化系统电路原理图


## 目录

1 特性 ..... 1
2 应用 ..... 1
3 说明 ..... 1
4 修订历史记录 ..... 2
5 Pin Configuration and Functions ..... 3
6 Specifications ..... 4
6．1 Absolute Maximum Ratings ..... 4
6．2 Handling Ratings ..... 5
6．3 Recommended Operating Conditions ..... 5
6．4 Thermal Information ..... 5
6．5 Electrical Characteristics ..... 6
6．6 Typical Characteristics ..... 7
7 Detailed Description ..... 9
7．1 Overview ..... 9
7．2 Functional Block Diagram ..... 10
7．3 Feature Description ..... 10
7．4 Device Functional Modes ..... 20
7．5 Programming ..... 31
7．6 Register Map ..... 35
8 Application and Implementation ..... 38
8．1 Applications Information． ..... 38
8．2 Design Examples ..... 38
9 Power Supply Recommendations ..... 40
9．1 General Recommendations ..... 40
9．2 Internal Regulator． ..... 40
9．3 Power Up and Reset ..... 41
9．4 VIN Power Consumption ..... 41
9．5 Initialization Set－Up ..... 41
10 Layout． ..... 43
10．1 Layout Guidelines ..... 43
10．2 Layout Example ..... 43
11 器件和文档支持 ..... 44
11.1 商标 ..... 44
11.2 静电放电警告 ..... 44
11．3 Export Control Notice ..... 44
11.4 术语表 ..... 44
12 机械封装和可订购信息 ..... 45

## 4 修订历史记录

NOTE：Page numbers for previous revisions may differ from page numbers in the current version．

| 日期 | 修订版本 | 注释 |
| :---: | :---: | :---: |
| 2014 年 9 月 | $*$ | 最初发布。 |

TPS92661-Q1
www.ti.com.cn

## 5 Pin Configuration and Functions



Pin Functions

| PIN |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| ADR0 | 22 | 1 | Least significant bit (LSB) of device address. Connect to VIN or GND. |
| ADR1 | 15 | 1 | Second bit of device address. Connect to VIN or GND. |
| ADR2 | 16 | 1 | Most significant bit (MSB) of device address. Connect to VIN or GND. |
| CLK | 8 | I | System clock. This clock is provided externally (by the microcontroller unit or an external oscillator) and is the primary clock for the device. |
|  | 29 |  |  |
| CPP | 1 | 1 | Charge pump output. Bypass with a ceramic capacitor with a minimum value of $0.1 \mu \mathrm{~F}$ to LED12. |
| EN | 4 | 1 | Enable pins. The device is active when EN is high or in reset when EN is low. Connect to microcontroller unit output or tie to VCC or VIN for enable at power-up. |
|  | 33 |  |  |
| GND | $\begin{gathered} 3,5,7,9,11, \\ 24,26,28, \\ 30,32,34 \end{gathered}$ | - | Device system ground. All pins MUST be connected for proper operation. |
| LED0 | 36 | 0 | Connect to cathode of LED1. |
| LED1 | 37 | 0 | Connect to anode of LED1 and cathode of LED2. |
| LED2 | 38 | 0 | Connect to anode of LED2 and cathode of LED3. |

Pin Functions (continued)

| PIN |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| LED3 | 39 | 0 | Connect to anode of LED3 and cathode of LED4. |
| LED4 | 40 | 0 | Connect to anode of LED4 and cathode of LED5. |
| LED5 | 41 | 0 | Connect to anode of LED5 and cathode of LED6. |
| LED6 | 42 | 0 | Connect to anode of LED6 and cathode of LED7. |
| LED7 | 43 | 0 | Connect to anode of LED7 and cathode of LED8. |
| LED8 | 44 | O | Connect to anode of LED8 and cathode of LED9. |
| LED9 | 45 | 0 | Connect to anode of LED9 and cathode of LED10. |
| LED10 | 46 | 0 | Connect to anode of LED10 and cathode of LED11. |
| LED11 | 47 | 0 | Connect to anode of LED11 and cathode of LED12. |
| LED12 | 48 | O | Connect to anode of LED12. |
| NC | $\begin{gathered} 2,17,18,19, \\ 20,21,35 \end{gathered}$ | - | No connection. |
| RX | 12 | I/O | Received data pins. Connect one RX pin of first device to microcontroller unit TX output and use second pin to connect to a RX pin of the second device. All other devices use both pins to route the RX line through each device. |
|  | 25 |  |  |
| SYNC | 6 | I/O | Synchronization pins. Allows synchronization of multiple TPS92661 devices on the same network. May be driven by the microcontroller unit, or one TPS92661 device may be programmed via the serial interface to provide this pulse. Only one device should drive this signal. May be left unconnected if not used. |
|  | 31 |  |  |
| TX | 10 | I/O | Transmitted data pins. Connect one TX pin of first device to microcontroller unit RX input and use second pin to connect to a TX pin of the second device. All other devices use both pins to route the TX line through each device. This pin requires a $100 \mathrm{k} \Omega$ pull-up resistor. |
|  | 27 |  |  |
| VCC | 13 | O | Output of the on-board 3.3-V LDO. This pin requires a ceramic output capacitor with a value of $0.1 \mu \mathrm{~F}$ or greater. Tie to the VIN pin for $5-\mathrm{V}$ microcontroller unit systems. |
| VIN | 14 | 1 | $5-\mathrm{V}$ power supply input for device. Bypass with a ceramic capacitor with a minimum value of $0.1 \mu \mathrm{~F}$. |
|  | 23 |  |  |
| Thermal Pad |  | - | Connect to system GND. |

## 6 Specifications

### 6.1 Absolute Maximum Ratings ${ }^{(1)(2)}$

Over operating free-air temperature range (unless otherwise noted)

|  |  | MIN |  |
| :--- | :--- | ---: | ---: |
| Input voltage | VIN, VCC to GND | -0.3 |  |
|  | CPP to GND | -0.3 |  |
|  | CPP to LED12 | -0.3 | 7 |
|  | LEDx to GND | -0.3 |  |
|  | LEDx to LED(x-1) | -0.3 | 7 |
|  | SYNC, EN, CLK, TX, RX, ADRO-2 to GND | -0.3 | 7 |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales/Office/Distributors for availability and specifications.

### 6.2 Handling Ratings

|  |  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {stg }}$ | Storage temperature range |  |  | -40 | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {(ESD) }}$ | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 ${ }^{(1)}$ |  | -2000 | 2000 | V |
|  |  | Charged device model (CDM), per AEC Q100-011 | ALL Pins | -750 | 750 |  |

(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|  |  |  | MIN | NOM MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}$ | Supply input voltage range |  | 4.5 | 5.5 | V |
| $\mathrm{V}_{1}$ | Input voltage range per channel | LEDx to LED( $\mathrm{x}-1$ ) |  | 5.0 | V |
| lo | Output current range |  | Thermaly | imited | A |
| $\mathrm{f}_{\text {CLK }}$ | CLK frequency ${ }^{(1)}$ |  | 0.1 | 16 | MHz |
| $\mathrm{D}_{\text {CLK }}$ | CLK duty cycle |  | 40\% | 60\% |  |
| $\mathrm{t}_{\mathrm{E} W}$ | EN input pulse width low |  | 50 |  | ns |
| $\mathrm{t}_{\text {ESS }}$ | EN setup to serial start |  | 24/f ${ }_{\text {CLK }}$ |  | s |
| $t_{\text {sw }}$ | SYNC input pulse width |  | $1 / \mathrm{fCLK}$ |  | s |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage |  | 1.9 | $\begin{array}{r} \mathrm{V}_{\mathrm{Vcc}}+ \\ 0.3 \mathrm{~V} \end{array}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  | $\begin{array}{r} \text { GND - } \\ 0.3 \mathrm{~V} \end{array}$ | 0.8 | V |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient temperature |  | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{J}$ | Junction temperature |  | -40 | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Minimum $f_{\mathrm{clk}}$ is applicable only when CKWEN bit is set. $\mathrm{f}_{\mathrm{clk}}$ down to 0 Hz is possible when bit is not set.

### 6.4 Thermal Information

| THERMAL METRIC ${ }^{(1)}$ |  | TPS92661 | UNITS |
| :---: | :---: | :---: | :---: |
|  |  | TQFP |  |
|  |  | 48 pins |  |
| $\mathrm{R}_{\text {өJA }}$ | Junction-to-ambient thermal resistance | 25.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(top) }}$ | Junction-to-case (top) thermal resistance | 10.5 |  |
| $\mathrm{R}_{\text {өJB }}$ | Junction-to-board thermal resistance | 6.1 |  |
| $\Psi_{\text {JT }}$ | Junction-to-top characterization parameter | 0.2 |  |
| $\Psi_{\mathrm{JB}}$ | Junction-to-board characterization parameter | 6.0 |  |
| $\mathrm{R}_{\text {өJC(bot) }}$ | Junction-to-case (bottom) thermal resistance | 0.3 |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics

Limits apply over operating junction temperature range $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq+150^{\circ} \mathrm{C}$. Typical values represent the most likely parametric norm at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$. Unless otherwise noted, $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$. For digital outputs, $\mathrm{C}_{\text {LOAD }}=20 \mathrm{pF}$.

|  | PARAMETER | CONDITIONS | MIN | TYP | MAX | $\begin{gathered} \text { UNIT } \\ \mathrm{S} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| GENERAL |  |  |  |  |  |  |
| $\mathrm{I}_{\text {VIN-OP }}$ | Input operating bias current | No switching |  | 1 |  | mA |
| $\mathrm{V}_{\text {IN-UVT }}$ | VIN internal POR threshold | VIN rising |  |  | 4.5 | V |
| $\mathrm{V}_{\text {CC-REG }}$ | Regulated VCC voltage | $0 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{VCC}} \leq 5 \mathrm{~mA}$ | 3.1 | 3.3 | 3.5 | V |
| IvCC-LIM | VCC current limit |  |  | 10 |  | mA |
| $\mathrm{V}_{\text {CPP }}$ | Charge pump operating voltage | $\mathrm{V}_{\mathrm{VIN}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SW}}=0 \mathrm{~V}-60 \mathrm{~V}$ |  | 6.2 |  | V |
| $\mathrm{f}_{\text {CPP }}$ | Charge pump oscillator frequency |  | 1.3 | 2.3 | 3.3 | MHz |
| LED MATRIX SWITCHES |  |  |  |  |  |  |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | LED switch on-resistance ${ }^{(1)}$ |  |  | 225 |  | $\mathrm{m} \Omega$ |
| $\mathrm{R}_{\text {ALL(0n) }}$ | All switches on-resistance | Measured LED12-LED0 |  | 1800 | 3400 | $\mathrm{m} \Omega$ |
| $\mathrm{l}_{\mathrm{DS} \text { (off) }}$ | OFF state switch leakage current |  |  |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {TH-S }}$ | LED short threshold voltage | $\mathrm{V}_{\mathrm{SW}}=0 \mathrm{~V}-60 \mathrm{~V}$ | 0.52 |  | 1.4 | V |
| $\mathrm{V}_{\text {TH-O }}$ | LED OPEN threshold voltage | $\mathrm{V}_{\mathrm{SW}}=0 \mathrm{~V}-60 \mathrm{~V}$ | 5 | 6 | 6.9 | V |
| $\mathrm{t}_{\text {тo-o }}$ | LED OPEN detection and correction delay |  |  | 50 | 150 | ns |
| $\mathrm{t}_{\text {REP }}$ | LED fault reporting delay |  |  |  | 5 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {RISE(LEDx) }}$ | LEDx drain voltage rise time ${ }^{(2)}$ | $\mathrm{I}_{\text {LED }}=800 \mathrm{~mA}$ |  | 2 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {FALL(LEDx) }}$ | LEDx drain voltage fall time ${ }^{(2)}$ | $\mathrm{L}_{\text {LED }}=800 \mathrm{~mA}$ |  | 2 |  | $\mu \mathrm{s}$ |
| DIGITAL SPECIFICATIONS |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}-\mathrm{TH}}$ | High-level input voltage threshold |  |  |  | 1.9 | V |
| $\mathrm{V}_{\mathrm{IL}-\mathrm{TH}}$ | Low-level input voltage threshold |  | 0.8 |  |  | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{I}_{\text {SOURCE }}=2 \mathrm{~mA}, \mathrm{~V}_{\text {VCC }}=4.0 \mathrm{~V}$ | 4.27 |  |  | V |
| $\mathrm{V}_{\text {OL }}$ | Low-level output voltage | $\mathrm{I}_{\mathrm{SINK}}=2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{VCC}}=4.5 \mathrm{~V}$ |  |  | 0.23 | V |
| los | Output short circuit current (source or sink) | $\mathrm{V}_{\mathrm{Vcc}}=4.5 \mathrm{~V}$ |  | 42 |  | mA |
| $\mathrm{R}_{\text {SP }}$ | Internal SYNC pull-down |  |  | 100 |  | k $\Omega$ |
| $\mathrm{t}_{\text {wd-to }}$ | CLK watchdog timeout |  |  | 32/ffPP |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {TO }}$ | CLK rise to TX output valid ${ }^{(2)}$ |  |  | 80 |  | ns |
| $\mathrm{t}_{\text {TZ }}$ | CLK rise to TX output tri-state ${ }^{(2)}$ |  |  | 80 |  | ns |

(1) Single channel on-resitance $\left(R_{D S(o n)}\right)$ measurement includes internal bond wires. All switches on-resistance ( $\left.R_{A L L(o n)}\right)$ should be used for all power calculations. See Internal Switch Resistance for details.
(2) Specified by design. Not production tested.

### 6.6 Typical Characteristics

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ free air unless otherwise specified


Figure 1. Input Voltage Current vs Temperature

$\mathrm{V}_{\mathrm{VIN}}=5.5 \mathrm{~V}$
$\mathrm{f}_{\text {CLK }}=15 \mathrm{MHz}$
Figure 3. Input Voltage Current Draw vs Temperature


Figure 5. Regulated VCC Voltage vs Junction Temperature


Figure 2. Input Voltage Current Draw vs Temperature


Figure 4. Input Operating Bias Current, NonSwitching vs. Junction Temperature


Figure 6. All Switches On-Resistance vs Junction Temperature

## Typical Characteristics (continued)

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ free air unless otherwise specified


Figure 7. Charge Pump Oscillator Frequency vs Junction Temperature


Figure 8. Channel Open and Short Protection Thresholds vs Junction Temperature

## 7 Detailed Description

### 7.1 Overview

The TPS92661 lighting matrix manager (LMM) device, in conjunction with a buck switching current regulator, enables a fully dynamic matrix beam solution where each LED can be individually controlled. This type of control of an LED array is ideally suited for dynamic headlight applications where adaptive beam forming requires pixel level control of the array.

The TPS92661 device configures 12 series connected low voltage switches (MOSFETs) that can float up to 67 V above ground potential. Each switch connects in parallel to one LED, thereby creating individual shunt paths across each LED of a series string of 12 LEDs. LED strings with fewer LEDs can be used, however the unused channels should be physically shorted externally to reduce unnecessary internal power consumption.
Each switch has an individual driver, overvoltage protection circuit and diagnostics circuit referenced to the source of that switch. This configuration allows for fully dynamic operation with the switches above it and below it. The device monitors overvoltage conditions on each switch and automatically protects them in the event of an open LED connection. The device detects open LED conditions as well as shorted LED conditions and reports them through the fault reporting network.
All twelve internal bypass switches can be individually pulse width modulated (PWM) at a programmed frequency and duty cycle. This PWM dimming topology provides Inherent phase shifting capability. In addition, the switch transitions during PWM dimming are slew rate limited to mitigate any EMI concerns due to the di/dt and dv/dt of the switching action.
The TPS92661 device also provides multi-drop UART communications capability between a host MCU and up to 8 slave TPS92661 devices. The UART receives data corresponding to the desired PWM information for all 12 internal switches. In addition, it can send back fault and other diagnostic data to the host MCU. Hardware connections on the three address pins allows addressing of the eight devices.
An internal regulator accepts the 5-V power supply input for the TPS92661 device and generates a 3.3-V regulated output for the I/O buffers used in the internal UART. The internal regulator can be bypassed by shorting VIN to VCC if 5 -V communication is desired.

The combination of features in the TPS92661 device provides the ideal interface for individual control of high current LED arrays. The Figure 27 shows a dynamic headlight application using multiple TPS92661 devices. The electronic control unit (ECU), usually attached to the outside of the headlight, contains the master MCU, a boost pre-regulator stage that takes the variable battery voltage and steps it up to a stable DC voltage rail. The application includes multiple channels of buck current regulators to provide a stable current through each series string of 12 high brightness LEDs. The TPS92661 device should reside on the LED load board where it is as close as possible to the LEDs to which it directly connects.
This location has two major benefits.

- The close proximity minimizes distributed inductance and parasitic capacitance associated with the cable connection between ECU board and LED load board. When PWM dimming with a parallel shunt FET, locating the switch close to the LED prevents large ringing during each transition.
- The close proximity offers better thermal connection

Ultimately, the TPS92661 device enables an optimal partition for a flexible, high performing dynamic headlight system.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 Controlling the Internal LED Bypass Switches

The TPS92661 device (LED Matrix Manager) consists of 12 series connected bypass switches between terminals LED12 and LEDO. Each bypass switch, when driven to an off state, allows the string current to flow through the corresponding parallel-connected LED, turning the LED on. Conversely, driving the bypass switch to an on state shunts the current through the bypass switch and turns the LED off.

## Feature Description (continued)

### 7.3.2 Internal Switch Resistance

Each single switch (connected between $L E D_{n}$ and $L E D_{n-1}$ ) has a measurable typical $R_{D S(\text { on })}$ value of $225 \mathrm{~m} \Omega$. This measurement includes the actual on-resistance $\left(\mathrm{R}_{\mathrm{DS}(\mathrm{on})}\right)$ of the switch and the resistance of the two internally connected bond wires. When multiple series switches are on, the effective resistance is not simply the number of channels multiplied by $225 \mathrm{~m} \Omega$ because there are not two conducting bond wires for every seriesconnected switch. For this reason the all-switches on-resistance ( $\mathrm{R}_{\text {ALL(on) }}$ ) is specified in the Electrical Characteristics table. This value includes the twelve $\mathrm{R}_{\mathrm{DS}(o n)}$ on-resistances and the resistance of the bond wires at each end of the series connected switches.
The dominant power loss mechanism In the TPS92661 device, is $I^{2} R$ loss through the switches. Other power loss sources are always less than 50 mW . When calculating the power dissipation of the TPS92661 device switches, use Equation 1 for the best estimation of this power loss.

$$
\mathrm{R}_{\mathrm{DS}(o n)(x \text { _channels) }}=\mathrm{R}_{\mathrm{ALL}(\mathrm{on})(\max )} \times\left(\frac{\mathrm{n}}{12}\right)=238 \mathrm{~m} \Omega \times \mathrm{n}
$$

where

- n is the number of channels

See the 6 LED, 1.5-A Application section for a sample calculation.

### 7.3.3 PWM Dimming

The TPS92661 device provides 10-bit PWM dimming of each individual LED. The LED turn-on and turn-off times are separately programmed for each LED. The LEDxON registers and LEDxOFF registers (where $x=1$ to 12) determine the LED turn-on and turn-off times, respectively, within the PWM dimming period. Phase shifting can be accomplished by staggering the LEDxON times or LEDxOFF times. The 10-bit internal PWM Period Counter (TCNT) is compared against the LEDxON and LEDxOFF values.
When TCNT reaches the programmed LEDxON value for a given LED, the corresponding bypass switch is turned off to force current through the LED. Similarly, when TCNT reaches the programmed LEDxOFF value, the bypass switch is turned on to turn off the LED. TCNT counts continuously from 0 to 1023 and returns to 0 again. The LED PWM dimming period equals 1024 times the internally divided, programmable PWM clock period. Figure 9 shows an example of LED PWM using values of LEDxON $=250$ and LEDxOFF $=800$.


Figure 9. LED PWM Example
Because the LEDxON and LEDxOFF times are completely programmable, this allows the system flexibility to phase shift the leading edge (LED On), the trailing edge (LED Off), or double-edge PWM.

The comparison circuitry consists of a digital comparator, along with an AND gate to allow that particular comparison to propagate to the LED switch. The TCNT counter value is continuously compared against the value programmed into the LED On/Off registers. The ENON bit that corresponds to that particular LED determines whether or not that comparison has any effect at the LED. The logic is represented in Figure 10.

## Feature Description (continued)



Figure 10. PWM Dimming Control Logic

### 7.3.4 PWM Clock

The PWM clock that drives TCNT is a divided-down version of the CLK input. The divider is programmed by writing to the PWM clock divider register (PCKDIV). The divider comprises two dividers in series: a power-of-2 clock divider followed by a decimal count divider (see Figure 11 and PWM Clock Divider Register (PCKDIV) for PCKDIV bitmap). Upon power-up, the PWM clock divider is programmed to a divisor value of 16.


Figure 11. PWM Clock Divider

### 7.3.5 PWM Synchronization

Upon power-up, the TCNT counter is reset to 0 . The TCNT counter is clocked by the internal PWM clock. In order to correctly synchronize multiple TPS92661 devices on the same network, two conditions must be met:

- All TPS92661 devices must be clocked by the same clock on the CLK terminal.
- All TPS92661 devices must be programmed with the same PWM clock dividers (PCKDIV).

Assuming that these conditions are met, the TPS92661 devices may be synchronized by either of two methods:

1. As shown in Figure 12, the TPS92661 device includes a synchronization input/output (SYNC) and a synchronization master bit (SCMAST) in the system configuration register (SYSCFG). If SCMAST is set to 1 , the TPS92661 device drives the SYNC terminal. The TPS92661 device generates a high pulse that is onehalf of a PWM period on SYNC when TCNT and the PWM clock divider are about to roll over to 0 . This SYNC signal can be fed to other TPS92661 devices. In other words, either the MCU can drive SYNC, or only one TPS92661 device should have SCMAST set to 1. The rest of the TPS92661 devices on the network must have SCMAST set to 0 . If SCMAST is set to 0 (the default value), a low-to-high transition on SYNC at least one CLK cycle resets both TCNT and the PWM clock divider to 0 after internally synchronizing to the rising edge of CLK. SYNC is a feed-through signal that may be tied to the next TPS92661 device in order to synchronize multiple TPS92661 devices with respect to each other.

## NOTE

In order to prevent bus contention, ensure that the network design includes only one synchronization master.

## Feature Description (continued)

2. The TCNT counter and PWM clock divider can both be reset to 0 at any time by issuing a broadcast write synchronization command. Due to UART bit sampling variability, the synchronization is guaranteed to be within only 16 CLK cycles between TPS92661 devices.


Figure 12. PWM Synchronization
Figure 13 and Figure 14 show an example of two non-synchronized TPS92661 devices and two synchronized devices respectively. In this example all twelve channels on each device are programmed with $\operatorname{LED}_{\mathrm{ON}}=0$ and $L^{2} D_{\text {OFF }}=128$. In the non-synchronized example TCNT $=0$ occurs at two different places in time. By using the SYNC function, TCNT $=0$ occurs simultaneously for both devices.


Figure 13. Non-Synchronized TPS92661 Devices


Figure 14. Actively Synchronized TPS92661 Devices

## Feature Description (continued)

### 7.3.6 Switch Slew Control

The gate drive control of each series switch slows the rate of change of current through the device. This control eases EMI requirements and aids in the system operation. The switching transition controls the current through the switch at each edge to approximately $800 \mathrm{~mA} / 2 \mu \mathrm{~s}$. The internal circuitry of the device controls the slew rate. The user cannot change the slew rate. The rise and fall slew rates are matched to ensure accurate representation of the PWM duty cycle. These slew rates assume no LED string capacitance.


Figure 15. TPS92661 Slew Rate Control

### 7.3.7 Effect of Phase Shifting LED Duty Cycles

Figure 16 and Figure 17 show the effective system input current (CH4, green trace) and $\mathrm{V}_{\text {(LED12-LED0) }}$ string voltage (CH1, blue trace) for various phase shift settings. The results illustrate the advantages of adjusting the phase shift value to minimize the variation in input current. Figure 16 illustrates a zero phase shift condition by setting all twelve LEDxON values to zero and all twelve LEDxOFF values to 128 . Figure 17 illustrates optimal phase shifting where all twelve LEDxON values are spaced by a count of 85 ( $0,85,170,235, \ldots$ ). The input current variation is greatly reduced with optimal phase shifting as all twelve channels do not draw current from the input simultaneously. This reduces demands on the energy storage capacitance at the system input.


Figure 16. Single Channel,


Figure 17. Single Channel

### 7.3.8 LED Fault Detection and Protection

Each individual bypass switch is driven by a floating driver which is powered by the charge pump (see Functional Block Diagram). The steady floating driver supply also enables continuous protection and monitoring of LED open and short events.

## Feature Description (continued)

In the event of an OPEN LED failure, an internal comparator monitors the drain-to-source voltage of the internal switch. If the voltage exceeds $\mathrm{V}_{\text {TH-O }}$ (typical 6 V ) the device overrides the switch-off signal and turns on the switch. This action maintains current flow in the rest of the LED string in the presence of a faulty or damaged LED and protects the internal switch. The internal latch holds this state until a subsequent on and off cycle at which time the switch attempts to turn off again, and the condition is re-evaluated. The protection circuit also sets the corresponding bit in the FAULT register described in the Diagnostic Registers section. The controller can poll this register to determine whether a fault has occurred.
When the device resets a FAULT bit in the register array by writing the bit back to zero, it then clears the latch and re-enables the OPEN switching transition of the corresponding LED. This feature allows the controller to perform multiple checks of the LED fault so that false LED faults can be filtered via software.
Similar to LED open detection, an LED short is detected via monitoring the drain-to-source voltage of the internal switch. If the voltage does not exceed the $\mathrm{V}_{T H-S}$ threshold by the end of the PWM cycle, the same fault register bit is set. Both short and open cases are handled by the same register as each case has the equivalent outcome, which is that the channel is bypassed. (see Figure 18)


Figure 18. Fault Detection Block

## Feature Description (continued)

### 7.3.8.1 Fault Reporting and Timing

Fault detection and protection occur immediately and are independent of any internal clock. The device detects an overvoltage condition when the channel voltage rises to the OVP (overvoltage protection) comparator threshold. The channel switch is then latched ON with a delay of approximately 50 ns (typical). This detection generates a fault signal that is sent to the internal fault register when TCNT = LEDxOFF where it can be polled by the user. Similarly, the short detection fault signal is sent with the same timing. The Diagnostic Registers are updated in a maximum time of one full PWM period (a PWM count of 1024). Due to internal propagation delays the LED On-time count must conform to Equation 2 for accurate fault reporting. For typical applications this may require fault reporting to be ignored at duty cycles less than $1 \%$.

$$
\begin{equation*}
\text { LEDn }_{\text {ON_TIME_COUNT }} \geq\left(\frac{\left(t_{\text {RISE }}+t_{\text {REP }}\right)}{\text { PCKDIV }} \times f_{\text {CLK }}\right)+4 \tag{2}
\end{equation*}
$$


$\mathrm{t}_{1}$ LEDxON = TCNT
$\mathrm{t}_{2}$ Open detected
$\mathrm{t}_{3}$ FAULT register updated
Figure 19. LED Open Fault Detect Timing

### 7.3.8.1.1 LED Open Fault Detect Timing Example

In an LED open event, 12 LEDs are being turned on sequentially, creating the staircase waveform as shown in Figure 20. At approximately time $=280 \mu \mathrm{~s}$, LED6 is commanded to turn on but it is open. The TPS92661 device fault circuit immediately clamps the node by turning the channel switch ON. As the LEDs in the string are turned off, the previously open LED remains shorted for that cycle as the system has detected the fault and forced the switch to stay on. Other channels continue to operate normally.

## Feature Description (continued)



Figure 20. LED Open Detection and Protection

### 7.3.9 Glitch-Free Operation

To help eliminate glitches in the LED current during register updates, the TPS92661 device implements the atomic multi-byte writes function and the synchronous updates function.

### 7.3.9.1 Atomic Multi-Byte Writes

Because the LEDxON and LEDxOFF registers are 10-bits wide and span across multiple bytes, there is a chance that during the time between the serial transmission of the lower eight bits and the upper two bits the resulting register value is wrong. To overcome this problem, the communications protocol provides for atomic multi-byte writes. This function updates all of the desired registers at one time, only after receiving an entire transaction frame. For example, only after the entire nine-byte transaction frame has been successfully received, does the device issue a write command to registers $00 \mathrm{H}-04 \mathrm{H}$ (which represent the LED1ON, LED2ON, LED3ON and LED4ON registers) and transfers it to the final registers. This transfer has the additional benefit of updating the final registers only if the cyclical redundancy check (CRC) for the transaction frame is correct.

### 7.3.9.2 Synchronous Updates

Serial communications are asynchronous to the TCNT period. The device can write LEDxON and LEDxOFF with any value from $0 \times 000$ to $0 \times 3$ FF at any time within the TCNT period. Consider a situation where there are no timing restrictions on updating the final registers. When the device receives a new LEDxOFF value while the corresponding LED is on and TCNT is already greater than the new LEDxOFF value, the LED remains on until it reaches the LEDxOFF value in the next TCNT period. This can appear as a glitch in LED light output.
To overcome this issue, the device writes a new value LEDxOFF and stores it in a temporary register. The device updates the final register only after TCNT reaches the next LEDxON register value. The converse is true for write commands to a particular LEDxON. In that case, the device updates the final register only after TCNT reaches the next LEDxOFF value. This sequence allows the device to update the LEDxOFF registers at the corresponding LED turn-on time and update the LEDxON registers at the corresponding LED turn-off time.
When LEDxON and LEDxOFF are both set to the same value, the device interprets the setting as an LED off condition. This is equivalent to clearing the ENON bit for that particular LED. The next time TCNT reaches the common LEDxON and LEDxOFF value, the device ignores LEDxON and the LED turns off (if it was on) and remains off until the device writes LEDxON and/or LEDxOFF and updates them with different value(s). More specifically, the LEDOFF comparison takes precedence over the LEDON comparison. Figure 21 illustrates an update example. Case (1) shows the resulting single PWM cycle on time that would occur if the writing of the registers were not handled through a temporary register. Case (2) shows the functionality of the TPS92661, where the register update is controlled, eliminating a false conduction cycle.

## Feature Description (continued)



Figure 21. Glitch-Free LED Dimming Operation

### 7.3.9.2. LEDxON = LEDxOFF Boundary Condition

The synchronous update method removes a large majority of glitches that could be caused in the light output, but one case should be considered. The reason is based on the synchronous update technique and can occur when reducing the PWM duty cycle to zero. If the duty cycle is controlled by the LEDxOFF time, the LEDxON count is fixed each cycle. To dim, the LEDxOFF count will be gradually reduced. Because of the way the LEDx ON/OFF updates occur, a glitch can occur at the point when LEDxON = LEDxOFF causing the LED to remain on for a single cycle. The recommended method to turn a channel fully off is to avoid the implementation of LEDxON $=$ LEDxOFF and use the corresponding ENON bit in the Enable Register for that channel. For example, to dim a given channel to zero duty cycle: LEDxOFF reduces to LEDxON+1, then sets that channel's ENON bit to 0 .

### 7.3.10 Internal Oscillator and Watchdog Timers

The TPS92661 device includes two watchdog timers: a Clock Watchdog Timer and a Communications Watchdog Timer. The clock watchdog timer operates using a free-running internal oscillator. The communications watchdog timer operates using the incoming CLK signal. Both watchdog timers only operate when enabled after power-up by writing their respective enable bits to a 1 in the SYSCFG register (CKWEN for the clock watchdog timer and CMWEN for the communications watchdog timer). The Default LED State Register (DEFLED) determines which state the LEDs are placed in during a watchdog timeout period. (see the Default LED State Register (DEFLED) ) section for details.

The Figure 22 shows the subsequent state flow after a watchdog timer limit is reached.

## Feature Description (continued)



Figure 22. Watchdog Timer Overflow Flow Chart

### 7.3.10.1 Clock Watchdog Timer

If the external CLK input stops toggling for 32 internal oscillator cycles ( approximately $14 \mu \mathrm{~s}$, typical) the clock watchdog timer times out and all of the LEDs are turned on or off according to the programmed values in the DEFLED register. They remain in that state until CLK begins toggling again. During this time, the device does not receive or transmit UART communications. The device does not reset the internal registers in the event of clock loss, and the LEDs begin turning on and off according to their LEDxON/LEDxOFF register settings only when the clock returns. If the clock watchdog timer is not enabled the TPS92661 is capable of operating at frequencies down to 0 Hz .


Figure 23. Clock Watchdog Timer Logic

### 7.3.10.2 Communications Watchdog Timer

Similarly, if the CLK remains running but the device receives no transaction with a correct CRC for a period of $2^{22}$ CLK cycles, the communications watchdog timer times out and the device sets the LEDs to the state defined in the DEFLED register. Only after a valid UART command has been received with a correct CRC do normal PWM duty cycles resume on the LED outputs.

## Feature Description (continued)



Figure 24. Communications Watchdog Timer Logic

### 7.4 Device Functional Modes

The TPS92661 device may be configured and controlled using a MCU connected via a standard serial UART. Up to eight devices may be connected to the same UART to form a network.

### 7.4.1 Digital Interface Connections

### 7.4.1.1 Address (ADRO, ADR1, and ADR2 Pins)

The address pins should be tied to VIN or GND to set the address of the TPS92661. Up to eight TPS92661s can exist on the same network. See Table 2 for a summary of device address configurations.

### 7.4.1.2 Clock (CLK Pin)

The CLK pin is the input for the primary system clock. It serves as the time basis for both the UART, as well as the LED PWM hardware. The device functions with a clock input as high as 16 MHz . The clock rate should be selected based on the desired UART bit rate. CLOCK can be provided by the PWM peripheral of the master microcontroller, or by a local oscillator. All TPS92661s on the same network should share the same clock.

### 7.4.1.3 Internal Charge Pump (CPP Pin)

The CPP pin functions as the output of the internal charge pump. The device uses the charge pump voltage as the gate drive voltage for the internal floating switches. Bypass the CPP pin to the LED12 pin with a capacitor with a value of at least $0.1 \mu \mathrm{~F}$.

### 7.4.1.4 Enable (EN Pin)

The ENABLE pin is an active-high enable signal for the TPS92661 device. When driven low, it resets all internal switches, state machines, and registers to their default states. The reset state of the switches is closed, and registers are reset (see Table 7). The managing microcontroller can actively drive this pin. Alternatively tie this pin to VCC or VIN to enable the device at power-up. The EN pin input has internal protections against charge injection and requires no series resistor when tied to one of the local power rails.

### 7.4.1.5 GND Pin

Proper operation of the TPS92661 device requires that all GND pins MUST be tied to system ground.

### 7.4.1.6 Receive (RX Pin)

The RX pin is the TPS92661 UART input. It should be connected to the UART Tx pin of the MCU, as well as the other TPS92661 RX pins on the network. The bit rate of data transmitted on this pin should be at CLOCK / 16, and is fixed at that bit rate.

## Device Functional Modes (continued)

### 7.4.1.7 Synchronization (SYNC Pin)

The SYNC pin synchronizes the internal PWM counter of the TPS92661 device. At reset, the SYNC pin acts as an input, and a low-to-high pulse on this pin resets the TCNT register to $0 \times 000$. When an external microcontroller drives this pin, the pulse should be generated at the LED PWM frequency. To calculate this frequency, use Equation 3.

$$
\begin{equation*}
\mathrm{f}_{\mathrm{PWM}}=\text { CLOCK / Programmed Divisor / } 1024 \tag{3}
\end{equation*}
$$

Writing a ' 1 ' to the SCMAST bit in the SYSCFG register programs the SYNC pin to function as an output. Establish only one TPS92261 device as the master if the application requires this output configuration. To prevent contention on the SYNC line configure only one SYNC master (driver) in the system at a time. The SYNC pin is internally pulled down and can remain unconnected if it is not used.

### 7.4.1.8 Transmit (TX Pin)

The TX pin is the UART output of the TPS92661 device. Connected the TX pin to the microcontroller UART RX pin. The bit rate of data transmitted on this pin is $f_{C L K} / 16$, and is fixed at that bit rate. Connect all TX pins on each TPS92661 device that are on the same network. Connect a single, 100-k pull-up resistor from TX to VCC. Because the TX pin is a tri-state output, an external pull-up resistor is required to avoid triggering false start conditions at the microcontroller UART.

### 7.4.1.9 Primary Power Supply (VIN Pin)

The VIN pin is the primary power supply input for the TPS92661 device. Connect the VIN pin to a nominally 5-V supply, and include a bypass capacitor nearby with a value of at least $0.1-\mu \mathrm{F}$.

### 7.4.1.10 On-Board 3.3-V Supply (VCC Pin)

The VCC pin is the input for the positive rail of the internal digital I/Os. See the Internal Regulator section for configuration guidelines.

### 7.4.2 Internal Pin-to-Pin Resistance

There are pin pairs for each digital I/O on the TPS92661 device. This allows for easy routing between multiple devices on a single sided PCB. To help estimate the voltage drop across the pin-to-pin connection, see Figure 26.


Figure 25. Pin-to-Pin Internal Resistance


Figure 26. Pin-to-Pin Cross-Device Resistance

### 7.4.3 UART Physical Layer

The microcontroller unit UART communicates with the TPS92661 device using serial TTL signaling. The TX and RX lines are connected to the TPS92661 device as shown in Figure 27. The pairs of TX and RX pins on the TPS92661 device are feed-through pins, and either pin may be used to connect the TPS92661 device to the network.

## Device Functional Modes (continued)

A tri-state buffer drives the TX output. In order to prevent false START bit detection by the microcontroller unit when a TPS92661 device releases the bus, place an external, 100-k $\Omega$ pull-up resistor on the RX input return line of the microcontroller unit.


Figure 27. Communications Connections

### 7.4.4 UART Clock and Baudrate

The UART operates with eight data bits, one stop bit and no parity $(8-1)$. Figure 28 shows the waveform for an individual byte transfer on the TTL UART.


Figure 28. UART 8-1 Signaling
A logic "1" state occurs when the device drives the line to the VCC voltage. A logic " 0 " state occurs when the device drives the line to system ground. The line remains in the high/logic " 1 " state when idle. Figure 29 and Figure 30 illustrate sending actual data bytes and are intended to represent what an actual UART waveform displays on an oscilloscope or logic analyzer.


Figure 29. UART Sending 0x26 Byte (0010 0110)


Figure 30. UART Sending 0x26
The baud rate is based on the CLOCK input and is one-sixteenth of the CLOCK input frequency (see Table 1 for some examples). The UART uses $16 \times$ oversampling on the incoming asynchronous RX signal.

Table 1. UART Baud Rate Examples

| CLK FREQUENCY (MHz) | BAUD RATE (kbps) |
| :---: | :---: |
| 6.4 | 400 |
| 8.0 | 500 |
| 12.8 | 800 |
| 16.0 | 1000 |

Set the master microcontroller unit to support the same baud rate as is defined by the input CLOCK frequency.

### 7.4.5 UART Communications Reset

The microcontroller unit can reset the device UART and protocol state machine at any time by holding the RX input low for a period of at least 12 bit times ( $16 \times 12$ CLK periods). This period signifies a break in communications and causes the TPS92661 devices on the network to reset to a known-good state for receiving the next command frame. The device immediately aborts any response frames in progress.

## NOTE

A communications reset does not reset the registers and does not halt normal LED PWM operation.

### 7.4.6 UART Device Addressing

Connecting terminals ADR2, ADR1, and ADR0 to GND or VCC sets the device address for each TPS92661 device. This allows up to eight different devices (addressable ( 0 h to 7 h )) for a total of $8 \times 12=96$ LEDs per array. See Table 2 for device address configuration.

Table 2. Device Address Configurations

| ADR2 | ADR1 | ADR0 | DEVICE ADDRESS |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 2 |
| 0 | 1 | 1 | 3 |
| 1 | 0 | 0 | 4 |
| 1 | 0 | 1 | 5 |
| 1 | 1 | 0 | 6 |
| 1 | 1 | 1 | 7 |

### 7.4.7 UART Communications Protocol

The UART communication process uses a command/response protocol mastered by the MCU to write and read the registers on each TPS92661 device. This means that the TPS92661 device never initiates traffic onto the network. The protocol maps the registers into an address space on each device. All of the registers are readwrite (R/W). See the Registers section for a register list.

The MCU uses the protocol to initiate a communication transaction by sending a command frame. This command frame addresses either one TPS92661 device directly or broadcasts to all TPS92661 devices on the network. This addressing may cause a response frame to be sent back from the slave TPS92661 device depending on the command type of the command frame. There are three types of command frames:

- Single Device Write from MCU to a specific TPS92661 device (1, 2, 5, 10 or 15 bytes of data)
- Single Device Read from MCU to a specific TPS92661 device (1, 2, 5, 10 or 15 bytes of data)
- Broadcast Write from the MCU to all TPS92661 devices ( $0,1,2,5,10$ or 15 bytes of data)

There is only one response frame type. An addressed slave following a 'Single Device Read' command from the master MCU sends his frame type.

All command and response frames are multi-byte and the total number of transmitted bytes depends on the specific command type being communicated.

### 7.4.7.1 Example 1:

Command frame with CMD_TYPE = "2" (Single Device Write of 5 Bytes):

| DESCRIPTION | NUMBER OF BYTES |
| :--- | :---: |
| Command Frame Init | 1 |
| Starting Register Address | 1 |
| Data | 5 |
| CRC | 2 |
| Total | $\mathbf{9}$ |

### 7.4.7.2 Example 2:

Response frame with RESP_BYTES = "2":

| DESCRIPTION | NUMBER OF BYTES |
| :--- | :---: |
| Response Frame Init | 1 |
| Data | 2 |
| CRC | 2 |
| Total | $\mathbf{5}$ |

### 7.4.7.3 Example 3:

Broadcast Write Synchronization Command frame (Init = B8h):

| DESCRIPTION | NUMBER OF BYTES |
| :--- | :---: |
| Command Frame Init | 1 |
| CRC | 2 |
| Total | $\mathbf{3}$ |

The Transaction Frame Description section describes the construction of these frames and the various byte types transmitted.

### 7.4.8 Transaction Frame Description

There are four byte-types used within a transaction frame. These include the following:

- Frame Initialization (1 byte)
- Register Address (1 byte)
- N Data Bytes ( $\mathrm{N}=0,1,2,5,10$ or 15 )
- Cyclic Redundancy Code (CRC) error checking (2 bytes)

Write \& Read Command Frame Structure:

| Cmd Frame Init | Register Address | N Bytes of Data | CRC checksum |
| :---: | :---: | :---: | :---: |

Response Frame Structure:

| Rsp Frame Init | N Bytes of Data | CRC checksum |
| :---: | :---: | :---: |

Synchronization Command Frame Structure:

| Cmd Frame Init | CRC checksum |
| :---: | :---: |

### 7.4.9 Frame Initialization Byte

The frame initialization byte identifies the frame as being either a command frame or response frame. The command frame byte includes fields specifying the request type (which details the number of bytes to be sent) and the slave device ID. The response frame includes the number of bytes to be received by the microcontroller.

|  | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Command Frame Init | FRM_TYPE $=1$ | 0 |  |  |  |  |  |
| Response Frame Init | FRM_TYPE $=0$ | CMD_TYPE |  |  |  | DEVID_DATACNT |  |

The fields shown in the frame initialization byte above are described in the table below.

|  | Value <br> (Binary) | \# of Bytes in Frame | Description |
| :---: | :---: | :---: | :---: |
| FRM_TYPE Bit 7 | 0 |  | Response Frame |
|  | 1 |  | Command Frame |
| CMD_TYPE Bits 6:3 | 0000 | 5 | Single Device Write (1 byte of data) |
|  | 0001 | 6 | Single Device Write (2 bytes of data) |
|  | 0010 | 9 | Single Device Write ( 5 bytes of data) |
|  | 0011 | 14 | Single Device Write (10 bytes of data) |
|  | 0100 | 19 | Single Device Write (15 bytes of data) |
|  | 0101 |  | Reserved |
|  | 0110 |  | Reserved |
|  | 0111 | 4+n | Broadcast Write (see DEVID_DATACNT for number of bytes of data) |
|  | 1000 | 4 | Single Device Read (1 byte of data) |
|  | 1001 | 4 | Single Device Read (2 bytes of data) |
|  | 1010 | 4 | Single Device Read (5 bytes of data) |
|  | 1011 | 4 | Single Device Read (10 bytes of data) |
|  | 1100 | 4 | Single Device Read (15 bytes of data) |
|  | 1101 |  | Reserved |
|  | 1110 |  | Reserved |
|  | 1111 |  | Reserved |
| DEVID DATACNT Bits 2:0 | For Single Device Write or Read: |  |  |
|  | bbb |  | 3-bit device ID (defined by the terminals ADR2...ADR0) |
|  | For Broadcast Write: |  |  |
|  | 000 |  | Synchronization Command (no data) |
|  | 001 |  | 1 byte of data |
|  | 010 |  | 2 bytes of data |
|  | 011 |  | 5 bytes of data |
|  | 100 |  | 10 bytes of data |
|  | 101 |  | 15 bytes of data |
|  | 110-111 |  | Reserved. These values are reserved for future use and must not be written. |
| RESP_BYTES Bits 2:0 | 000 |  | 1 data byte to follow (plus two bytes for CRC) |
|  | 001 |  | 2 data bytes to follow (plus two bytes for CRC) |
|  | 010 |  | 5 data bytes to follow (plus two bytes for CRC) |
|  | 011 |  | 10 data bytes to follow (plus two bytes for CRC) |
|  | 100 |  | 15 data bytes to follow (plus two bytes for CRC) |
|  | 101-111 |  | Reserved |

### 7.4.10 Register Address

The protocol allows 1, 2, 5, 10 or 15 successive register locations from the addressed register to be written by a single command frame. The register address byte identifies the first TPS92661 device register being written or read, as described in the Register Map section.

### 7.4.11 Data Bytes

The frame initialization byte specifies the number of data bytes to be included in the frame.

### 7.4.12 CRC Bytes

CRC-16-IBM calculates the CRC bytes. The CRC bytes allow detection of errors within the transaction frame. The device increments the CRC Error Count Register (CERRCNT) each time a CRC error occurs (see Register Map for details).

### 7.4.13 Registers

The registers in the TPS92661 device contain programmed information and operating status. During the powerup period, the TPS92661 device resets the registers to the default values as listed below. Register addresses marked RESERVED or not shown in the register map may be written with any value but always returns a 0 .

### 7.4.13.1 LED ON Registers

The device stores the LED ON registers (LEDxON) for each individual LED with 10-bit resolution and organizes them as groups of five bytes for every four LEDs. This organization creates a total of 15 LED ON registers for the string of 12 LEDs. The address range used for these registers is 00 h to 0 Eh . Refer to Table 7 for complete list of LED ON registers.


LEDxON[9:0] defines the count value within the 10-bit TCNT period when bypass switch $x$ should be opened to turn LEDx on ( $x=1$ to 12).

### 7.4.13.2 LED OFF Registers

The device stores the LED OFF registers (LEDxOFF) for each individual LED with 10 -bit resolution and organizes them as groups of five bytes for every four LEDs. This organization creates a total of 15 LED OFF registers for the string of 12 LEDs. The address range used for these registers is 20h to 2Eh. Refer to Table 7 for complete list of LED OFF registers.

| ADDR | REGISTER | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DEFAULT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 20h | LED1OFFL | LED1OFF[7:0] |  |  |  |  |  |  |  | 00000000 |
| 21h | LED2OFFL | LED2OFF[7:0] |  |  |  |  |  |  |  | 00000000 |
| 22h | LED3OFFL | LED3OFF[7:0] |  |  |  |  |  |  |  | 00000000 |
| 23h | LED4OFFL | LED4OFF[7:0] |  |  |  |  |  |  |  | 00000000 |
| 24h | LED1_40FFH | LED4OFF[9:8] |  | LED3OFF[9:8] |  | LED2OFF[9:8] |  | LED1OFF[9:8] |  | 00000000 |

LEDxOFF[9:0] defines the count value within the 10-bit TCNT period when bypass switch $x$ should be closed to turn LEDx off ( $x=1$ to 12).

### 7.4.13.3 Alternate LED On/Off Registers

In the low address space starting at 00h that is defined above, all of the LEDxOFF registers follow all of the LEDxON registers. The higher address space starting at 40h maps the LEDxON and LEDxOFF pairs together so that the device requires a write of only 10 data bytes to update both the on and the off times for a given set of four LEDs. The registers that exist at addresses \{40h-5Dh\} are an alias for the registers that exist at addresses \{Oh-0Eh, 20h-2Eh\}. In other words, a write to the register at address 00 h affects the register contents at address 40 h , and vice versa.

### 7.4.13.4 Enable Registers

The ENABLE registers (ENON and ENOFF) determine whether a particular LEDxON or LEDxOFF value is enabled. In other words, an LED turns on only when TCNT reaches LEDxON if the corresponding ENON bit is set. Conversely, an LED turns off only when TCNT reaches LEDxOFF if the corresponding ENOFF bit is set. In this way, LEDs may be turned on fully, turned off fully, or modulated at a given duty cycle by programming the appropriate ENON and ENOFF register bits.

| ADDR | REGISTER | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | DEFAULT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BOh | ENONL | ENON[8:1] |  |  |  |  |  |  |  | 00000000 |
| B1h | ENONH | RESERVED |  |  |  | ENON[12:9] |  |  |  | 00000000 |
| B2h | ENOFFL | ENOFF[8:1] |  |  |  |  |  |  |  | 00000000 |
| B3h | ENOFFH | RESERVED |  |  |  | ENOFF[12:9] |  |  |  | 00000000 |

ENON[12:1] determine whether the device uses the corresponding LEDxON to turn on the LED.
$0=$ Do nothing when TCNT = LEDxON
1 = Turn LED on when TCNT = LEDxON
ENOFF[12:1] determine whether the device uses the corresponding LEDxOFF to turn off the LED.
$0=$ Do nothing when TCNT = LEDxOFF
1 = Turn LED off when TCNT = LEDxOFF

### 7.4.13.5 Control Registers

The control registers allow control and monitoring of several functions. The control registers occupy addresses COh through C5h.
7.4.13.5.1 PWM Clock Divider Register (PCKDIV)

| ADDR | REGISTER | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DEFAULT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| C0h | PCKDIV | RSVD | RSVD | DDEC[1:0] | RSVD |  | DPWR2[2:0] | 00000011 |  |  |

DPWR2[2:0]: This 3-bit value sets the power-of-2 divider for the incoming CLK signal before sending it to the decimal divider. Power-of-2 divider mapping:

| DPWR2[2:0] | Divide by: |
| :---: | :---: |
| 0 | 2 |
| 1 | 4 |
| 2 | 8 |
| 3 | 16 |
| 4 | 32 |
| 5 | 64 |
| 6 | reserved $^{(1)}$ |
| 7 | reserved $^{(1)}$ |

The default value of DPWR2 is 3 . This sets the initial power-of-2 divider to divide-by-16 at reset.
DDEC[1:0]: This 2-bit value sets the decimal divider for the internal signal coming from the power-of-2 divider. Decimal divider mapping:

| DDEC1:0] | Divide by: |
| :---: | :---: |
| 0 | 1 |
| 1 | 3 |
| 2 | 5 |
| 3 | reserved $^{(1)}$ |

The default value of DDEC is 0 . This sets the initial decimal divider to divide-by-1 at reset. Using the two serially connected dividers in combination, clock dividers of various values are possible.
(1) If any of the reserved values are written to DPWR2[2:0] or DDEC[1:0], the PWM clock divider is set to divide-by-16, regardless of any other settings.

## PWM Clock Divider <br> Examples:

DPWR2[2:0] = 0
DDEC[1:0] = 0
$\rightarrow$ PWM Clock $=$ CLK $/ 2$
DPWR2[2:0] = 1
DDEC[1:0] = 2
$\rightarrow$ PWM Clock = CLK / 20

### 7.4.13.5.2 System Configuration Register (SYSCFG)

| ADDR | REGISTER | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DEFAULT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| C1h | SYSCFG | RESERVED |  |  |  | CKWEN | CMWEN | SCMAST | PWR | 00000000 |

PWR: This bit is reset to 0 upon power-up or EN low. It may be written to a 1 by the micro-controller (MCU). Reading this bit allows the MCU to detect when there has been a power cycle.
$0=$ A power cycle or EN low has occurred since last write to a ' 1 '
1 = No power cycle or EN low has occurred since the last write to a ' 1 '
SCMAST: The Synchronization Master bit determines whether the TPS92661 device is a synchronization master or not. There should be only ONE Sync Master in the system.
$0=$ Slave. A high input value on SYNC resets TCNT to 0 .
$1=$ Master. The TPS92661 device generates a high pulse one CLK cycle long on SYNC when TCNT = 1023 and the PWM clock divider is about to roll over. SYNC may be connected to the next TPS92661 device in order to synchronize multiple TPS92661 devices with respect to each other.

CMWEN: Communications Watchdog Timer Enable.
$0=$ Communications watchdog timer disabled
$1=$ Communications watchdog timer enabled
CKWEN: Clock Watchdog Timer Enable
$0=$ Clock watchdog timer disabled
1 = Clock watchdog timer enabled

### 7.4.13.6 Default LED State Register (DEFLED)

| ADDR | REGISTER | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DEFAULT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| C2h | DEFLEDL | DEFLED[8:1] |  |  |  |  |  |  |  | 00000000 |
| C3h | DEFLEDH | RESERVED |  |  |  | DEFLED[12:9] |  |  |  | 00000000 |

DEFLED[12:1]: Default LED State register. This register determines which state to place the LED in when one of the watchdog timers times out.

```
0 L LED off
1 = LED on
```


### 7.4.13.7 PWM Period Counter Register (TCNT)



TCNT[9:0]: This is the PWM period count value. The TCNT register automatically counts from 0 to 1023 and wraps. It is provided here with read/write access for diagnostic purposes. Writes to the TCNT register are loaded upon the next rising edge of CLK when there is a SYNC pulse present.

### 7.4.13.8 Diagnostic Registers

The diagnostic registers hold the results of various faults and status flags for the system. The diagnostic registers exist in the address range EOh to E2h.


FAULT[12:1]: Fault Register
$0=$ an LED fault has not occurred
$1=$ an LED fault has occurred
The LED open and short fault detection circuitry is sampled just before the corresponding bypass switch is closed. If a fault exists at this time instant, a 1 is latched into the associated FAULT register bit. The FAULT register bits must be cleared manually by writing them back to 0 . If an LED fault condition still exists at the next PWM period, the device immediately resets the corresponding FAULT register bit to a 1. Writing the FAULT register bits to 1 has no effect.

## CERRCNT[7:0]: CRC Error Count Register

This register value is incremented each time a CRC error is received. This register may be read by the MCU and then written back to 0 to clear the count. The CERRCNT value saturates at FFh; it does not wrap back to 0 when it reaches FFh. The CERRCNT register is not automatically cleared when a communications reset is received. It must be cleared manually by writing it back to 0 . Note that the CERRCNT register can be written to any 8 -bit value. This is intended for diagnostic purposes.

### 7.5 Programming

### 7.5.1 Read / Write Register Flow Chart

### 7.5.1.1 Register Write Flow Chart



Figure 31. Register Write Example

## Programming (continued)

### 7.5.1.2 Register Read Flow Chart



Figure 32. Register Read Example

### 7.5.2 Complete Transaction Example

The pseudo-code below shows a pair of transactions: a write of the LEDOFF times for LEDs 1-4 followed by a read of the same registers (LED1OFF $=200$, LED2OFF $=410$, LED3OFF $=620$, LED4OFF $=830$ ).

Table 3. Write Command (MCU-to-TPS92661 Device)

| tx_init (0x90) | Single device write of 5 bytes (Device ID $=0$ ) |
| :---: | :---: |
| tx_addr (0x20) | Register address = 0x20 (LED1OFFL) |
| tx_data (0xc8) | LED1OFFL = Low_Byte (200) |
| tx_data (0x9a) | LED2OFFL = Low_Byte (410) |
| tx_data (0x6c) | LED3OFFL = Low_Byte (620) |
| tx_data (0x3e) | LED4OFFL = Low_Byte (830) |
| tx_data (0xe4) | LED1_4OFFH = High_Byte (830) <<6 |
|  | High_Byte (620) << 4 |
|  | High_Byte (410) << 2 |
|  | High_Byte (200) |
| tx_crc1 (0x88) | CRC1 = Low_Byte (CRC-16-IBM) |
| tx_crc2 (0x57) | CRC2 $=$ High_Byte (CRC-16-IBM) |

Table 4. Read Command (MCU-to-TPS92661 Device)

| tx_init (0xd0) | Single device read of 5 bytes (Device ID $=0)$ |
| :---: | :--- |
| tx_addr $(0 \times 20)$ | Register address $=0 \times 20($ LED1OFFL $)$ |
| tx_crc1 $(0 \times 5 \mathrm{c})$ | CRC1 $=$ Low_Byte (CRC-16-IBM) |
| tx_crc2 $(0 \times 18)$ | CRC2 $=$ High_Byte (CRC-16-IBM) |

Table 5. Read Response (MCU-to-TPS92661 Device)

| rx_init (0x02) | Read Response, 5 data bytes to follow |  |
| :---: | :---: | :---: |
| rx_data (0xc8) | LED1OFFL = Low_Byte (200) |  |
| rx_data (0x9a) | LED2OFFL = Low_Byte (410) |  |
| rx_data (0x6c) | LED3OFFL = Low_Byte (620) |  |
| rx_data (0x3e) | LED4OFFL = Low_Byte (830) |  |
| rx_data (0xe4) | LED1_4OFFH $=$ High_Byte (830) <<6 |  |
|  | High_Byte (620) << 4 |  |
|  | High_Byte (410) <<2 |  |
|  | High_Byte (200) |  |
| rx_crc1 (0x78) | CRC1 = Low_Byte (CRC-16-IBM) | Must be reversed when read. See CRC Calculation Programming Examples section. |
| rx_crc2 (0x3b) | CRC2 $=$ High_Byte (CRC-16-IBM) |  |

As an additional example, the following pseudo-code shows a 2-byte write to TPS92661 Address 5, Register $0 \times B 0$ (ENON) with data of $0 \times 55$ to register $0 \times B 0$ and $0 \times 05$ to register $0 \times B 1$. Data sent (hex): 8D B0 5505 D5 D8

Table 6. Write Command (MCU-to-TPS92661 Device)

| tx_init (0x8D) | Single device write of 2 bytes (Device ID $=5)$ |
| :---: | :--- |
| tx_addr $(0 \times B 0)$ | Register address $=0 \times B 0($ ENON $)$ |
| tx_data $(0 \times 55)$ | ENONL $=01010101 \mathrm{~b}$ |
| tx_data $(0 \times 05)$ | ENONH $=00000101 \mathrm{~b}$ |
| tx_crc1 $(0 \times D 5)$ | CRC1 $=$ Low Byte(CRC-16-IBM) |
| tx_crc2 $(0 x D 8)$ | CRC2 $=$ High Byte(CRC-16-IBM) |

The UART waveform associated with the example in Table 6 is shown in Figure 33.


Figure 33. 2-Byte Write Example Waveform
After this write had completed, the device enables all of the odd numbered LEDs (LED1, LED3, ..., LED11) to turn on when TCNT = LEDxON register, while all of the even numbered LEDs remain off.

### 7.5.3 CRC Calculation Programming Examples

The C function below shows an example of how to generate the CRC bytes correctly for a transmission to the TPS92661 devices:

```
    Uint16 crc_16_ibm(Uint8 *buf, Uint8 len)
    {
    Uint16 crc = 0;
    Uint16 I;
    while (len--){
        crc ^= *buf++;
        for (I = 0; I < 8; I++) {
        crc = (crc >> 1) ^ ((crc & 1) ? 0xa001 : 0);
        }
    }
    return crc;
}
```

The CRC is transmitted LSByte first to/from the TPS92661 device.
Upon reading data from the TPS92661 device, the MCU should calculate and compare the CRC to determine whether valid data was received.

## NOTE

The calculated CRC bytes must be bit-reversed before comparison to the received CRC bytes

```
bool is_crc_valid(Uint8 *rx_buf, Uint8 crc_start)
{
    Uint16 crc_calc; // Calculated CRC
    Uint8 crc_msb, crc_lsb; // Individual bytes of calculated CRC
    // Calculate the CRC based on bytes received
    crc_calc = crc_16_ibm(rx_buf, crc_start);
    crc_lsb = (crc_calc & 0x00FF);
    crc_msb = ((crc_calc >> 8) & 0x00FF);
    // Perform the bit reversal within each byte
    crc_msb = reverse_byte(crc_msb);
    crc_lsb = reverse_byte(crc_lsb);
    // Do they match?
if((*(rx_buf + crc_start) == crc_lsb) && (*(rx_buf + crc_start + 1) == crc_msb)){
        return TRUE;
    }
    else{
        return FALSE;
    }
}
```

One way to perform the bit reversal is shown in the following C code:

```
Uint8 reverse_byte(Uint8 byte)
{
// First, swap the nibbles
    byte = (((byte & 0xF0) >> 4)| ((byte & 0x0F) << 4));
    // Then, swap bit pairs
byte = (((byte & 0xCC) >> 2) | ((byte & 0x33) << 2));
    // Finally, swap adjacent bits
byte = (((byte & 0xAA) >> 1) | ((byte & 0x55) << 1));
    // We should now be reversed (bit 0 <--> bit 7, bit 1 <--> bit 6, etc.)
    return byte;
```


### 7.5.4 Code Examples to Implement Register Reads/Writes

The C functions below show examples of how to code a single register write and single register read. It is recommended that the user get this code running first and then expand to some of the other commands and multi-byte reads and writes.

```
Write Example:
    void lmm_wr_1_reg(Uint8 lmm, Uint8 regaddr, Uint8 data)
    {
        Uint8 TxBuf[5];
```

```
Uint16 I;
// We must first assemble the bytes and CRC them
TxBuf[0] = (0x80 | lmm);
TxBuf[1] = regaddr;
TxBuf[2] = data;
// Get the CRC back
I = crc_16_ibm(TxBuf, 3);
// Process and store bytes
TxBuf[3] = (I & 0x00FF); // LSByte
TxBuf[4] = ((I >> 8 & 0x00FF); // MSByte
/* INSERT MCU-SPECIFIC UART CODE HERE */
// Now we can send it to the matrix network
for(I = 0; I < 5; I++) {
        lmm_uart_xmit(TxBuf[i]);
    }
```

\}

Read Example:
Uint8 lmm_rd_1_reg(Uint8 lmm, Uint8 regaddr)
\{
/* DATA WILL BE AVAILABLE IN RxBuf ON RETURN */
Uint8 TxBuf[4];
Uint16 I;
// We must first assemble the request and CRC it
TxBuf[0] $=(0 \times C 0 \mid 1 \mathrm{~mm})$;
TxBuf[1] = regaddr;
// Get the CRC back
I = crc_16_ibm(TxBuf, 2);
// Process and store bytes
TxBuf[2] = (I \& 0x00FF); // LSByte
TxBuf[3] $=((I$ > 8) \& 0x00FF); // MSByte
// Also make sure we are prepared to receive the data from the LMM
ReturnBytes $=1+1+2$; // This is the number of bytes we expect to get back
/* 1 Response Frame Init + 1 Data + 2 CRC */
GatheredBytes $=0$;
/* INSERT MCU-SPECIFIC UART CODE HERE */
// Now we can send it to the matrix network
for $(I=0$; $I<4 ; ~ I++)\{$
lmm_uart_xmit(TxBuf[i]);
\}
/* INSERT MCU-SPECIFIC UART CODE HERE */
// Now we can send the request to the matrix network
// This is basically pseudo-code for however your MCU receive works
while(GatheredBytes != 4);
// Check the CRC (should be in RxBuf[2] and [3])
if(is_crc_valid(RxBuf, 2)) \{
return TRUE;
\}
else\{
return FALSE;

### 7.6 Register Map

Table 7. Register Map

| ADDR | REGISTER | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DEFAULT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LED ON REGISTERS |  |  |  |  |  |  |  |  |  |  |
| 00h | LED10NL | LED1ON[7:0] |  |  |  |  |  |  |  | 00000000 |
| 01h | LED2ONL | LED2ON[7:0] |  |  |  |  |  |  |  | 00000000 |
| 02h | LED3ONL | LED3ON[7:0] |  |  |  |  |  |  |  | 00000000 |
| 03h | LED4ONL | LED4ON[7:0] |  |  |  |  |  |  |  | 00000000 |

## Register Map (continued)

Table 7. Register Map (continued)

| ADDR | REGISTER | D7 ${ }^{\text {D }}$ | D5 D4 | D3 D2 | D1 D0 | DEFAULT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 04h | LED1_4ONH | LED4ON[9:8] | LED3ON[9:8] | LED2ON[9:8] | LED1ON[9:8] | 00000000 |
| 05h | LED5ONL | LED5ON[7:0] |  |  |  | 00000000 |
| 06h | LED60NL | LED6ON[7:0] |  |  |  | 00000000 |
| 07h | LED7ONL | LED7ON[7:0] |  |  |  | 00000000 |
| 08h | LED80NL | LED8ON[7:0] |  |  |  | 00000000 |
| 09h | LED5_80NH | LED8ON[9:8] | LED7ON[9:8] | LED6ON[9:8] | LED5ON[9:8] | 00000000 |
| OAh | LED90NL | LED9ON[7:0] |  |  |  | 00000000 |
| OBh | LED100NL | LED100N[7:0] |  |  |  | 00000000 |
| OCh | LED110NL | LED11ON[7:0] |  |  |  | 00000000 |
| ODh | LED12ONL | LED12ON[7:0] |  |  |  | 00000000 |
| OEh | LED9_12ONH | LED12ON[9:8] | LED11ON[9:8] | LED10ON[9:8] | LED9ON[9:8] | 00000000 |
| LED OFF REGISTERS |  |  |  |  |  |  |
| 20h | LED1OFFL | LED1OFF[7:0] |  |  |  | 00000000 |
| 21h | LED2OFFL | LED2OFF[7:0] |  |  |  | 00000000 |
| 22h | LED3OFFL | LED3OFF[7:0] |  |  |  | 00000000 |
| 23h | LED4OFFL | LED4OFF[7:0] |  |  |  | 00000000 |
| 24h | LED1_40FFH | LED4OFF[9:8] | LED3OFF[9:8] | LED2OFF[9:8] | LED1OFF[9:8] | 00000000 |
| 25h | LED5OFFL | LED5OFF[7:0] |  |  |  | 00000000 |
| 26h | LED60FFL | LED6OFF[7:0] |  |  |  | 00000000 |
| 27h | LED7OFFL | LED7OFF[7:0] |  |  |  | 00000000 |
| 28h | LED8OFFL | LED8OFF[7:0] |  |  |  | 00000000 |
| 29h | LED5_80FFH | LED8OFF[9:8] | LED7OFF[9:8] | LED6OFF[9:8] | LED5OFF[9:8] | 00000000 |
| 2Ah | LED90FFL | LED9OFF[7:0] |  |  |  | 00000000 |
| 2Bh | LED100FFL | LED100FF[7:0] |  |  |  | 00000000 |
| 2Ch | LED110FFL | LED11OFF[7:0] |  |  |  | 00000000 |
| 2Dh | LED120FFL | LED12OFF[7:0] |  |  |  | 00000000 |
| 2Eh | LED9_120FFH | LED12OFF[9:8] | LED11OFF[9:8] | LED100FF[9:8] | LED9OFF[9:8] | 00000000 |


| 40h | LED10NL | LED1ON[7:0] |  |  |  | 00000000 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 41h | LED2ONL | LED2ON[7:0] |  |  |  | 00000000 |
| 42h | LED3ONL | LED3ON[7:0] |  |  |  | 00000000 |
| 43h | LED4ONL | LED4ON[7:0] |  |  |  | 00000000 |
| 44h | LED1_40NH | LED4ON[9:8] | LED3ON[9:8] | LED2ON[9:8] | LED1ON[9:8] | 00000000 |
| 45h | LED1OFFL | LED1OFF[7:0] |  |  |  | 00000000 |
| 46h | LED2OFFL | LED2OFF[7:0] |  |  |  | 00000000 |
| 47h | LED3OFFL | LED3OFF[7:0] |  |  |  | 00000000 |
| 48h | LED4OFFL | LED4OFF[7:0] |  |  |  | 00000000 |
| 49h | LED1_40FFH | LED4OFF[9:8] | LED3OFF[9:8] | LED2OFF[9:8] | LED1OFF[9:8] | 00000000 |
| 4Ah | LED50NL | LED5ON[7:0] |  |  |  | 00000000 |
| 4Bh | LED60NL | LED6ON[7:0] |  |  |  | 00000000 |
| 4Ch | LED7ONL | LED7ON[7:0] |  |  |  | 00000000 |
| 4Dh | LED80NL | LED8ON[7:0] |  |  |  | 00000000 |
| 4Eh | LED5_80NH | LED8ON[9:8] | LED7ON[9:8] | LED6ON[9:8] | LED5ON[9:8] | 00000000 |
| 4Fh | LED50FFL | LED5OFF[7:0] |  |  |  | 00000000 |
| 50h | LED60FFL | LED6OFF[7:0] |  |  |  | 00000000 |
| 51h | LED7OFFL | LED7OFF[7:0] |  |  |  | 00000000 |

TPS92661-Q1
www.ti.com.cn

## Register Map (continued)

Table 7. Register Map (continued)

| ADDR | REGISTER | D7 D6 | D5 D4 | D3 | D2 | D1 | D0 | DEFAULT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 52h | LED80FFL | LED8OFF[7:0] |  |  |  |  |  | 00000000 |
| 53h | LED5_80FFH | LED8OFF[9:8] | LED7OFF[9:8] | LED6OFF[9:8] |  | LED5OFF[9:8] |  | 00000000 |
| 54h | LED90NL | LED90N[7:0] |  |  |  |  |  | 00000000 |
| 55h | LED100NL | LED100N[7:0] |  |  |  |  |  | 00000000 |
| 56h | LED110NL | LED11ON[7:0] |  |  |  |  |  | 00000000 |
| 57h | LED12ONL | LED12ON[7:0] |  |  |  |  |  | 00000000 |
| 58h | LED9_120NH | LED12ON[9:8] | LED11ON[9:8] | LED10ON[9:8] |  | LED9ON[9:8] |  | 00000000 |
| 59h | LED9OFFL | LED9OFF[7:0] |  |  |  |  |  | 00000000 |
| 5Ah | LED100FFL | LED100FF[7:0] |  |  |  |  |  | 00000000 |
| 5Bh | LED110FFL | LED11OFF[7:0] |  |  |  |  |  | 00000000 |
| 5Ch | LED120FFL | LED12OFF[7:0] |  |  |  |  |  | 00000000 |
| 5Dh | LED9_120FFH | LED12OFF[9:8] | LED11OFF[9:8] | LED100FF[9:8] |  | LED9OFF[9:8] |  | 00000000 |
| ENABLE REGISTERS |  |  |  |  |  |  |  |  |
| B0h | ENONL | ENON[8:1] |  |  |  |  |  | 00000000 |
| B1h | ENONH | RESERVED |  | ENON[12:9] |  |  |  | 00000000 |
| B2h | ENOFFL | ENOFF[8:1] |  |  |  |  |  | 00000000 |
| B3h | ENOFFH | RESERVED |  | ENOFF[12:9] |  |  |  | 00000000 |
| CONTROL REGISTERS |  |  |  |  |  |  |  |  |
| COh | PCKDIV | RSVD RSVD | DDEC[1:0] | RSVD | DPWR2[2:0] |  |  | 00000011 |
| C1h | SYSCFG | RESERVED |  | CKWEN | CMWEN | SCMAST | PWR | 00000000 |
| C2h | DEFLEDL | DEFLED[8:1] |  |  |  |  |  | 00000000 |
| C3h | DEFLEDH | RESERVED |  | DEFLED[12:9] |  |  |  | 00000000 |
| C4h | TCNTL | TCNT[7:0] |  |  |  |  |  | 00000000 |
| C5h | TCNTH | RESERVED |  |  |  | TCN |  | 00000000 |
| DIAGNOSTIC REGISTERS |  |  |  |  |  |  |  |  |
| EOh | FAULTL | FAULT[8:1] |  |  |  |  |  | 00000000 |
| E1h | FAULTH | RESERVED |  | FAULT[12:9] |  |  |  | 00000000 |
| E2h | CERRCNT | CERRCNT[7:0] |  |  |  |  |  | 00000000 |

## 8 Application and Implementation

### 8.1 Applications Information

The TPS92661 is capable of shunting any combination of 12 series LEDs at high frequency and at variable duty cycles. This type of application requires a high bandwidth current source. The TPS92661 was developed using a high-side sensing hysteretic buck current source and it is this type that is recommended to power the LED channels. boost and/or buck-boost inputs may also be used, but makes the implementation more complicated and lower performance.

### 8.1.1 Guidelines For Current Source

- Operate at a switching frequency at least 250 times the TPS92661 PWM frequency. A switching frequency between 500 times the PWM frequency and 2000 times the PWM frequency is recommended.
- Operate current source in CCM (continuous conduction mode).
- Minimize capacitance on each LED channel (capacitance between LEDO and LED12) to avoid excessive over and undershoot when dimming.
- Monitor the current source output current during dimming to ensure the source is staying close to its DC setpoint level.
- Follow the Layout Guidelines.


### 8.2 Design Examples

This section offers two design examples. Each helps illustrate how the thermal limitations of a design can vary depending on overall operating conditions and how the overall system temperature limitations directly affect the device current rating for a given design. These temperature limitations must be considered on a case-by-case basis.

### 8.2.1 12 LED, 1.2-A Application

## Step 1. LED Board Requirements

Examine the requirements of the LED load board, assuming the worst case condition: LEDs on continuously. This example assumes a worst case metal core PCB temperature of $125^{\circ} \mathrm{C}$ to adequately protect the LEDs. Calculate the power required to be dissipated by the LED load board alone using Equation 4.
$P_{\text {LED_LOAD }}=I_{\text {LED }} \times \mathrm{V}_{\text {LED }} \times \mathrm{n}=1.1 \mathrm{~A} \times 3.33 \mathrm{~V} \times 12=43.956 \mathrm{~W} \approx 44 \mathrm{~W}$
where

- n is the number of LEDs


## Step 2. Estimate Device Power Dissipation

Use Figure 1 to estimate the power dissipation in the TPS92661 device. Assuming a $6-\mathrm{MHz}$ clock and a $146-\mathrm{Hz}$ PWM frequency at $125^{\circ} \mathrm{C}, 4.2 \mathrm{~mA}$ at a $5.5-\mathrm{V}$ VCC. The power dissipation calculation is shown in Equation 5.

$$
\begin{equation*}
\mathrm{P}_{\text {TPS92661_CONTROL }}=4.2 \mathrm{~mA} \times 5.5 \mathrm{~V} \approx 23 \mathrm{~mW} \text {. } \tag{5}
\end{equation*}
$$

This value is very small compared to the net power required to be dissipated by the LED load and can be neglected.

## Step 3. Estimate Switch Power Dissipation

Calculate the worst case power dissipated in the TPS92661 switches. Using the worst case $\mathrm{R}_{\text {ALL(on) }}$ of $3400 \mathrm{~m} \Omega$ for Equation 6.
$\mathrm{P}_{\text {TPS92661_SWITCHES }}=(1.12 \mathrm{~A})^{2} \times 3400 \mathrm{~m} \Omega=4.114 \mathrm{~W}$

## Design Examples (continued)

## Step 4. Calculate the Temperature Rise

The LED load board controls temperature to a maximum of $125^{\circ} \mathrm{C}$. Solder the TPS92661 device to the LED board to create a very good thermal connection. Using the TPS92661 $\theta_{\mathrm{JB}}$ measurement of $6.1^{\circ} \mathrm{C} / \mathrm{W}$, can calculate the temperature rise between the TPS92661 thermal pad and the junction temperature using Equation 7.

$$
\begin{equation*}
\mathrm{T}_{J}=\mathrm{T}_{\text {BOARD(max) })}+\mathrm{T}_{\text {RISE }}=125^{\circ} \mathrm{C}+(4.114 \times 6.1) \approx 150^{\circ} \mathrm{C} . \tag{7}
\end{equation*}
$$

This is the maximum allowable junction temperature. Any time a TPS92661 internal switch is active, the net power dissipated by the LED load board is reduced.
A properly designed LED load board inherently supports the additional power dissipation of the TPS92661 device. In this example, if all of the TPS92661 internal switches are on, the LED load board thermal loading reduces from 44 W to 4.114 W .

### 8.2.2 6 LED, 1.5-A Application

The TPS92661 can be used for LED loads from 1 to 12 LEDs. When configuring for connections having fewer than 12 LEDs, the LEDs should be connected as shown in Figure 34.


Figure 34. TPS92661 Connection with 6 LEDs

## Step 1. Calculate the LED Load Power

As described in the 12 LED, 1.2-A Application section example, the LED load itself drives the heat sink design. Assume the LED load board does not reach a temperature beyond what has been considered for the LEDs. In this case assume the design ensures a maximum heat sink temperature of $90^{\circ} \mathrm{C}$ for the LED load power calculated in Equation 8.
$P_{\text {LED_LOAD }}=I_{\text {LED }} \times \mathrm{V}_{\text {LED }} \times \mathrm{n}=1.5 \mathrm{~A} \times 3.33 \mathrm{~V} \times 6 \approx 30 \mathrm{~W}(\max )$
where

- n is the number of LEDs


## Step 2. Estimate the Power Dissipation

Using Figure 3 estimate the power dissipation of the TPS92661 device. Assuming a $8.57-\mathrm{MHz}$ clock and a $523-$ Hz PWM frequency at $125^{\circ} \mathrm{C}$ read 3 mA at a $5.5-\mathrm{V}$ VCC. This amount of power is so low that it can be disregarded.

## Step 3. Calculate the Worst Case Switches Power Dissipation

Calculate the maximum all switches on-resistance $\left(\mathrm{R}_{\text {ALL(on)(MAX) }}\right)$ value for each of the 6 switches that are in use. Assume the other 6 switches are shorted externally.
$P_{\text {TPS92661_SWITCHES }}=(1.5 \mathrm{~A})^{2} \times R_{\text {ALL(On) }}$ (MAX) $\times(n / 12)=(1.5 A)^{2} \times 3400 \mathrm{~m} \Omega \times(6 / 12)=3.825 \mathrm{~W}$
where

- n is the number of LEDs


## Design Examples (continued)

## Step 4. Calculate the Temperature Rise

The LED load board controls temperature to a maximum of $90^{\circ} \mathrm{C}$. Solder the TPS92661 device to the LED board to create a very good thermal connection. Using the TPS92661 $\theta_{\mathrm{JB}}$ measurement of $6.1^{\circ} \mathrm{C} / \mathrm{W}$, can calculate the temperature rise between the TPS92661 thermal pad and the junction temperature using

$$
\begin{equation*}
\mathrm{T}_{J}=\mathrm{T}_{\text {BOARD(max) })}+\mathrm{T}_{\text {RISE }}=90^{\circ} \mathrm{C}+(3.825 \times 6.1) \approx 113^{\circ} \mathrm{C} \tag{10}
\end{equation*}
$$

This temperature is well within the TPS92661 operating junction temperature range to provide exceptional performance.

## 9 Power Supply Recommendations

### 9.1 General Recommendations

The TPS92661 requires a 5-V supply to power the charge pump, internal logic and references. This rail generates a $3.3-\mathrm{V}$ supply which can be used for the digital communications as outlined in the Internal Regulator section. The TPS92661 device is not compatible with logic levels lower then 3.3 V or greater than 5 V . A separate, high-power supply drives the LED string, as discussed in the LED Fault Detection and Protection section.

### 9.2 Internal Regulator

The VCC pin is the output node of the on-board 3.3-V LDO. The VCC pin also acts as the positive voltage rail for the device digital I/Os. If the TPS92661 device is used with a microcontroller with $3.3-\mathrm{V}$ I/Os, then place an output capacitor with a value of at least $0.1 \mu \mathrm{~F}$ at the pin for the internal LDO. Due to the internal linear regulator, an external $3.3-\mathrm{V}$ supply is not required.
If the TPS92661 device is used with $5-\mathrm{V}$ microcontrollers, then the VCC pin MUST be tied to the $5-\mathrm{V}$ VIN pin. This connection overrides the internal LDO and allows the digital I/Os to signal at 5 V rather than 3.3 V .
In the rare case that the digital signaling exists at a voltage greater than 3.6 V , but less than 4.5 V , then the VCC pin should be connected to the same voltage as the MCU I/O voltage.


Figure 35. Power Connections for 3.3-V MCU Systems


Figure 36. Power Connections for 5-V MCU Systems

## Internal Regulator (continued)



Figure 37. Power Connections for $3.6-\mathrm{V}$ to $4.5-\mathrm{V}$ MCU Systems

### 9.3 Power Up and Reset

When $\mathrm{V}_{\mathbb{I N}}$ is greater than $\mathrm{V}_{\mathbb{I N} \text {-uvt }}$, all bypass switches are initially on (LEDs off) and the LEDs remain off until the device is programmed with the corresponding LED and ENABLE registers. After the registers are programmed, the TPS92661 device modulates the LEDs using the divided-down CLK input as the PWM clock. $\mathrm{V}_{\mathbb{I N}}$ must be greater than $\mathrm{V}_{\mathbb{I N} \text {-uvT }}$ prior to sourcing current through the LED string in order to ensure a controlled start-up.
The EN input acts as an active-low reset signal for the TPS92661 device. If EN $=0$, the TPS92661 device resets to the same state as if a power cycle had occurred. All registers are reset to default values and all of the bypass switches are turned on (LEDs off). Once the device emerges from the reset state by setting EN high, the registers must be programmed in order for the device to begin normal operation.

### 9.4 VIN Power Consumption

Power consumption increases with increased clock frequency, with VIN voltage and with temperature. It is always best to select the lowest VIN and clock frequency the system can tolerate. Guidelines for power drawn by the device from VIN are provided in the Typical Characteristics section.

### 9.5 Initialization Set-Up

Figure 38 outlines the steps required to begin communication with a TPS92661 and enable the LEDs. Register Read and Write code examples are shown in the Programming section.

## Initialization Set-Up (continued)



Figure 38. Power Up Sequence

## 10 Layout

### 10.1 Layout Guidelines

The final configuration of the LED matrix varies between applications and balances heat dissipation with light output performance. Layout considerations for passive components are simple; place the VCC and VIN decoupling capacitors close to the device and short the traces to the CPP pin capacitor. The bigger challenge is to develop a careful layout plan that efficiently routes the current source for the LED strings.

The communication connections have been designed for ease of routing on a single-sided, metal core board Each connection has a parallel connection on the opposite side of the device, allowing multiple devices to use a daisy chain configuration, easing routing requirements.

### 10.2 Layout Example

Figure 39 shows a TPS92661 layout example.


Figure 39. TPS92661 Board Layout

## 11 器件和文档支持

## 11.1 商标

11.2 静电放电警告


## 11．3 Export Control Notice

Recipient agrees to not knowingly export or re－export，directly or indirectly，any product or technical data（as defined by the U．S．，EU，and other Export Administration Regulations）including software，or any controlled product restricted by other applicable national regulations，received from disclosing party under nondisclosure obligations（if any），or any direct product of such technology，to any destination to which such export or re－export is restricted or prohibited by U．S．or other applicable laws，without obtaining prior authorization from U．S． Department of Commerce and other competent Government authorities to the extent required by those laws．

## 11.4 术语表

SLYZO22－TI 术语表。
这份术语表列出并解释术语，首字母缩略词和定义。

12 机械封装和可订购信息
以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本，请查阅左侧的导航栏。

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS92661QPHPRQ1 | ACTIVE | HTQFP | PHP | 48 | 1000 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TPS92661Q | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: Tl defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# GENERIC PACKAGE VIEW 

This image is a representation of the package family, actual package may vary.
Refer to the product data sheet for package details.



NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com [http://www.ti.com](http://www.ti.com).
E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.
PHP (S-PQFP-G48) $\quad$ PowerPAD $^{\text {TM }}$ PLASTIC QUAD FLATPACK

## THERMAL INFORMATION

This PowerPAD ${ }^{\text {TM }}$ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).
For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.
The exposed thermal pad dimensions for this package are shown in the following illustration.


Exposed Thermal Pad Dimensions
4206329-4/P 03/15

[^0]
## PowerPAD is a trademark of Texas Instruments



NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http: //www.ti.com>.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting options for vias placed in the thermal pad.
PowerPAD is a trademark of Texas Instruments

## 重要声明和免责声明

TI 提供技术和可靠性数据（包括数据表），设计资源（包括参考设计），应用或其他设计建议，网络工具，安全信息和其他资源，不保证没有瑕疵且不做出任何明示或暗示的担保，包括但不限于对适销性，某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任：（1）针对您的应用选择合适的 TI 产品，（2）设计，验证并测试您的应用，（3）确保您的应用满足相应标准以及任何其他安全，安保或其他要求。这些资源如有变更，恕不另行通知。TI授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔，损害，成本，损失和债务，TI 对此概不负责。

TI 提供的产品受 TI 的销售条款（https：www．ti．com．cn／zh－cn／legal／termsofsale．html）或 ti．com．cn 上其他适用条款／TI产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。


[^0]:    NOTE: A. All linear dimensions are in millimeters
    B Tie strap features may not be present.

