**TS3USB221** ZHCSJ98K - NOVEMBER 2006 -**REVISED JULY 2024** # TS3USB221 具有单使能端的 高速 USB 2.0 (480Mbps) 1:2 多路复用器或多路信号分离器开关 # 1 特性 - V<sub>CC</sub> 工作范围为 2.3V 和 3.6V - V<sub>I/O</sub> 支持高达 5.5V 的信号 - 1.8V 兼容控制引脚输入 - OE 禁用时采用低功耗模式 (1 μ A) - $R_{ON} = 6\omega$ (最大值) - δr<sub>ON</sub> = 0.2ω(典型值) - C<sub>IO(ON)</sub> = 6pf (最大值) - 低功耗(最大值为30μA) - ESD > 2000V 人体放电模型 (HBM) - 高带宽(典型值为 1GHz) # 2 应用 - 符合 USB 1.0、1.1 和 2.0 标准的信号路由 - 移动产业处理器接口 (MIPI™) 信号路由 - MHL 1.0 # 3 说明 TS3USB221 是一款专为手机和消费类应用(例如手 机、数码相机以及带有集线器或具有有限 USB I/O 的 控制器的笔记本电脑)中高速 USB 2.0 信号开关而设 计的高带宽开关。此开关具有宽带宽 (1.1GHz), 因此 信号传递具有最少的边沿失真和相位失真。该器件将 USB 主机设备的差分输出多路复用到两个相应的输出 之一。此开关为双向开关,输出端高速信号具有极少或 零衰减。TS3USB221 旨在降低位间偏移并改善通道间 噪声隔离。TS3USB221 同样能够兼容各种标准,例如 高速 USB 2.0 (480Mbps)。 #### 封装信息 | 器件型号 | 封装 <sup>(1)</sup> | <b>封装尺寸<sup>(2)</sup></b> | |-----------|-------------------|---------------------------| | TS3USB221 | DRC ( VSON , 10 ) | 3mm × 3mm | | | RSE ( UQFN , 10 ) | 2mm × 1.5mm | - 有关所有可用封装,请参阅节11。 - 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 A. EN 是应用于开关的内部使能信号。 每个 FET 开关 (SW) 的简化版原理图 # **Table of Contents** | 1 特性 | 1 | |----------------------------------------------------------------------|----| | 4 Pin Configuration and Functions | | | 5 Specifications | 4 | | 5.1 Absolute Maximum Ratings | 4 | | 5.2 ESD Ratings | 4 | | 5.3 Recommended Operating Conditions | | | 5.4 Thermal Information | 5 | | 5.5 Electrical Characteristics | 5 | | 5.6 Dynamic Electrical Characteristics, V <sub>CC</sub> = 3.3V ± 10% | 6 | | 5.7 Dynamic Electrical Characteristics, V <sub>CC</sub> = 2.5V ± 10% | 6 | | 5.8 Switching Characteristics, V <sub>CC</sub> = 3.3V ± 10% | 6 | | 5.9 Switching Characteristics, V <sub>CC</sub> = 2.5V ± 10% | | | 5.10 Typical Characteristics | | | 6 Parameter Measurement Information | | | 7 Detailed Description | 12 | | 7.1 Overview | 12 | |-----------------------------------------|----| | 7.2 Functional Block Diagram | 12 | | 7.3 Feature Description | 12 | | 7.4 Device Functional Modes | 12 | | 8 Application and Implementation | 13 | | 8.1 Application Information | 13 | | 8.2 Typical Application | 13 | | 8.3 Power Supply Recommendations | 15 | | 8.4 Layout | 15 | | 9 Device and Documentation Support | 17 | | 9.1 Documentation Support | 17 | | 9.2 接收文档更新通知 | 17 | | 9.3 支持资源 | 17 | | 9.4 Trademarks | 17 | | 9.5 静电放电警告 | 17 | | 9.6 术语表 | 17 | | 10 Revision History | | | 11 Mechanical, Packaging, and Orderable | | | Information | 18 | | | | # **4 Pin Configuration and Functions** 图 4-1. DRC Package, 10-Pin VSON (Top View) 图 4-2. RSE Package, 10-Pin UQFN (Top View) 图 4-3. RSE Package, 10-Pin UQFB (Bottom View) ### 表 4-1. Pin Functions | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | | |-----------------|-----|---------------------|-------------------|--| | NAME | NO. | I I I E C | DESCRIPTION | | | 1D+ | 1 | I/O | LICD nort 1 | | | 1D - | 2 | I/O | USB port 1 | | | 2D+ | 3 | I/O | LICP next 2 | | | 2D - | 4 | I/O | USB port 2 | | | GND | 5 | _ | Ground | | | ŌĒ | 6 | I | Bus-switch enable | | | D - | 7 | I/O | Common USB port | | | D+ | 8 | I/O | Common OSB port | | | S | 9 | I | Select input | | | V <sub>CC</sub> | 10 | _ | Supply voltage | | (1) I = input, O = output # 5 Specifications ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |-------------------|---------------------------------------------------|----------------------|-------|------|------| | V <sub>CC</sub> | Supply voltage | | - 0.5 | 4.6 | V | | V <sub>IN</sub> | Control input voltage <sup>(2) (3)</sup> | | | 7 | V | | V <sub>I/O</sub> | Switch I/O voltage <sup>(2) (3) (4) (6)</sup> | | - 0.5 | 7 | V | | I <sub>IK</sub> | Control input clamp current | V <sub>IN</sub> < 0 | | - 50 | mA | | I <sub>I/OK</sub> | I/O port clamp current | V <sub>I/O</sub> < 0 | | - 50 | mA | | I <sub>I/O</sub> | ON-state switch current <sup>(5)</sup> | - | | ±120 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | T <sub>stg</sub> | Storage temperature | | - 65 | 150 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltages are with respect to ground, unless otherwise specified. - (3) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - (4) $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - (5) I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - (6) The I/O pins are 5.5V tolerant and functional for the entire range. However, for $V^{I/O} > 3.6V$ , the channel RON is high (up to $100\Omega$ ). ### 5.2 ESD Ratings | | | | VALUE | UNIT | |-------|--------------------------------------------|------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | V | | (ESD) | V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 (2) | ±1500 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ### 5.3 Recommended Operating Conditions #### See (1). | | | | MIN | MAX | UNIT | | |------------------|-----------------------------------|--------------------------------|------------------------|------------------------|------------------------|---| | V <sub>CC</sub> | Supply voltage | | 2.3 | 3.6 | V | | | V | High-level control input voltage | V <sub>CC</sub> = 2.3V to 2.7V | 0.46 × V <sub>CC</sub> | V <sub>CC</sub> | V | | | V <sub>IH</sub> | nigri-level control input voltage | V <sub>CC</sub> = 2.7V to 3.6V | 0.40 ^ V <sub>CC</sub> | | V | | | ., | Low-level control input voltage | V <sub>CC</sub> = 2.3V to 2.7V | 0 | 0.05\/ | 0.25 × V <sub>CC</sub> | V | | V <sub>IL</sub> | Low-level control input voltage | V <sub>CC</sub> = 2.7V to 3.6V | | 0.25 ^ V <sub>CC</sub> | V | | | V <sub>I/O</sub> | Data input/output voltage | | 0 | 5.5 | V | | | T <sub>A</sub> | Operating free-air temperature | | - 40 | 85 | °C | | (1) All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the *Implications of Slow or Floating CMOS Inputs* application note. Product Folder Links: TS3USB221 English Data Sheet: SCDS220 Copyright © 2024 Texas Instruments Incorporated ### **5.4 Thermal Information** | | THERMAL METRIC <sup>(1)</sup> | | TS3USB221 | | | |------------------------|----------------------------------------------|------|------------|------|--| | | | | RSE (UQFN) | UNIT | | | | | | 10 PINS | | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 57.7 | 204.8 | | | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 87.7 | 118.1 | | | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 32.6 | 121.5 | °C/\ | | | ψJT | Junction-to-top characterization parameter | 8.2 | 13.9 | °C/W | | | ψ ЈВ | Junction-to-board characterization parameter | 32.8 | 121.2 | | | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 18.5 | N/A | | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application (1) #### 5.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted)(1) | PAR | AMETER | TES <sup>*</sup> | T CONDITIONS | | MIN | TYP <sup>(2)</sup> | MAX | UNIT | |-------------------------------------------|---------------------|------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------|-------|--------------------|-----|------------| | V <sub>IK</sub> | | V <sub>CC</sub> = 3.6V, 2.7V, | I <sub>I</sub> = - 18mA | | - 1.8 | | | V | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6V, 2.7V, 0V, | V <sub>IN</sub> = 0V to 3.6V | | | | ±1 | μА | | I <sub>OZ</sub> (3) | | V <sub>CC</sub> = 3.6V, 2.7V,<br>V <sub>O</sub> = 0V to 3.6V, V <sub>I</sub> = 0V, | V <sub>IN</sub> = V <sub>CC</sub> or GND,<br>Switch OFF | | | | ±1 | μА | | 1 | | V <sub>CC</sub> = 0V | V <sub>I/O</sub> = 0V to 3.6V | | | | ±2 | μ <b>А</b> | | I <sub>OFF</sub> | | VCC - UV | $V_{I/O} = 0V \text{ to } 2.7V$ | | | | ±1 | μА | | I <sub>CC</sub> | | $V_{CC}$ = 3.6V, 2.7V,<br>$V_{IN}$ = $V_{CC}$ or GND, | I <sub>I/O</sub> = 0V,<br>Switch ON or OFF | | | | 30 | μА | | I <sub>CC</sub><br>(low<br>power<br>mode) | | V <sub>CC</sub> = 3.6V, 2.7V,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | Switch disabled<br>( OE in high state) | | | | 1 | μ <b>Α</b> | | Δ I <sub>CC</sub> (4) | Control | One input at 1.8V, | V <sub>CC</sub> = 3.6V | | | | 20 | μ <b>А</b> | | TICC ( | inputs | Other inputs at V <sub>CC</sub> or GND | V <sub>CC</sub> = 2.7V | | | | 0.5 | μА | | C <sub>in</sub> | Control inputs | V <sub>CC</sub> = 3.3V, 2.5V, | V <sub>IN</sub> = 3.3V or 0V | | | 1 | 2 | pF | | C <sub>io(OFF)</sub> | | V <sub>CC</sub> = 3.3V, 2.5V, | $V_{I/O} = 3.3V \text{ or } 0V,$ | Switch OFF | | 3 | 4 | pF | | C <sub>io(ON)</sub> | | V <sub>CC</sub> = 3.3V, 2.5V, | V <sub>I/O</sub> = 3.3V or 0V, | Switch ON | | 5 | 6 | pF | | r <sub>on</sub> <sup>(5)</sup> | | V <sub>CC</sub> = 3V, 2.3V | V <sub>I</sub> = 0V, | I <sub>O</sub> = 30mA | | | 6 | 0 | | on (°) | | V <sub>CC</sub> – 3V, 2.3V | V <sub>I</sub> = 2.4V, | I <sub>O</sub> = - 15mA | | | 6 | Ω | | Δ = | $V_{CC} = 3V, 2.3V$ | V <sub>I</sub> = 0V, | I <sub>O</sub> = 30mA | | 0.2 | | 0 | | | ∆ r <sub>on</sub> | | v <sub>CC</sub> – 3v, 2.3v | V <sub>I</sub> = 1.7, | I <sub>O</sub> = - 15mA | | 0.2 | | Ω | | - | | \/ - 2\/ 2 2\/ | V <sub>I</sub> = 0V, | I <sub>O</sub> = 30mA | | 1 | | | | r <sub>on(flat)</sub> | | $V_{CC}$ = 3V, 2.3V | V <sub>I</sub> = 1.7, | I <sub>O</sub> = - 15mA | | 1 | | Ω | - $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_I$ , $V_O$ , $I_I$ , and $I_O$ refer to data pins. All typical values are at $V_{CC}$ = 3.3V (unless otherwise noted), $T_A$ = 25°C. (2) - (3) For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current. - This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. (4) - Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 # 5.6 Dynamic Electrical Characteristics, $V_{CC} = 3.3V \pm 10\%$ over operating range, $T_A = -40$ °C to 85°C, $V_{CC} = 3.3$ V ± 10%, GND = 0V | | PARAMETER | TEST CONDITIONS | TYP <sup>(1)</sup> | UNIT | |-------------------|--------------------|---------------------------------|--------------------|------| | X <sub>TALK</sub> | Crosstalk | $R_L = 50\Omega$ , $f = 250MHz$ | - 40 | dB | | O <sub>IRR</sub> | OFF isolation | $R_L = 50\Omega$ , $f = 250MHz$ | - 41 | dB | | BW | Bandwidth ( - 3dB) | $R_L = 50\Omega$ | 1.1 | GHz | (1) For Maximum or Minimum conditions, use the appropriate value specified under Electrical Characteristics for the applicable device type. ### 5.7 Dynamic Electrical Characteristics, V<sub>CC</sub> = 2.5V ± 10% over operating range, $T_A = -40$ °C to 85°C, $V_{CC} = 2.5V \pm 10$ %, GND = 0V | PARAMETER | | PARAMETER TEST CONDITIONS | | UNIT | |-------------------|--------------------|---------------------------------|------|------| | X <sub>TALK</sub> | Crosstalk | $R_L = 50\Omega$ , $f = 250MHz$ | - 39 | dB | | O <sub>IRR</sub> | OFF isolation | $R_L = 50\Omega$ , $f = 250MHz$ | - 40 | dB | | BW | Bandwidth ( - 3dB) | $R_L = 50\Omega$ | 1.1 | GHz | (1) For maximum or minimum conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type. # 5.8 Switching Characteristics, $V_{CC} = 3.3V \pm 10\%$ over operating range, $T_A = -40$ °C to 85°C, $V_{CC} = 3.3$ V ± 10%, GND = 0V | | PARAMETER | | | TYP <sup>(1)</sup> | MAX | UNIT | |--------------------|-----------------------------------------------|----------------------------------------------------|--|--------------------|-----|------| | t <sub>pd</sub> | Propagation delay <sup>(2) (3)</sup> | | | 0.25 | | | | | Line enable time | S to D, nD | | | 30 | | | t <sub>ON</sub> | DN Line enable time | OE to D, nD | | | 17 | ns | | | OFF Line disable time | S to D, nD | | | 12 | | | LOFF | | OE to D, nD | | | 10 | ns | | t <sub>SK(O)</sub> | Output skew between center port to any other | port <sup>(2)</sup> | | 0.1 | 0.2 | ns | | t <sub>SK(P)</sub> | Skew between opposite transitions of the same | e output (t <sub>PHL</sub> - t <sub>PLH</sub> )(2) | | 0.1 | 0.2 | ns | <sup>(1)</sup> For maximum or minimum conditions, use the appropriate value specified under Electrical Characteristics for the applicable device type. (2) Specified by design ### 5.9 Switching Characteristics, $V_{CC} = 2.5V \pm 10\%$ over operating range, $T_A = -40$ °C to 85°C, $V_{CC} = 2.5V \pm 10$ %, GND = 0V | | PARAME | TER | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | |--------------------|----------------------------------------|-------------|-----|--------------------|-----|------|--| | t <sub>pd</sub> | Propagation delay <sup>(2) (3)</sup> | | | 0.25 | | ns | | | t <sub>ON</sub> | Line enable time | S to D, nD | | | 50 | | | | | | OE to D, nD | | | 32 | ns | | | t <sub>OFF</sub> | Line disable time | S to D, nD | | | 23 | | | | | Line disable time | OE to D, nD | | | 12 | ns | | | t <sub>SK(O)</sub> | Output skew between center port to an | | 0.1 | 0.2 | ns | | | | t <sub>SK(P)</sub> | Skew between opposite transitions of t | | 0.1 | 0.2 | ns | | | <sup>(1)</sup> For maximum or minimum conditions, use the appropriate value specified under Electrical Characteristics for the applicable device type. Product Folder Links: TS3USB221 Copyright © 2024 Texas Instruments Incorporated <sup>(3)</sup> The bus switch contributes no propagational delay other than the RC delay of the on resistance of the switch and the load capacitance. The time constant for the switch alone is of the order of 0.25ns for 10pF load. This time constant adds very little propagational delay to the system because the time is much smaller than the rise/fall times of typical driving signals. Propagational delay of the bus switch, when used in a system, is determined by the driving circuit on the driving side of the switch and the switch interactions with the load on the driven side. www.ti.com.cn - (2) Specified by design - (3) The bus switch contributes no propagational delay other than the RC delay of the on resistance of the switch and the load capacitance. The time constant for the switch alone is of the order of 0.25ns for 10pF load. The time constraint adds very little propagational delay to the system because the time is much smaller than the rise and fall times of typical driving signals. Propagational delay of the bus switch, when used in a system, is determined by the driving circuit on the driving side of the switch and the switch interactions with the load on the driven side. # **5.10 Typical Characteristics** Product Folder Links: TS3USB221 ### **6 Parameter Measurement Information** - (1) All input pulses are supplied by generators having the following characteristics: PRR≤ 10 MHz, Z<sub>O</sub> = 50 W, t<sub>r</sub>< 5 ns, t<sub>f</sub>< 5 ns. - (2) C<sub>L</sub> includes probe and jig capacitance. 图 6-1. Turnon (t<sub>ON</sub>) and Turnoff Time (t<sub>OFF</sub>) Channel OFF: 1D to D V<sub>CTRL</sub> = V<sub>CC</sub> or GND Network Analyzer Setup Source Power = 0 dBm (632-mV P-P at 50-Ω load) DC Bias = 350 mV 图 6-2. OFF Isolation (O<sub>ISO</sub>) Channel ON: 1D to D Channel OFF: 2D to D V<sub>CTRL</sub> = V<sub>CC</sub> or GND Network Analyzer Setup Source Power = 0 dBm (632-mV P-P at 50-Ω load) DC Bias = 350 mV 图 6-3. Crosstalk (X<sub>TALK</sub>) Product Folder Links: TS3USB221 Channel ON: 1D to D V<sub>CTRL</sub> = V<sub>CC</sub> or GND Network Analyzer Setup Source Power = 0 dBm (632-mV P-P at 50-Ω load) DC Bias = 350 mV 图 6-4. Bandwidth (BW) 图 6-5. Propagation Delay Product Folder Links: TS3USB221 PULSE SKEW t<sub>sk(P)</sub> $$\mathbf{t}_{\scriptscriptstyle{\text{SK(O)}}} = \mid \mathbf{t}_{\scriptscriptstyle{\text{PLH1}}} - \mathbf{t}_{\scriptscriptstyle{\text{PLH2}}} \mid \text{ or } \mid \mathbf{t}_{\scriptscriptstyle{\text{PHL1}}} - \mathbf{t}_{\scriptscriptstyle{\text{PHL2}}} \mid$$ OUTPUT SKEW $t_{SK(P)}$ 图 6-6. Skew Test 图 6-7. ON-State Resistance (ron) OFF-State Leakage Current Channel OFF V<sub>CTRL</sub> = V<sub>IH</sub> or V<sub>IL</sub> $V_{BIAS} = V_{CC}$ or GND $V_{CTRL} = V_{CC}$ or GND and OFF conditions. Capacitance is measured at 1D, 2D, D, and S inputs during ON 图 6-8. OFF-State Leakage Current 图 6-9. Capacitance Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 # 7 Detailed Description #### 7.1 Overview The TS3USB221 device is a 2-channel SPDT switch specially designed for the switching of high-speed USB 2.0 signals in handset and consumer applications, such as cell phones, digital cameras, and notebooks with hubs or controllers with limited USB I/Os. The wide bandwidth (1GHz) of this switch allows signals to pass with minimum edge and phase distortion. The device multiplexes differential outputs from a USB host device to one of two corresponding outputs. The switch is bidirectional and offers little or no attenuation of the high-speed signals at the outputs. The device also has a low power mode that reduces the power consumption to 1 $\mu$ A for portable applications with a battery or limited power budget. The device is designed for low bit-to-bit skew and high channel-to-channel noise isolation, and is compatible with various standards, such as high-speed USB 2.0 (480Mbps). The TS3USB221 device integrates ESD protection cells on all pins, is available in a SON package (3mm $\times$ 3mm) as well as in a tiny $\mu$ QFN package (2mm $\times$ 1.5mm) and is characterized over the free-air temperature range from $-40^{\circ}$ C to 85°C. #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Low Power Mode The TS3USB221 has a low power mode that reduces the power consumption to 1 $\mu$ A when the device is not in use. The bus-switch enable pin $\overline{\text{OE}}$ must be supplied with a logic high signal to put the device in low power mode and disable the switch. #### 7.4 Device Functional Modes 表 7-1. Truth Table | · · · · · · · · · · · · · · · · · · · | | | | | | | | | |---------------------------------------|----|------------|--|--|--|--|--|--| | S | ŌĒ | FUNCTION | | | | | | | | X | Н | Disconnect | | | | | | | | L | L | D = 1D | | | | | | | | Н | L | D = 2D | | | | | | | Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TS3USB221 # 8 Application and Implementation ### 备注 以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ### 8.1 Application Information There are many USB applications in which the USB hubs or controllers have a limited number of USB I/Os. The TS3USB221 can effectively expand the limited USB I/Os by switching between multiple USB buses and interface with the buses on a single USB hub or controller. TS3USB221 can also be used to connect a single controller to two USB connectors. ## 8.2 Typical Application 图 8-1. Simplified Schematic ### 8.2.1 Design Requirements Follow the design requirements of the USB 1.0, 1.1, and 2.0 standards. TI recommends that the digital control pins S and $\overline{OE}$ be pulled up to $V_{CC}$ or down to GND to avoid undesired switch positions that can result from the floating pin. #### 8.2.2 Detailed Design Procedure The TS3USB221 can operate properly without any external components. However, TI recommends to connect unused pinsto ground through a 50 $\Omega$ resistor to prevent signal reflections back into the device. Product Folder Links: TS3USB221 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 ### 8.2.3 Application Curves # 8.3 Power Supply Recommendations Make sure the power to the device is supplied through the $V_{CC}$ pin and follows the USB 1.0, 1.1, and 2.0 standards. TI recommends placing a bypass capacitor as close as possible to the supply pin $V_{CC}$ to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum. ### 8.4 Layout ### 8.4.1 Layout Guidelines Place supply bypass capacitors as close to $V_{CC}$ pin as possible. Avoid placing the bypass caps near the D+/D - traces. Make sure the high-speed D+/D - trace lengths match and are no more than 4 inches, otherwise the eye diagram performance can degrade. A high-speed USB connection is made through a shielded, twisted pair cable with a differential characteristic impedance. In the layout, make sure the impedance of D+ and D - traces match the cable characteristic differential impedance for optimal performance. Route the high-speed USB signals using a minimum of vias and corners to reduce signal reflections and impedance changes. When a via must be used, increase the clearance size around the via to minimize the capacitance. Each via introduces discontinuities in the transmission line of the signal and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended. When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities. Do not route USB traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or ICs that use or duplicate clock signals. Avoid stubs on the high-speed USB signals because stubs cause signal reflections. If a stub is unavoidable, keep the stub less than 200mm. Route all high-speed USB signal traces over continuous planes (V<sub>CC</sub> or GND), with no interruptions. Avoid crossing over anti-etch, commonly found with plane splits. A printed circuit board with at least four layers is recommended because of high frequencies associated with the USB; two signal layers separated by a ground and power layer as shown in 8 - 5. 图 8-5. Four-Layer Board Stack-Up Make sure the majority of signal traces run on a single layer, preferably Signal 1. Make sure the GND plane, which is solid with no cuts, is immediately next to this layer. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies. For more information on layout guidelines, see *High Speed Layout Guidelines* and *USB 2.0 Board Design and Layout Guidelines*. Product Folder Links: TS3USB221 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 ### 8.4.2 Layout Example 图 8-6. Package Layout Diagram ### 9 Device and Documentation Support ### 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, High Speed Layout Guidelines - Texas Instruments, USB 2.0 Board Design and Layout Guidelines - Texas Instruments, Implications of Slow or Floating CMOS Inputs application note ### 9.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 9.3 支持资源 TI E2E<sup>™</sup> 中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 #### 9.4 Trademarks MIPI<sup>™</sup> is a trademark of Mobile Industry Processor Interface Alliance. TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 9.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 9.6 术语表 TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。 ### 10 Revision History 注:以前版本的页码可能与当前版本的页码不同 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TS3USB221* | Changed the <i>Typical Characteristics</i> section | 7 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Changes from Revision I (January 2016) to Revision J (January 2019) | Page | | Added CDM value and table notes to the ESD Ratings | 4 | | Changes from Revision H (February 2015) to Revision I (January 2016) | Page | | Changed V <sub>IH</sub> Max from 5.5 to V <sub>CC</sub> in <i>Recommended Operating Conditions</i> table | 4 | | Changes from Revision G (September 2010) to Revision H (February 2015) | Page | | • 将"特性"的第一个要点从"V <sub>CC</sub> 工作电压为 2.5V 和 3.3V"更改为"V <sub>CC</sub> 工作电压为 2.3V<br>• 添加了 <i>引脚配置和功能</i> 部分、 <i>ESD 等级</i> 表、 <i>特性说明</i> 部分、 <i>器件功能模式、应用和实施</i> 音 | | | 议部分、布局部分、器件和文档支持部分以及机械、封装和可订购信息部分 | | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated www.ti.com 2-Sep-2024 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------------|---------| | SN080104RSER | ACTIVE | UQFN | RSE | 10 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (L57, L5H, L5O, L5<br>R, L5V) | Samples | | TS3USB221DRCR | ACTIVE | VSON | DRC | 10 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ZWG | Samples | | TS3USB221DRCRG4 | ACTIVE | VSON | DRC | 10 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ZWG | Samples | | TS3USB221RSER | ACTIVE | UQFN | RSE | 10 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (L57, L5H, L5O, L5<br>R, L5V) | Samples | | TS3USB221RSERG4 | ACTIVE | UQFN | RSE | 10 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (L57, L5H, L5O, L5<br>R, L5V) | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # **PACKAGE OPTION ADDENDUM** www.ti.com 2-Sep-2024 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司