# Analog Engineer's Circuit **Programmable Voltage Output With Sense Connections Circuit**

TEXAS INSTRUMENTS

Garrett Satterfield

#### **Design Goals**

| DAC Output Voltage | Output Voltage<br>V <sub>LOAD</sub> | Minimum Load Resistance<br>R <sub>LOAD</sub> | Maximum Line Resistance<br>Compensation | Error       |
|--------------------|-------------------------------------|----------------------------------------------|-----------------------------------------|-------------|
| 0V–5V              | 0V–10V                              | 1kΩ                                          | +25% of R <sub>LOAD</sub>               | < 0.25% FSR |

#### **Design Description**

The programmable voltage output with sense connections circuit provides a precise voltage across a load, compensating for parasitic series resistance. The amplifier A1 uses feedback from the high-side and low-side of the attached load to accurately regulate the voltage between  $V_{SENSE+}$  and  $V_{SENSE-}$ . The digital-to-analog converter (DAC) output and discrete resistors set the voltage across the load. This circuit is used in applications where additional line resistance can be present and must be compensated for by increasing the output voltage to deliver the correct voltage to the load. Common end equipment that use this circuit include *analog output modules, memory and semiconductor test equipment, spectroscopy,* and *data acquisition (DAQ) cards.* 



#### **Design Notes**

- Select a DAC with low total unadjusted error (TUE) and with the required resolution for the application. A DAC with integrated reference, like the DAC80501 device, can be used to minimize components and solution size.
- 2. Choose a high-voltage amplifier, with rail-to-rail output to provide a sufficient output swing to drive the load and line resistance. Set the amplifer to have low offset voltage and offset voltage drift so it does not significantly contribute to output error.
- 3. Resistor mismatch directly contributes to gain error at the output. Use resistors with 0.05% tolerance or better and low thermal drift.
- 4. For correct compensation of additional line resistance the ratio of R2:R4 must match the ratio of R3:R1 as closely as possible.
- 5. The amplifier supply voltage is chosen based on the required output voltage, additional line resistance, and amplifier output swing at maximum load current.
- 6. To reduce error at zero-scale a negative voltage can be supplied to the amplifier.

1



#### **Design Steps**

1. The transfer function for V<sub>OUT</sub> based on DAC voltage and resistor values is:

$$V_{\text{LOAD}} = \frac{\text{R3}}{\text{R1}} \cdot V_{\text{DAC}}; \quad \frac{\text{R3}}{\text{R1}} = \frac{\text{R4}}{\text{R2}}$$

2. A 50-k $\Omega$  resistance is chosen for R3. A relatively large value should be selected to reduce the current in the feedback paths. R1 is then calculated:

$$R1 = \frac{V_{DAC,FS}}{V_{LOAD,FS}} \cdot R3 = \frac{5V}{10V} \cdot 50 \, k\Omega = 25 \, k\Omega$$

- 3. R4 and R2 are chosen equal to R3 and R1, respectively.
- Calculate the maximum load current based on the minimum load resistance and full scale V<sub>LOAD</sub>. The
  maximum load current impacts the amplifier output voltage swing and the additional line resistance the
  circuit can compensate.

$$I_{LOAD,max} = \frac{V_{LOAD,FS}}{R_{LOAD,min}} = \frac{10V}{1k\Omega} = 10 \text{ mA}$$

5. The required V<sub>CC</sub> voltage is calculated to drive 25% additional load resistance and still maintain voltage regulation across R<sub>LOAD</sub>. V<sub>O.rail</sub> is the approximate amplifier output swing from V+ at a 10-mA load current.

 $V_{CC,min} = V_{O,rail} + 0.25 \cdot R_{LOAD,min} \cdot I_{LOAD,max} + V_{LOAD,FS} = 500 \text{ mV} + 250 \Omega \cdot 10 \text{ mA} + 10 \text{ V} = 13 \text{ V} \times 1000 \text{ m}^{-1} \text{ m$ 

6. The output error can be approximated based on the DAC TUE, amplifier offset voltage, resistor tolerance, and reference initial accuracy using root sum square (RSS) analysis.



Figure 1-1. DC Transfer Characteristic









Figure 1-3. Load Transient  $10k\Omega$  to  $5k\Omega$   $R_{LOAD}$ 

3





#### Devices

| Device   | Key Features                                                                                           | Link                                                                                                    | Other Possible Devices           |  |  |  |
|----------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------|--|--|--|
| DACs     |                                                                                                        |                                                                                                         |                                  |  |  |  |
| DAC80501 | 16-bit resolution, 1-LSB INL, single-channel, voltage output DAC with 5ppm/°C internal reference       | True 16-bit, 1-ch, SPI/I2C, voltage-<br>output DAC in WSON package with<br>precision internal reference | Precision DACs (≤10 MSPS)        |  |  |  |
| DAC81416 | 16-bit resolution, 1-LSB INL, 16-channel ±20-V high-voltage output DAC with 5ppm/°C internal reference | 16-channel 16-bit high-voltage output DAC with integrated internal reference                            |                                  |  |  |  |
| DAC80508 | 16-bit resolution, 1-LSB INL, octal-channel, voltage output DAC with 5ppm/°C internal reference        | True 16-bit, 8-channel, SPI, voltage-<br>output DAC with precision internal<br>reference                |                                  |  |  |  |
| Op Amps  |                                                                                                        |                                                                                                         |                                  |  |  |  |
| OPA196   | Low-offset (100 $\mu$ V), Low-drift, rail-to-rail I/O, 2.25V to 36V supply                             | Single, 36V, low power, all-purpose<br>amplifier with mux-friendly input                                | Operational amplifiers (op amps) |  |  |  |
| TLV170   | Cost-sensitive, rail-to-rail output, 2.7V to 36V supply                                                | Single, 36V, 1.2MHz, low-power<br>operational amplifier for cost-sensitive<br>applications              |                                  |  |  |  |
| OPA192   | Precision, ultra-low offset (5 $\mu V$ ) and drift, rail-to-rail I/O, 4.5V to 36V supply               | High-Voltage, Rail-to-Rail Input/<br>Output, 5µV, 0.2µV/°C, Precision<br>Operational Amplifier          |                                  |  |  |  |

#### Links to Key Files

Texas Instruments, Programmable Voltage Output with Sense Connections, source files

### Trademarks

4

All trademarks are the property of their respective owners.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated