

Frank Dehmelt

## ABSTRACT

This application note for TPS65321-Q1, a single high-voltage switch-mode asynchronous buck power supply with an LDO regulator (see the device data sheet), lists the connection details for each pin. The pin details include a brief explanation of the function of each pin or signal and whether the signal is analog or digital. Use this information to check the connectivity for each pin on a system schematic.

In the event of any inconsistency between the official specification and any user's guide, application report, or other referenced material, the data sheet specification will be the definitive source. For the TPS65321-Q1 data sheet, see *TPS65321-Q1 36-V Step-Down Converter With Eco-mode*<sup>TM</sup> and LDO Regulator, <u>SLVSCF0</u>.

| NAME | PIN<br>NO. | TYPE    | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                     | RECOMMENDED CONNECTION                                                                                                                                                                                | UNUSED<br>FEATURES           |
|------|------------|---------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| BOOT | 1          | Analog  | 0                  | A capacitor on this pin acts as the voltage supply for the high-side N-<br>channel MOSFET gate-drive circuitry in the buck converter.                                                                                                                           | Connect a capacitor on the order<br>of 100 nF between BOOT and<br>SW; use low impedance, low<br>inductance, and a small loop.<br>Avoid using vias in the signal<br>path.                              | N/A                          |
| COMP | 12         | Analog  | 0                  | Error amplifier output of buck and<br>compensation node for voltage-<br>loop stability. The voltage at this<br>node sets the target for the peak<br>current through the inductor.                                                                               | Connect Type2 compensation network, designed for a bandwidth of one-sixth to one-tenth of $f_{SW}$ .                                                                                                  | N/A                          |
| EN1  | 8          | Digital | Ι                  | Enable input for Buck (with an internal pulldown resistor). An input voltage higher than 2.5 V enables the converter, whereas an input voltage lower than 0.7 V disables the converter. Note: if disabled, the LDO uses VIN as supply.                          | Pull high for activation, low to de-<br>activate. Hard-wired or μC-<br>controlled                                                                                                                     | Buck is off if<br>left open. |
| EN2  | 7          | Digital | I                  | Enable input for LDO (with an<br>internal pulldown resistor). An<br>input voltage higher than 2.5 V<br>enables the LDO, whereas an<br>input voltage lower than 0.7 V<br>disables the LDO.                                                                       | Pull high for activation, low to de-<br>activate. Hard-wired or µC-<br>controlled                                                                                                                     | LDO is off if left open.     |
| FB1  | 11         | Analog  | Ι                  | Feedback-voltage pin for the<br>buck. The buck converter<br>regulates the feedback voltage to<br>the internal reference of 0.8 V. A<br>suitable resistor divider network<br>between the buck output and the<br>feedback pin sets the desired<br>output voltage. | Choose resistor network to set FB1 voltage to 0.8 V, allow for >10 $\mu$ A current. For noise cancellation, a capacitor on the order of 47 pF to 100 pF in parallel with the lower resistor can help. | N/A                          |

## Table 1. TPS65321-Q1 Design Checklist

<sup>(1)</sup> I = Input; O = Output

Application Report

SLVA753-December 2015



www.ti.com

| NAME    | PIN<br>NO. | TYPE    | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                 | RECOMMENDED CONNECTION                                                                                                                                                                                                                                                                                        | UNUSED<br>FEATURES                                    |
|---------|------------|---------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| FB2     | 5          | Analog  | I                  | Feedback voltage pin for LDO.<br>The buck controller regulates the<br>feedback voltage to the internal<br>reference of 0.8 V. A suitable<br>resistor divider network between<br>the buck output and the feedback<br>pin sets the desired output<br>voltage.                                                 | Choose resistor network to set<br>FB2 voltage to 0.8 V; allow for<br>>10 $\mu$ A current. For noise-<br>cancellation, a capacitor on the<br>order of 47 pF to 100 pF in<br>parallel with the lower resistor can<br>help.                                                                                      | N/A                                                   |
| GND     | 13         | -       | 0                  | Ground reference                                                                                                                                                                                                                                                                                            | Provide a low-impedance, low-<br>resistance path to GND, ideally to<br>the GND plane. For lowest noise<br>on the LDO, connect LDO to GND<br>only underneath the IC.                                                                                                                                           | N/A                                                   |
| LDO_OUT | 4          | Power   | 0                  | Linear regulator output. Decouple<br>with a low-ESR ceramic output<br>capacitor in the range of 1 $\mu$ F to<br>47 $\mu$ F connected from this<br>terminal to ground.                                                                                                                                       | Decouple with a low-ESR ceramic output capacitor in the range of 1 $\mu$ F to 47 $\mu$ F connected from this terminal to ground.                                                                                                                                                                              | N/A                                                   |
| nRST    | 6          | Digital | 0                  | Active low, open-drain reset<br>output, asserted high (at the<br>actual buck output voltage) after<br>the buck of the device starts<br>regulating. Note, the pin does not<br>indicate if the LDO is in regulation.                                                                                          | Connect to the interrupt input of<br>the processor or leave open. An<br>additional pullup of, for example,<br>10 kΩ is required.                                                                                                                                                                              | Leave open                                            |
| RT/CLK  | 9          | Analog  | I                  | External resistor connected to<br>ground to program the internal<br>oscillator. An alternative option is<br>to feed an external clock to<br>provide a reference for the<br>switching frequency.                                                                                                             | Connect a resistor to GND for<br>appropriate frequency, for<br>example, 300 k $\Omega$ for 400 kHz,<br>50 k $\Omega$ for 2.1 MHz.                                                                                                                                                                             | N/A (Device<br>does not switch<br>if<br>unconnected.) |
| SS      | 10         | Analog  | 1                  | Soft-start input for buck converter.<br>The buck controller regulates the FB1 voltage to the lower of 0.8 V or the SS pin voltage. An internal pullup current source of typically 2 $\mu$ A is present at the pin, and use of an appropriate capacitor connected here can set the soft-start ramp duration. | Connect a capacitor to GND for soft-start.                                                                                                                                                                                                                                                                    | N/A                                                   |
| SW      | 14         | Power   | 0                  | Source node of internal switching FET                                                                                                                                                                                                                                                                       | Keep the trace to the inductor short and low impedance.                                                                                                                                                                                                                                                       | N/A                                                   |
| VIN     | 2          | Power   | I                  | Input for internal supply, and<br>drain-node input for internal high-<br>side MOSFET. Connect a bypass<br>capacitor between this pin and<br>ground to filter noise.                                                                                                                                         | Decouple with a total capacitance<br>on the order of 100 $\mu$ F, consisting<br>of several smaller, different values<br>in parallel (for example, 82 $\mu$ F,<br>10 $\mu$ F, and 2.2 $\mu$ F). Keep close to<br>the IC with a low-impedance, low-<br>inductance path. Avoid using vias<br>in the signal path. | N/A                                                   |
| VIN_LDO | 3          | Power   | 1                  | This input can be tied to the<br>battery or to the output of the<br>buck. In the latter case, if buck is<br>disabled or out of regulation, the<br>LDO is not supplied any more.                                                                                                                             | If supplied by the buck, the input<br>shares the output capacitor of the<br>buck. If the output capacitor of the<br>buck is far away, decouple close<br>to the pin with an approximately<br>100 nF capacitor. If supplied by<br>the battery or another supply,<br>provide 4.7-µF bulk capacitance.            | N/A                                                   |

| Table 1. TPS65321-Q1 | Design Checklist | (continued) |
|----------------------|------------------|-------------|
|----------------------|------------------|-------------|

2



www.ti.com

## **Revision History**

| DATE          | REVISION | NOTES           |  |
|---------------|----------|-----------------|--|
| December 2015 | *        | Initial Release |  |

3

## **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated