

### 1 Startup

The photo below shows the output voltage startup waveform after the application of 24V in. The 14.4V output was loaded to 0A. RED is Vin, BLUE is Vout (TP19), and YELLOW is Vreg point (TP17) (5V/DIV, 200mS/DIV)



The photo below shows the output voltage startup waveform after the application of 24V in. The 14.4V output was loaded to 0A. RED is Vreg point (TP17), BLUE is Vout (TP19) (5V/DIV, 200mS/DIV)





# 2 Efficiency

The converter efficiency is shown below for Vin = 18V, 24V, and 32V.











# 3 Output Ripple Voltage

The 14.4V output ripple voltage (AC coupled) is shown in the figure below. The voltage is measured across C34 at TP17 which is before the hotswap on the output. The image was taken with the output loaded to 60A. The input voltage is set to 24V. (20mV/DIV, 5uS/DIV)



The 14.4V output ripple voltage (AC coupled) is shown in the figure below. The voltage is measured at the modules output terminals. The image was taken with the output loaded to 60A. The input voltage is set to 24V. (20mV/DIV, 5uS/DIV)



# PMP10260 REVA Test Results



The photo below shows the TPS54060 5V bias supply output ripple voltage (AC coupled) for an input voltage of 32V and 0A external load. (20mV/DIV, 10uS/DIV)





### 4 Input Ripple Voltage

The input ripple voltage (AC coupled) is shown in the figure below. The bottom waveform is measured at the modules input terminals while the top waveform is measured across C26 (after the EMI filter). The image was taken with the output loaded to 60A. The input voltage is set to 24V. (top is 500mV/DIV, bot is 50mV/DIV, 2uS/DIV)



The input ripple voltage (AC coupled) is shown in the figure below. The bottom waveform is measured at the modules input terminals while the top waveform is measured across C26 (after the EMI filter). The image was taken with the output loaded to 60A. The input voltage is set to 18V. (top is 500mV/DIV, bot is 50mV/DIV, 2uS/DIV)





### 5 Load Transients

The photo below shows the 14.4V output voltage (ac coupled) when the load current is stepped between 50A and 60A. Vin = 24V. (200mV/DIV, 20A/DIV, 2mS/DIV)



The photo below shows the 14.4V output voltage (ac coupled) when the load current is stepped between 40A and 60A. Vin = 24V. (500mV/DIV, 20A/DIV, 2mS/DIV)



# PMP10260 REVA Test Results



The photo below shows the 14.4V output voltage (ac coupled) when the load current is stepped between 30A and 60A. Vin = 24V. (500mV/DIV, 20A/DIV, 2mS/DIV)





### 6 Switch Node Waveforms

The photo below shows the FET switching voltages (TP15 and TP16) for an input voltage of 18V and a 0A load. (10V/DIV, 2uS/DIV)



The photo below shows the FET switching voltages (TP15 and TP16) for an input voltage of 18V and a 60A load. (10V/DIV, 2uS/DIV)





The photo below shows the FET switching voltages (TP15 and TP16) for an input voltage of 24V and a 0A load. (10V/DIV, 2uS/DIV)



The photo below shows the FET switching voltages (TP15 and TP16) for an input voltage of 24V and a  $60A \log . (10V/DIV, 2uS/DIV)$ 





The photo below shows the FET switching voltages (TP15 and TP16) for an input voltage of 32V and a 0A load. (10V/DIV, 2uS/DIV)



The photo below shows the FET switching voltages (TP15 and TP16) for an input voltage of 32V and a 60A load. (10V/DIV, 2uS/DIV)





The photo below shows the TPS54060 5V bias supply FET switching voltages (TP5) for an input voltage of 18V and 0A load. (10V/DIV, 5uS/DIV)



The photo below shows the TPS54060 5V bias supply FET switching voltages (TP5) for an input voltage of 18V and with a 0.5A external load. (10V/DIV, 1uS/DIV)





The photo below shows the TPS54060 5V bias supply FET switching voltages (TP5) for an input voltage of 32V and 0A load. (10V/DIV, 5uS/DIV)



The photo below shows the TPS54060 5V bias supply FET switching voltages (TP5) for an input voltage of 32V and with a 0.5A external load. (10V/DIV, 1uS/DIV)





### 7 Loop Gain

The plot below shows the LM5119 loop gain for input voltage of 32V, 24V and 18V. The output was set to 14.4V at 60A.



The plot below shows the TPS54060 5V bias supply loop gain for input voltage of 18V and 32V. The output was loaded to 0.5A.





### 8 Photo

The photo below shows the PMP10260 REVB assy.







# 9 Thermal Image

A thermal image is shown below operating at 24V input and 14.4V@60A output (room temp, no airflow).



A thermal image is shown below operating at 24V input and 14.4V@30A output (room temp, no airflow).



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated