# <sup>10/15/13</sup> PMP8673RevB Test Results



~

| 1 | Startup2                          |                                        |  |  |
|---|-----------------------------------|----------------------------------------|--|--|
| 2 | Shutdown                          |                                        |  |  |
| 3 | Ef                                | ficiency                               |  |  |
| 4 | Load Regulation 4                 |                                        |  |  |
| 5 | 5 Ripple Voltages                 |                                        |  |  |
| 6 | 6 Control Loop Frequency Response |                                        |  |  |
| 7 | V Load Transients                 |                                        |  |  |
| 8 | 9 Miscellaneous Waveforms         |                                        |  |  |
|   | 8.1                               | Switch node (Low Side FET)9            |  |  |
|   | 8.2                               | Gate Control of Low side MOS-FET Q2 10 |  |  |
|   | 8.3                               | Hi Side MOS FET Q3 w/o RC snubber 11   |  |  |
|   | Gate                              | Control of High Side MOS FET Q3        |  |  |
| 9 | Th                                | ermal Image 14                         |  |  |

| Topology:                     | Sync. Boost                                                       |
|-------------------------------|-------------------------------------------------------------------|
| Device:                       | LM5121                                                            |
| RC snubber:                   | OPEN / 4.7Ohm, 330pF                                              |
| Basic Data:                   | Fsw 400kHz, correct to a dot                                      |
| ON:                           | 33.7V                                                             |
| OFF:                          | 30.5V                                                             |
| CS threshold:                 | trips at 6.0A input current, corresponding to 3.7A output current |
| Total Efficiency:             | >97%                                                              |
| <i>Output Voltage Ripple:</i> | 150mVpp (<0.5%)                                                   |
| Transient Response:           | 300mVpk @ 500mA<->3A (<1%)                                        |
| Load Regulation:              | 20mV (<0.05%)                                                     |



### 1 Startup

The startup waveform is shown in the Figure 1. The input voltage was set at 35V, with 3A load at the output. Power supply was switched on, ON at 33.7V input, . startup 16ms:



#### 2 Shutdown

The shutdown waveform is shown in the Figure 2. The input voltage was set at 35V, with 3A load on the output. Power supply was switched off (input shorted):





## 3 Efficiency

The efficiency is shown in the Figure 3 below. The input voltage was set to 35V:



| Vin(V) | lin(A) | Vout   | lout   | Pin(W) | Pout   | Effcy  |
|--------|--------|--------|--------|--------|--------|--------|
| 35.003 | 4.926  | 55.448 | 3.021  | 172.42 | 167.51 | 0.9715 |
| 35.005 | 4.103  | 55.447 | 2.522  | 143.63 | 139.84 | 0.9736 |
| 35.006 | 3.277  | 55.449 | 2.009  | 114.71 | 111.4  | 0.9711 |
| 35.006 | 2.477  | 55.449 | 1.511  | 86.71  | 83.783 | 0.9663 |
| 35.006 | 1.675  | 55.451 | 1.0088 | 58.635 | 55.939 | 0.954  |
| 35.007 | 0.8694 | 55.453 | 0.5003 | 30.435 | 27.743 | 0.9116 |

Effcy >97% in a load range 2A..3A (filter included); power losses 4.91W at full load 3A.

# <sup>10/15/13</sup> PMP8673RevB Test Results



## 4 Load Regulation

The load regulation of the output is shown in the Figure 4 below. The input voltage was set to 35V. Load regulation 20mV (<0.05%):



Figure 4



## 5 Ripple Voltages

The **output** ripple voltage is shown in Figure 5. The image was taken with a 3A load 35V at the input, du = 150mVpp sinewave:



The output ripple voltage before filtering is shown in Figure 6. The image was taken with a 3A load 35V at the input, du 1500mV, filter attenuation 0.1 means -20dB:





The **input** ripple voltage is shown in Figure 7. The image was taken with a 3A load 35V at the input, 50mVpp sinewave (reflected voltage ripple depends on source impedance):



## <sup>10/15/13</sup> PMP8673RevB Test Results



## 6 Control Loop Frequency Response

Figure 8 shows the loop response with 3A load and 35V input.



Figure 8

Table 1 summarizes the results from Figure 8

| Bandwidth (kHz)  | 2.88   |  |
|------------------|--------|--|
| Phasemargin      | 97°    |  |
| slope            |        |  |
| (20dB/decade)    | -0.872 |  |
|                  |        |  |
| gain margin (dB) | -13.7  |  |
| slope            |        |  |
| (20dB/decade)    | -0.618 |  |
| freq (kHz)       | 75.3   |  |
| Table 1          |        |  |

Table 1



## 7 Load Transients

The Figure 9 shows the response to load transients. The load is switching from 0.5A to 3A. The input voltage was set to 35V, transient response du is 300mVpk, <1%:



Figure 9



### 8 Miscellaneous Waveforms

#### 8.1 Switch node (Low Side FET)

With input voltage set to 35V and 3A lout results in the waveform shown in Figure 10





#### 8.2 Gate Control of Low side MOS-FET Q2

Figure 11 shows the gate control Q2; with input voltage set to 35V and 3A lout results in the waveform shown below:





#### 8.3 Hi Side MOS FET Q3 w/o RC snubber

The waveform is shown in Figure 12.(the same setup as above), OS 90V/100MHz:



Figure 12



A RC snubber circuit 330pF / 4.70hm was implemented to reduce overshoot and RF ringing:



Figure 13





## <sup>10/15/13</sup> PMP8673RevB Test Results



#### Gate Control of High Side MOS FET Q3

With input voltage set to 35V and 3A lout results in the waveform shown in Figure 15:



# <sup>10/15/13</sup> PMP8673RevB Test Results



## 9 Thermal Image

Figure 16 shows the thermal image at 35V input and 2A output = 110W output power



Figure 16

| Name    | Temperature |  |  |  |
|---------|-------------|--|--|--|
| Q3      | 61.0°C      |  |  |  |
| Q2      | 60.0°C      |  |  |  |
| D4      | 55.9°C      |  |  |  |
| Table 2 |             |  |  |  |

Figure 17 shows the thermal image at 35V input and 3A output = 165W output power



| Name    | Temperature |  |  |  |
|---------|-------------|--|--|--|
| Q2      | 77.0°C      |  |  |  |
| Q3      | 71.6°C      |  |  |  |
| D4      | 67.1°C      |  |  |  |
| Table 3 |             |  |  |  |

Figure 17

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated