SNVSAP6 September   2017 LM5150-Q1


  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  Enable (EN Pin)
      2. 7.3.2  High Voltage VCC Regulator (PVCC, AVCC Pin)
      3. 7.3.3  Power-On Voltage Selection (VSET Pin)
      4. 7.3.4  Switching Frequency (RT Pin)
      5. 7.3.5  Clock Synchronization (SYNC Pin in SS Configuration)
      6. 7.3.6  Current Sense, Slope Compensation, and PWM (CS Pin)
      7. 7.3.7  Current Limit (CS Pin)
      8. 7.3.8  Feedback and Error Amplifier (COMP Pin)
      9. 7.3.9  Automatic Wake-Up and Standby
      10. 7.3.10 Boost Status Indicator (STATUS Pin)
      11. 7.3.11 Maximum Duty Cycle Limit, Minimum Input Supply Voltage
      12. 7.3.12 MOSFET Driver (LO Pin)
      13. 7.3.13 Thermal Shutdown
    4. 7.4 Device Functional Modes
      1. 7.4.1 Shutdown Mode
      2. 7.4.2 Standby Mode
      3. 7.4.3 Wake-Up Mode
        1. Start-Stop Configuration (SS Configuration)
        2. Emergency-Call Configuration (EC Configuration)
  8. Application and Implementation
    1. 8.1 Application Information
      1. 8.1.1 Bypass Switch / Disconnection Switch Control
      2. 8.1.2 Loop Response
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1.  Custom Design With WEBENCH® Tools
        2.  RSET Resistor
        3.  RT Resistor
        4.  Inductor Selection (LM)
        5.  Current Sense (RS)
        6.  Slope Compensation Ramp (RSL)
        7.  Output Capacitor (COUT)
        8.  Loop Compensation Component Selection and Maximum ESR
        9.  PVCC Capacitor, AVCC Capacitor, and AVCC Resistor
        10. VOUT Filter (CVOUT, RVOUT)
        11. Input Capacitor
        12. MOSFET Selection
        13. Diode Selection
        14. Efficiency Estimation
      3. 8.2.3 Application Curves
    3. 8.3 System Examples
      1. 8.3.1 Lower Standby Threshold in SS Configuration
      2. 8.3.2 Dithering Using Dither Enabled Device
      3. 8.3.3 Clock Synchronization With LM5140
      4. 8.3.4 Dynamic Frequency Change
      5. 8.3.5 Dithering Using an External Clock
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Device Support
      1. 11.1.1 Development Support
        1. Custom Design With WEBENCH® Tools
    2. 11.2 Receiving Notification of Documentation Updates
    3. 11.3 Community Resources
    4. 11.4 Trademarks
    5. 11.5 Electrostatic Discharge Caution
    6. 11.6 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

Package Options

Refer to the PDF data sheet for device specific package drawings

Mechanical Data (Package|Pins)
  • RUM|16
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Pin Configuration and Functions

RUM Package
16-Pin WQFN
Top View
LM5150-Q1 LM5150pinout.gif

Pin Functions

1 SYNC I External synchronization clock input pin. The internal oscillator is synchronized to an external clock by applying a pulse signal into the SYNC pin in the start-stop configuration. Connect directly to ground if not used or in emergency call configuration. Maximum duty cycle limit can be programmed by controlling the external synchronization clock frequency.
2 STATUS O Status indicator with an open-drain output stage. Internal pulldown switch holds the pin low when the device is not boosting. The pin can be left floating if not used.
3 EN I Enable pin. If EN is below 1 V, the device is in shutdown mode. The pin must be raised above 2 V to enable the device. Connect directly to VOUT pin for an automatic boost.
4 VOUT I/P Boost output voltage-sensing pin and input to VCC regulator. Connect to the output of the boost converter.
5 PVCC O/P Output of the VCC bias regulator. Decouple locally to PGND using a low-ESR or low-ESL ceramic capacitor located as close to the device as possible.
6 NC No internal electrical connection. Leave the pin floating or connect directly to ground.
7 AVCC I/P Analog VCC supply input. Decouple locally to AGND using 0.1-µF low-ESR or low-ESL ceramic capacitor located as close to the device as possible. Connect to the PVCC pin through 10-Ω resistor.
8 NC No internal electrical connection. Leave the pin floating or connect directly to ground.
9 LO O N-channel MOSFET gate drive output. Connect to the gate of the N-channel MOSFET through a short, low inductance path.
10 PGND G Power ground pin. Connect to the ground connection of the sense resistor through a wide and short path.
11 AGND G Analog ground pin. Connect to the analog ground plane through a wide and short path.
12 CS I Current sense input pin. Connect to the positive side of the current sense resistor through a short path.
13 COMP O Output of the internal transconductance error amplifier. The loop compensation components must be connected between this pin and AGND.
14 RT I Switching frequency setting pin. The switching frequency is programmed by a single resistor between RT and AGND.
15 VSET I Configuration selection and VOUT regulation target programming pin. During initial power on, a resistor between the VSET pin and AGND configures the VOUT regulation target and the configuration.
16 VIN I Boost input voltage sensing pin. Connect to the input supply of the boost converter.
EP Exposed pad of the package. No internal electrical connection to silicon die. The EP is electrically connected to anchor pads. The EP must be connected to the large ground copper plain to reduce thermal resistance.
AP Anchor pad of the package. No internal electrical connection to silicon die. The AP is electrically connected to the EP. The AP can be left floating or soldered to the ground copper.