SBAS846 November   2017 TLA2021 , TLA2022 , TLA2024

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Device Comparison Table
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 I2C Timing Requirements
    7. 7.7 Typical Characteristics
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagrams
    3. 8.3 Feature Description
      1. 8.3.1 Multiplexer
      2. 8.3.2 Analog Inputs
      3. 8.3.3 Full-Scale Range (FSR) and LSB Size
      4. 8.3.4 Voltage Reference
      5. 8.3.5 Oscillator
      6. 8.3.6 Output Data Rate and Conversion Time
    4. 8.4 Device Functional Modes
      1. 8.4.1 Reset and Power-Up
      2. 8.4.2 Operating Modes
        1. 8.4.2.1 Single-Shot Conversion Mode
        2. 8.4.2.2 Continuous-Conversion Mode
    5. 8.5 Programming
      1. 8.5.1 I2C Interface
        1. 8.5.1.1 I2C Address Selection
        2. 8.5.1.2 I2C Interface Speed
        3. 8.5.1.3 Serial Clock (SCL) and Serial Data (SDA)
        4. 8.5.1.4 I2C Data Transfer Protocol
        5. 8.5.1.5 Timeout
        6. 8.5.1.6 I2C General-Call (Software Reset)
      2. 8.5.2 Reading and Writing Register Data
        1. 8.5.2.1 Reading Conversion Data or the Configuration Register
        2. 8.5.2.2 Writing the Configuration Register
      3. 8.5.3 Data Format
  9. Register Maps
    1. 9.1 Conversion Data Register (RP = 00h) [reset = 0000h]
    2. 9.2 Configuration Register (RP = 01h) [reset = 8583h]
  10. 10Application and Implementation
    1. 10.1 Application Information
      1. 10.1.1 Basic Interface Connections
      2. 10.1.2 Connecting Multiple Devices
      3. 10.1.3 Single-Ended Signal Measurements
      4. 10.1.4 Analog Input Filtering
      5. 10.1.5 Duty Cycling To Reduce Power Consumption
      6. 10.1.6 I2C Communication Sequence Example
    2. 10.2 Typical Application
      1. 10.2.1 Design Requirements
      2. 10.2.2 Detailed Design Procedure
      3. 10.2.3 Application Curve
  11. 11Power Supply Recommendations
    1. 11.1 Power-Supply Sequencing
    2. 11.2 Power-Supply Decoupling
  12. 12Layout
    1. 12.1 Layout Guidelines
    2. 12.2 Layout Example
  13. 13Device and Documentation Support
    1. 13.1 Device Support
      1. 13.1.1 Third-Party Products Disclaimer
    2. 13.2 Related Links
    3. 13.3 Receiving Notification of Documentation Updates
    4. 13.4 Community Resources
    5. 13.5 Trademarks
    6. 13.6 Electrostatic Discharge Caution
    7. 13.7 Glossary
  14. 14Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Register Maps

The TLA202x have two registers that are accessible through the I2C interface using the register pointer (RP). The conversion data register contains the result of the last conversion and the configuration register changes the TLA202x operating modes and queries the status of the device. Table 5 lists the access codes for the TLA202x.

Table 5. TLA202x Access Type Codes

Access Type Code Description
R R Read
R-W R/W Read or write
W W Write
-n Value after reset or the default value

Conversion Data Register (RP = 00h) [reset = 0000h]

The 16-bit conversion data register contains the result of the last conversion in binary two's-complement format. Following power-up, the conversion data register clears to 0, and remains at 0 until the first conversion is complete.

Figure 16. Conversion Data Register
15 14 13 12 11 10 9 8
D11 D10 D9 D8 D7 D6 D5 D4
R-0h R-0h R-0h R-0h R-0h R-0h R-0h R-0h
7 6 5 4 3 2 1 0
D3 D2 D1 D0 RESERVED
R-0h R-0h R-0h R-0h R-0h

Table 6. Conversion Data Register Field Descriptions

Bit Field Type Reset Description
15:4 D[11:0] R 000h

12-bit conversion result

3:0 Reserved R 0h

Always reads back 0h

Configuration Register (RP = 01h) [reset = 8583h]

The 16-bit configuration register controls the operating mode, input selection, data rate, and full-scale range.

Figure 17. Configuration Register
15 14 13 12 11 10 9 8
OS MUX[2:0] PGA[2:0] MODE
R/W-1h R/W-0h R/W-2h R/W-1h
7 6 5 4 3 2 1 0
DR[2:0] RESERVED
R/W-4h R/W-03h

Table 7. Configuration Register Field Descriptions

Bit Field Type Reset Description
15 OS R/W 1h

Operational Status or Single-Shot Conversion Start

This bit determines the operational status of the device. OS can only be written when in a power-down state and has no effect when a conversion is ongoing.

When writing:

0 : No effect

1 : Start a single conversion (when in a power-down state)

When reading:

0 : The device is currently performing a conversion

1 : The device is not currently performing a conversion (default)

14:12 MUX[2:0] R/W 0h

Input Multiplexer Configuration (TLA2024 only)

These bits configure the input multiplexer.

These bits serve no function on the TLA2021 and TLA2022 and are always set to 000.

000 : AINP = AIN0 and AINN = AIN1 (default)

001 : AINP = AIN0 and AINN = AIN3

010 : AINP = AIN1 and AINN = AIN3

011 : AINP = AIN2 and AINN = AIN3

100 : AINP = AIN0 and AINN = GND

101 : AINP = AIN1 and AINN = GND

110 : AINP = AIN2 and AINN = GND

111 : AINP = AIN3 and AINN = GND

11:9 PGA[2:0] R/W 2h

Programmable Gain Amplifier Configuration (TLA2022 and TLA2024 Only)

These bits set the FSR of the programmable gain amplifier.

These bits serve no function on the TLA2021 and are always set to 010.

000 : FSR = ±6.144 V(1)

001 : FSR = ±4.096 V(1)

010 : FSR = ±2.048 V (default)

011 : FSR = ±1.024 V

100 : FSR = ±0.512 V

101 : FSR = ±0.256 V

110 : FSR = ±0.256 V

111 : FSR = ±0.256 V

8 MODE R/W 1h

Operating Mode

This bit controls the operating mode.

0 : Continuous-conversion mode

1 : Single-shot conversion mode or power-down state (default)

7:5 DR[2:0] R/W 4h

Data Rate

These bits control the data rate setting.

000 : DR = 128 SPS

001 : DR = 250 SPS

010 : DR = 490 SPS

011 : DR = 920 SPS

100 : DR = 1600 SPS (default)

101 : DR = 2400 SPS

110 : DR = 3300 SPS

111 : DR = 3300 SPS

4:0 Reserved R/W 03h Always write 03h
This parameter expresses the full-scale range of the ADC scaling. Do not apply more than VDD + 0.3 V to this device.