SLVSBQ9D December   2012  – April 2017 TPD4E1U06

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 ESD Ratings—IEC Specification
    4. 6.4 Recommended Operating Conditions
    5. 6.5 Thermal Information
    6. 6.6 Electrical Characteristics
    7. 6.7 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 IEC 61000-4-2 Level 4 ESD Protection
      2. 7.3.2 IEC 61000-4-5 Surge Protection
      3. 7.3.3 IEC 61000-4-4 EFT Protection
      4. 7.3.4 IO Capacitance
      5. 7.3.5 DC Breakdown Voltage
      6. 7.3.6 Ultra Low Leakage Current
      7. 7.3.7 Low ESD Clamping Voltage
      8. 7.3.8 Industrial Temperature Range
      9. 7.3.9 Small, Easy-to-Route Packages
    4. 7.4 Device Functional Modes
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Signal Range on Pins 1, 3, 4, or 6
        2. 8.2.2.2 Operating Frequency
      3. 8.2.3 Application Curve
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Documentation Support
      1. 11.1.1 Related Documentation
    2. 11.2 Receiving Notification of Documentation Updates
    3. 11.3 Community Resources
    4. 11.4 Trademarks
    5. 11.5 Electrostatic Discharge Caution
    6. 11.6 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Specifications

Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)
MIN MAX UNIT
IEC 61000-4-4 EFT protection (5/50 ns) 80 A
IPP IEC 61000-4-5 surge protection (8/20 μs) peak pulse current 3 A
PPP IEC 61000-4-5 surge protection (8/20 μs) peak pulse power 45 W
Operating temperature –40 125 °C
Tstg Storage temperature –65 115 °C
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

ESD Ratings

VALUE UNIT
V(ESD) Electrostatic discharge Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins(1) ±4000 V
Charged device model (CDM), per JEDEC specification JESD22-C101, all pins(2) ±1500
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

ESD Ratings—IEC Specification

VALUE UNIT
V(ESD) Electrostatic discharge IEC 61000-4-2 contact ESD ±15000 V
IEC 61000-4-2 air-gap ESD ±15000

Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)
MIN MAX UNIT
VIO Input pin voltage 0 5.5 V
TA Operating free-air temperature –40 125 °C

Thermal Information

THERMAL METRIC(1) TPD4E1U06 UNIT
DBV (SOT-23) DCK (SC-70)
6 PINS 6 PINS
RθJA Junction-to-ambient thermal resistance 224.3 274.3 °C/W
RθJC(top) Junction-to-case (top) thermal resistance 166.1 113.8 °C/W
RθJB Junction-to-board thermal resistance 68.4 76.7 °C/W
ψJT Junction-to-top characterization parameter 57.3 3.6 °C/W
ψJB Junction-to-board characterization parameter 67.9 75.9 °C/W
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
VRWM Reverse stand-off voltage IIO = 10 µA 5.5 V
VCLAMP Clamp voltage with ESD strike IPP = 1 A, tp = 8/20 μs, from I/O to GND(1) 11 V
IPP = 3 A, tp = 8/20 μs, from I/O to GND(1) 15 V
RDYN Dynamic resistance Pin x to GND pin(2) 1.0 Ω
GND to pin x 0.6
CL Line capacitance f = 1 MHz, VBIAS = 2.5 V, 25°C 0.8 1 pF
CCROSS Channel to channel input capacitance Pin 2 = 0 V, f = 1 MHz, VBIAS = 2.5 V, between channel pins DCK package 0.006 0.015 pF
DBV package 0.01 0.025
∆CIO-TO-GND Variation of channel input capacitance Pin 2 = 0 V , f = 1 MHz, VBIAS = 2.5 V, channel_x pin to ground – channel_y pin to ground 0.025 0.07 pF
VBR Break-down voltage, IO to GND IIO = 1 mA 6.5 8.5 V
ILEAK Leakage current VIO = 2.5 V 1 10 nA
Non-repetitive current pulse 8/20 µs exponentially decaying waveform according to IEC61000-4-5.
Extraction of RDYN using least squares fit of TLP characteristics between I = 10 A and I = 20 A.

Typical Characteristics

TPD4E1U06 C001_SLVSBQ9.png Figure 1. TLP, Data to GND
TPD4E1U06 C003_SLVSBQ9.png Figure 3. IEC 61000-4-2 Clamping Voltage, 8-kV Contact
TPD4E1U06 C005_SLVSBQ9.png Figure 5. Diode Curve
TPD4E1U06 C007_SLVSBQ9.png Figure 7. Capacitance Across VBIAS
TPD4E1U06 C002_SLVSBQ9.png Figure 2. TLP, GND to Data
TPD4E1U06 C004_SLVSBQ9.png Figure 4. IEC 61000-4-2 Clamping Voltage, –8-kV Contact
TPD4E1U06 C006_SLVSBQ9.png Figure 6. ILEAK vs Temperature
TPD4E1U06 C008_SLVSBQ9.png Figure 8. Surge Curve (tp = 8/20 μs), Pin IO to GND