JAJSGV8B September 2019 – December 2019 DRV8904-Q1 , DRV8906-Q1 , DRV8908-Q1 , DRV8910-Q1 , DRV8912-Q1
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
The slew rate control 1 register is shown in Figure 91 and described in Table 44.
Register access type: Read/Write
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
HB8_SR | HB7_SR | HB6_SR | HB5_SR | HB4_SR | HB3_SR | HB2_SR | HB1_SR |
R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b |
Bit | Field | Type | Default | Description |
---|---|---|---|---|
7 | HB8_SR | R/W | 0b |
0b = 0.6 V/µs 1b = 2.5 V/µs |
6 | HB7_SR | R/W | 0b |
0b = 0.6 V/µs 1b = 2.5 V/µs |
5 | HB6_SR | R/W | 0b |
0b = 0.6 V/µs 1b = 2.5 V/µs |
4 | HB5_SR | R/W | 0b |
0b = 0.6 V/µs 1b = 2.5 V/µs |
3 | HB4_SR | R/W | 0b |
0b = 0.6 V/µs 1b = 2.5 V/µs |
2 | HB3_SR | R/W | 0b |
0b = 0.6 V/µs 1b = 2.5 V/µs |
1 | HB2_SR | R/W | 0b |
0b = 0.6 V/µs 1b = 2.5 V/µs |
0 | HB1_SR | R/W | 0b |
0b = 0.6 V/µs 1b = 2.5 V/µs |