JAJSHS0C March 2019 – March 2021 TPS92682-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
INPUT VOLTAGE (VIN) | ||||||
IIN-SHDN | Input shutdown current | VEN = 0 V, VCSP = VCSN = VPDRV = 0 V | 10 | µA | ||
VEN = 0 V, VCSP = 14 V | 10.5 | |||||
IIN-STBY | Input standby current | Software EN1 and EN2 = 0, VPWM1 = VPWM2 = 0 V | 2.3 | mA | ||
IIN-SW | Supply switching current | VCC=7.5V, CGATEx = 1nF, Both channels are switching | 10 | mA | ||
VCC BIAS SUPPLY | ||||||
VCCUVLO | Supply under-voltage protection | VCC rising threshold, VVIN = 8 V | 4.5 | 4.9 | V | |
VCC falling threshold, VVIN = 8 V | 3.7 | 4.1 | V | |||
Hysteresis | 411 | mV | ||||
VCC(REG) | VCC regulation voltage | No load | 7 | 7.5 | 8 | V |
IVCC(LIMIT) | VCC current limit | VVCC = 0 V | 40 | mA | ||
VCCDO | VCC LDO dropout voltage | IVCC = 30 mA, VVIN = 4.5 V | 300 | 475 | mV | |
VDD BIAS SUPPLY | ||||||
VDD(REG) | VDD regulation voltage | No load | 4.85 | 5 | 5.25 | V |
VDD(POR-RISE) | VDD rising threshold | VVIN = 5 V | 4.1 | V | ||
VDD(POR-FALL) | VDD falling threshold | VVIN = 5 V | 2.58 | V | ||
VDDDO | VDD LDO dropout voltage | IVDD = 15 mA, VVIN = 4.5 V | 400 | mV | ||
IVDD(LIMIT) | VDD current limit | VVDD = 0 V | 30 | 39 | 50 | mA |
ENABLE INPUT | ||||||
VEN | EN voltage threshold | 1.12 | 1.21 | 1.3 | V | |
VEN-HYS | EN pin hysteresis | Difference between rising and falling threshold | 100 | mV | ||
IEN | EN PIN input bias current | VEN = 14 V | 5 | µA | ||
OSCILLATOR | ||||||
fSW | Switching frequency | RT = 200kΩ, DIV=4 | 85 | 100 | 115 | kHz |
RT = 50kΩ, DIV=4 | 340 | 400 | 460 | kHz | ||
VRT | RT PIN voltage | 1 | V | |||
SPREAD SPECTRUM DAC | ||||||
DACDT-BITs | Internal DAC resolution | 8 | Bits | |||
DACDT-MAX | DAC maximum voltage | 1.156 | V | |||
DACDT-MIN | DAC minimum voltage | 855 | mV | |||
GATE DRIVER | ||||||
RGH | Driver pull-up resistance | IGATE = –10 mA | 5.1 | 11.2 | Ω | |
RGL | Driver pull-down resistance | IGATE = 10 mA | 4.1 | 10.5 | Ω | |
SWITCH CURRENT SENSE and ILIMIT | ||||||
VILIM(THR) | ILIM threshold PWM = LOW | VPWMx= 0 V, CHxILIM = XX | 649 | 711 | 769 | mV |
ILIM threshold PWM = HIGH | VPWMx= 5 V, CHxILIM = 11 | 228 | 253 | 277 | mV | |
VPWMx= 5 V, CHxILIM = 10 | 132 | 151 | 171 | mV | ||
VPWMx= 5 V, CHxILIM = 01 | 82 | 100.6 | 119 | mV | ||
VPWMx= 5 V, CHxILIM = 00 | 57 | 75.2 | 93 | mV | ||
tIS(BLANK) | Leading edge blanking | CHxLEB = 0 | 75 | ns | ||
CHxLEB = 1 | 150 | ns | ||||
tILIMIT(DELAY) | ISx to GATEx delay | 86 | ns | |||
PWM COMPARATOR | ||||||
DMAX | Maximum duty cycle | 90 | % | |||
VLVx-Delta | Difference between CH1 and CH2 PWM comparator offset | –17.5 | 17.5 | mV | ||
ILVx | IS level shift bias current | No slope compensation added | 40 | µA | ||
TPWM-Delta | Turn-off propagation delay from input of PWM comp. to gate output | 100 | ns | |||
TPWMDEL-Delta | Difference between CH1 and CH2 PWM comp. propagation delay | –30 | 30 | ns | ||
CURRENT SENSE AMPLIFIER (CSP, CSN) | ||||||
V(CSP-CSN)x | Current Sense REG Voltage | VCSP(CM) = 14 V, IADJDAC = 0×FF | 165.8 | 172.7 | 179.6 | mV |
VCSP(CM) = 14V, IADJDAC = 0x95 | 96.5 | 100.8 | 104.5 | mV | ||
VCSP(CM) = 14V, IADJDAC = 0×0F | 10.3 | mV | ||||
CS(BW) | Current sense unity gain bandwidth | 500 | kHz | |||
GCS | Current Sense Gain = VIADJ/V(CSP-CSN) | VCS = 150 mV, VCSP = 60 V | 14 | V/V | ||
K(OCP) | Ratio of over-current detection threshold to VIADJ | K(OCP) = V(OCP-THR)/VIADJ | 1.41 | 1.53 | 1.66 | V/V |
K(UC) | Ratio of under-current detection threshold to VIADJ | K(UC) = V(UC-THR)/VIADJ | 0.5 | V/V | ||
ICSP(BIAS) | CSP bias current | VCSP = VCSN = VPDRV = 14 V | 59 | µA | ||
ICSN(BIAS) | CSN bias current | VCSP = VCSN = VPDRV = 14 V | 59 | µA | ||
SSDAC | ||||||
DACSS-BITs | Internal DAC resolution | 8 | Bits | |||
DACSS-FS | DAC full scale voltage | 2.8 | V | |||
CALDAC | ||||||
DACCAL-BITs | Switch current sense calibration DAC | 3 | Bits | |||
DACCAL-RES | Offset-per-Bit applied to the switch current sense | 2.5 | mV | |||
FAULT FLAG ( FLTx) | ||||||
R( FLT) | Open-drain pull down resistance | 36 | Ω | |||
VIADJDAC | ||||||
DACADJ-BITs | Internal DAC resolution | 8 | Bits | |||
DACADJ-FS | DAC full scale voltage | 2.32 | 2.4 | 2.48 | V | |
ERROR AMPLIFIER (COMP) | ||||||
gM | Transconductance | HG = 0 | 122 | µA/V | ||
HG = 1 | 914 | |||||
ICOMP(SRC) | COMP source current capacity | IADJx = 0×95, V(CSP-CSN) = 0 V, HG = 0 | 129 | µA | ||
IADJx = 0×95, V(CSP-CSN) = 0 V, HG = 1 | 777 | |||||
ICOMP(SINK) | COMP sink current capacity | IADJx = 0×00, V(CSP-CSN) = 0.1 V, HG = 0 | 129 | µA | ||
IADJx = 0×00, V(CSP-CSN) = 0.1 V, HG = 1 | 783 | |||||
EA(BW) | Error amplifier bandwidth | Gain = –3 dB, HG = 0 | 5 | MHz | ||
Gain = –3 dB, HG = 1 | 1 | |||||
VCOMP(RST) | VCOMP reset voltage | 100 | mV | |||
RCOMP(DCH) | COMPx discharge FET RDSON | 248 | Ω | |||
RCOMP(DIFF) | COMP1 to COMP2 short path resistance | 300 | Ω | |||
SLOPEDAC | ||||||
DACSLP-FS | DAC full scale voltage | 0.36 | V | |||
VFB | ||||||
VFBERR | Regulation voltage error | –4 | 4 | % | ||
VFBBIAS | VFB pin pull up bias current | 200 | nA | |||
OVDAC | ||||||
VOV(THR) | OV limit threshold, 0% | CHxOVDAC = 000 | 1.2 | 1.237 | 1.27 | V |
OV limit threshold, 2.5% | CHxOVDAC = 001 | 1.268 | V | |||
OV limit threshold, 5% | CHxOVDAC = 010 | 1.299 | V | |||
OV limit threshold, 7.5% | CHxOVDAC = 011 | 1.329 | V | |||
OV limit threshold, 10% | CHxOVDAC = 100 | 1.36 | V | |||
OV limit threshold, 12.5% | CHxOVDAC = 101 | 1.391 | V | |||
OV limit threshold, 15% | CHxOVDAC = 110 | 1.422 | V | |||
OV limit threshold, 20% | CHxOVDAC = 111 | 1.483 | V | |||
IOV-HYS | OV hysteresis current | 11.5 | 20.5 | 28.5 | µA | |
UV (Output Under Voltage) | ||||||
VUV(THR) | Under voltage protection threshold | 40 | 53.2 | 67 | mV | |
tUV(BLANK) | Under voltage blanking period | 5 | µs | |||
DIGITAL INPUTs (PWMx, SYNC, LH, SSN, SCK, MOSI) | ||||||
IBIAS | Input bias current | Except PWM inputs | 1 | µA | ||
VTINPUT-FALL | Falling threshold | 0.7 | V | |||
VTINPUT-RISE | Rising threshold | 1.85 | V | |||
PWM INPUT (PWM) | ||||||
RPWM(PD) | PWM pull-down resistance | 10 | MΩ | |||
tDLY(RISE) | PWM rising to PDRV delay | CPDRV = 1 nF | 235 | ns | ||
tDLY(FALL) | PWM falling to PDRV delay | CPDRV = 1 nF | 222 | ns | ||
PFET GATE DRIVE | ||||||
VPDRV(OFF) | PDRV off-state voltage | VCSP = 14 V | 14 | V | ||
VPDRV(ON) | PDRV on-state voltage | VCSP = 14 V | 7.34 | V | ||
IPDRV(SINK) | PDRV sink current | VCSP – VPDRV = 5 V, pulsed < 100 µs | 29 | mA | ||
RPDRV | PDRV pull up resistance | VCSP – VPDRV = 0 V, pulsed < 100 µs | 83.5 | Ω | ||
SPI INTERFACE | ||||||
VOL-MISO | Output low voltage threshold | I(MISO) = 10 mA | 0.25 | V | ||
RDS-MISO | 25 | Ω | ||||
CMISO | 10 | pF | ||||
tSS-SU | SSN setup time | Falling edge of SSN to 1st SCK rising edge | 500 | ns | ||
tSS-H | SSN hold time | Falling edge of 16th SCK to SSN rising edge | 250 | ns | ||
tSS-HI | SSN high time | Time SSN must remain high between transactions | 1 | µs | ||
tSCK | SCK period | Clock period | 500 | ns | ||
DSCK | SCK duty cycle | Clock duty cycle | 40 | 60 | % | |
tMOSI-SU | MOSI setup time | MOSI valid to rising edge SCK | 125 | ns | ||
tMOSI-H | MOSI hold time | MOSI valid after rising edge SCK | 140 | ns | ||
tMISO-HIZ | MISO tristate time | Time to tristate MISO after SSN rising edge | 110 | 320 | ns | |
tMISO-HL | MISO valid high-to-low | Time to place valid "0" on MISO after falling SCK edge. | 320 | ns | ||
tMISO-LH | MISO valid low-to-high | Time to tri-state MISO after falling SCK edge. tRC is the time added by the application total capacitance and resistance. | 320+tRC | ns | ||
TZO-HL | MISO drive time high-to-low | SSN Falling Edge to MISO Falling | 320 | ns |