

# DS25BR110 3.125 Gbps LVDS Buffer with Receive Equalization

Check for Samples: DS25BR110

### **FEATURES**

- DC 3.125 Gbps Low Jitter, High Noise Immunity, Low Power Operation
- Four Levels of Receive Equalization Reduce ISI Jitter
- On-Chip 100Ω Input and Output Termination Minimizes Insertion and Return Losses, Reduces Component Count, and Minimizes Board Space
- 7 kV ESD on LVDS I/O Pins Protects Adjoining Components
- Small 3 mm x 3 mm 8-WSON Space Saving Package

#### **APPLICATIONS**

- Clock and Data Buffering
- Metallic Cable Equalization
- FR-4 Equalization

#### DESCRIPTION

The DS25BR110 is a single channel 3.125 Gbps LVDS buffer optimized for high-speed signal transmission over lossy FR-4 printed circuit board backplanes and balanced metallic cables. A fully differential signal path ensures exceptional signal integrity and noise immunity.

The DS25BR110 features four levels of receive equalization (EQ), making it ideal for use as a receiver device. Other LVDS devices with similar IO characteristics include the following products. The DS25BR120 features four levels of pre-emphasis for use as an optimized driver device, while the DS25BR100 features both pre-emphasis and equalization for use as an optimized repeater device. The DS25BR150 is a buffer/repeater with the lowest power consumption and does not feature transmit pre-emphasis nor receive equalization.

Wide input common mode range allows the receiver to accept signals with LVDS, CML and LVPECL levels; the output levels are LVDS. A very small package footprint requires minimal space on the board while the flow-through pinout allows easy board layout. The differential inputs and outputs are internally terminated with a  $100\Omega$  resistor to lower device input and output return losses, reduce component count, and further minimize board space.

## **Typical Application**



W

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## **Block Diagram**



# Pin Diagram



## **Pin Descriptions**

| I    | Pin    | T      | Description                       |  |  |  |  |
|------|--------|--------|-----------------------------------|--|--|--|--|
| Name | Number | Туре   | Description                       |  |  |  |  |
| EQ0  | 1      | Input  | Equalizer select pin.             |  |  |  |  |
| IN+  | 2      | Input  | Non-inverting LVDS input pin.     |  |  |  |  |
| IN-  | 3      | Input  | Inverting LVDS input pin.         |  |  |  |  |
| EQ1  | 4      | Input  | Equalizer select pin.             |  |  |  |  |
| NC   | 5      | NA     | "NO CONNECT" pin.                 |  |  |  |  |
| OUT- | 6      | Output | Inverting LVDS output pin.        |  |  |  |  |
| OUT+ | 7      | Output | Non-inverting LVDS Output pin.    |  |  |  |  |
| VCC  | 8      | Power  | Power supply pin.                 |  |  |  |  |
| GND  | DAP    | Power  | Ground pad (DAP - die attach pad) |  |  |  |  |

# Control Pins (EQ0 and EQ1) Truth Tables

| EQ1 | EQ0 | Equalization Level                |
|-----|-----|-----------------------------------|
| 0   | 0   | Off                               |
| 0   | 1   | Low (Approx. 4 dB at 1.56 GHz)    |
| 1   | 0   | Medium (Approx. 8 dB at 1.56 GHz) |
| 1   | 1   | High (Approx. 16 dB at 1.56 GHz)  |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

www.ti.com

# Absolute Maximum Ratings(1)(2)

| Supply Voltage (V <sub>CC</sub> )         |                         | -0.3V to +4V                      |  |  |
|-------------------------------------------|-------------------------|-----------------------------------|--|--|
| LVCMOS Input Voltage (EQ0, EQ1)           |                         | $-0.3V$ to $(V_{CC} + 0.3V)$      |  |  |
| LVDS Input Voltage (IN+, IN-)             |                         | -0.3V to +4V                      |  |  |
| Differential Input Voltage  VID           |                         | 1.0V                              |  |  |
| LVDS Output Voltage (OUT+, OUT-)          |                         | -0.3V to (V <sub>CC</sub> + 0.3V) |  |  |
| LVDS Differential Output Voltage ((OUT+)  | - (OUT-))               | 0V to 1.0V                        |  |  |
| LVDS Output Short Circuit Current Duratio | n                       | 5 ms                              |  |  |
| Junction Temperature                      |                         | +150°C                            |  |  |
| Storage Temperature Range                 |                         | −65°C to +150°C                   |  |  |
| Lead Temperature Range                    | Soldering (4 sec.)      | +260°C                            |  |  |
| Maximum Package Power Dissipation at      | NGQ0008A Package        | 2.08W                             |  |  |
| 25°C                                      | Derate NGQ0008A Package | 16.7 mW/°C above +25°C            |  |  |
| Package Thermal Resistance                | $\theta_{JA}$           | +60.0°C/W                         |  |  |
|                                           | $\theta_{JC}$           | +12.3°C/W                         |  |  |
|                                           | HBM <sup>(3)</sup>      | ≥7 kV                             |  |  |
| ESD Susceptibility                        | MM <sup>(4)</sup>       | ≥250V                             |  |  |
|                                           | CDM <sup>(5)</sup>      | ≥1250V                            |  |  |

<sup>(1) &</sup>quot;Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions.

- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (3) Human Body Model, applicable std. JESD22-A114C
- (4) Machine Model, applicable std. JESD22-A115-A
- (5) Field Induced Charge Device Model, applicable std. JESD22-C101-C

## **Recommended Operating Conditions**

|                                                        | Min | Тур | Max | Units |
|--------------------------------------------------------|-----|-----|-----|-------|
| Supply Voltage (V <sub>CC</sub> )                      | 3.0 | 3.3 | 3.6 | V     |
| Receiver Differential Input Voltage (V <sub>ID</sub> ) |     |     | 1.0 | ٧     |
| Operating Free Air Temperature (T <sub>A</sub> )       | -40 | +25 | +85 | °C    |



#### **DC Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)(3)

|                  | Parameter                                                              | Test Conditions                                                  | Min  | Тур  | Max                    | Units |
|------------------|------------------------------------------------------------------------|------------------------------------------------------------------|------|------|------------------------|-------|
| LVCMC            | OS INPUT DC SPECIFICATIONS (EQ0, EQ1)                                  |                                                                  |      | •    |                        |       |
| V <sub>IH</sub>  | High Level Input Voltage                                               |                                                                  | 2.0  |      | V <sub>CC</sub>        | V     |
| $V_{IL}$         | Low Level Input Voltage                                                |                                                                  | GND  |      | 0.8                    | V     |
| I <sub>IH</sub>  | High Level Input Current                                               | V <sub>IN</sub> = 3.6V<br>V <sub>CC</sub> = 3.6V                 |      | 0    | ±10                    | μA    |
| I <sub>IL</sub>  | Low Level Input Current                                                | $V_{IN} = GND$<br>$V_{CC} = 3.6V$                                |      | 0    | ±10                    | μΑ    |
| $V_{CL}$         | Input Clamp Voltage                                                    | $I_{CL} = -18 \text{ mA}, V_{CC} = 0V$                           |      | -0.9 | -1.5                   | V     |
| LVDS             | OUTPUT DC SPECIFICATIONS (OUT+, OUT-)                                  | •                                                                | •    |      | •                      |       |
| V <sub>OD</sub>  | Differential Output Voltage                                            |                                                                  | 250  | 350  | 450                    | mV    |
| $\Delta V_{OD}$  | Change in Magnitude of V <sub>OD</sub> for Complimentary Output States | $R_L = 100\Omega$                                                | -35  |      | 35                     | mV    |
| Vos              | Offset Voltage                                                         |                                                                  | 1.05 | 1.2  | 1.375                  | V     |
| ΔV <sub>OS</sub> | Change in Magnitude of V <sub>OS</sub> for Complimentary Output States | $R_L = 100\Omega$                                                | -35  |      | 35                     | mV    |
| los              | Output Short Circuit Current <sup>(4)</sup>                            | OUT to GND                                                       |      | -35  | -55                    | mA    |
|                  |                                                                        | OUT to V <sub>CC</sub>                                           |      | 7    | 55                     | mA    |
| C <sub>OUT</sub> | Output Capacitance                                                     | Any LVDS Output Pin to GND                                       |      | 1.2  |                        | pF    |
| R <sub>OUT</sub> | Output Termination Resistor                                            | Between OUT+ and OUT-                                            |      | 100  |                        | Ω     |
| LVDS I           | NPUT DC SPECIFICATIONS (IN+, IN-)                                      |                                                                  |      |      |                        |       |
| $V_{\text{ID}}$  | Input Differential Voltage                                             |                                                                  | 0    |      | 1                      | V     |
| $V_{TH}$         | Differential Input High Threshold                                      | $V_{CM} = +0.05V \text{ or } V_{CC}-0.05V$                       |      | 0    | +100                   | mV    |
| $V_{TL}$         | Differential Input Low Threshold                                       |                                                                  | -100 | 0    |                        | mV    |
| $V_{CMR}$        | Common Mode Voltage Range                                              | V <sub>ID</sub> = 100 mV                                         | 0.05 |      | V <sub>CC</sub> - 0.05 | V     |
| I <sub>IN</sub>  | Input Current                                                          | $V_{IN} = 3.6V \text{ or } 0V$<br>$V_{CC} = 3.6V \text{ or } 0V$ |      | ±1   | ±10                    | μA    |
| C <sub>IN</sub>  | Input Capacitance                                                      | Any LVDS Input Pin to GND                                        |      | 1.7  |                        | pF    |
| R <sub>IN</sub>  | Input Termination Resistor                                             | Between IN+ and IN-                                              |      | 100  |                        | Ω     |
| SUPPL            | Y CURRENT                                                              |                                                                  |      |      |                        |       |
| I <sub>CC</sub>  | Supply Current                                                         | EQ0 = 0, EQ1 = 0                                                 |      | 35   | 43                     | mA    |

<sup>(1)</sup> The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or notes. Typical specifications are estimations only and are not ensured

<sup>(2)</sup> Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground except V<sub>OD</sub> and ΔV<sub>OD</sub>.

<sup>(3)</sup> Typical values represent most likely parametric norms for V<sub>CC</sub> = +3.3V and T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not ensured

<sup>(4)</sup> Output short circuit current (I<sub>OS</sub>) is specified as magnitude only, minus sign indicates direction only.



## AC Electrical Characteristics(1)

Over recommended operating supply and temperature ranges unless otherwise specified. (2)(3)

|                   | Parameter                                                         | Test Cor                                                    | nditions   | Min | Тур  | Max  | Units             |
|-------------------|-------------------------------------------------------------------|-------------------------------------------------------------|------------|-----|------|------|-------------------|
| LVDS              | OUTPUT AC SPECIFICATIONS (OUT+, OUT-)                             |                                                             |            |     |      |      |                   |
| t <sub>PHLD</sub> | Differential Propagation Delay High to Low                        | D 1000                                                      |            |     | 350  | 465  | ps                |
| t <sub>PLHD</sub> | Differential Propagation Delay Low to High                        | $R_L = 100\Omega$                                           |            |     | 350  | 465  | ps                |
| t <sub>SKD1</sub> | Pulse Skew  t <sub>PLHD</sub> - t <sub>PHLD</sub>   (4)           |                                                             |            |     | 45   | 100  | ps                |
| t <sub>SKD2</sub> | Part to Part Skew <sup>(5)</sup>                                  |                                                             |            |     | 45   | 150  | ps                |
| t <sub>LHT</sub>  | Rise Time                                                         | B = 1000                                                    |            |     | 80   | 150  | ps                |
| t <sub>HLT</sub>  | Fall Time                                                         | $R_L = 100\Omega$                                           |            |     | 80   | 150  | ps                |
| JITTEF            | R PERFORMANCE WITH EQ = OFF                                       |                                                             |            |     |      |      |                   |
| t <sub>RJ1A</sub> |                                                                   | $V_{ID} = 350 \text{ mV}$                                   | 2.5 Gbps   |     | 0.5  | 1    | ps                |
| t <sub>RJ2A</sub> | Random Jitter (RMS Value) No Test Channels (6)                    | V <sub>CM</sub> = 1.2V<br>Clock (RZ)<br>EQ0 = 0, EQ1 = 0    | 3.125 Gbps |     | 0.5  | 1    | ps                |
| t <sub>DJ1A</sub> |                                                                   | $V_{ID} = 350 \text{ mV}$                                   | 2.5 Gbps   |     | 11   | 40   | ps                |
| t <sub>DJ2A</sub> | Deterministic Jitter (Peak to Peak) No Test Channels (7)          | V <sub>CM</sub> = 1.2V<br>K28.5 (NRZ)<br>EQ0 = 0, EQ1 = 0   | 3.125 Gbps |     | 11   | 47   | ps                |
| t <sub>TJ1A</sub> |                                                                   | V <sub>ID</sub> = 350 mV                                    | 2.5 Gbps   |     | 0.05 | 0.16 | UI <sub>P-P</sub> |
| t <sub>TJ2A</sub> | Total Jitter (Peak to Peak) No Test Channels (8)                  | V <sub>CM</sub> = 1.2V<br>PRBS-23 (NRZ)<br>EQ0 = 0, EQ1 = 0 | 3.125 Gbps |     | 0.08 | 0.20 | UI <sub>P-P</sub> |
| JITTER            | R PERFORMANCE WITH EQ = LOW (Figure 5 and                         | d Figure 6)                                                 | •          |     |      |      |                   |
| t <sub>RJ1B</sub> |                                                                   | V <sub>ID</sub> = 350 mV                                    | 2.5 Gbps   |     | 0.5  | 1    | ps                |
| t <sub>RJ2B</sub> | Random Jitter (RMS Value) Test Channel D <sup>(6)</sup>           | V <sub>CM</sub> = 1.2V<br>Clock (RZ)<br>EQ0 = 1, EQ1 = 0    | 3.125 Gbps |     | 0.5  | 1    | ps                |
| t <sub>DJ1B</sub> |                                                                   | V <sub>ID</sub> = 350 mV                                    | 2.5 Gbps   |     | 1    | 16   | ps                |
| t <sub>DJ2B</sub> | Deterministic Jitter (Peak to Peak) Test Channel D <sup>(7)</sup> | V <sub>CM</sub> = 1.2V<br>K28.5 (NRZ)<br>EQ0 = 1, EQ1 = 0   | 3.125 Gbps |     | 11   | 31   | ps                |
| t <sub>TJ1B</sub> |                                                                   | V <sub>ID</sub> = 350 mV                                    | 2.5 Gbps   |     | 0.03 | 0.09 | UI <sub>P-P</sub> |
| t <sub>TJ2B</sub> | Total Jitter (Peak to Peak) Test Channel D <sup>(8)</sup>         | $V_{CM} = 1.2V$<br>PRBS-23 (NRZ)<br>EQ0 = 1, EQ1 = 0        | 3.125 Gbps |     | 0.06 | 0.14 | UI <sub>P-P</sub> |
| JITTER            | R PERFORMANCE WITH EQ = MEDIUM (Figure 5                          | and Figure 6)                                               |            |     |      |      |                   |
| t <sub>RJ1C</sub> |                                                                   | $V_{ID} = 350 \text{ mV}$                                   | 2.5 Gbps   |     | 0.5  | 1    | ps                |
| t <sub>RJ2C</sub> | Random Jitter (RMS Value) Test Channel E <sup>(6)</sup>           | V <sub>CM</sub> = 1.2V<br>Clock (RZ)<br>EQ0 = 0, EQ1 = 1    | 3.125 Gbps |     | 0.5  | 1    | ps                |
| t <sub>DJ1C</sub> |                                                                   | V <sub>ID</sub> = 350 mV                                    | 2.5 Gbps   |     | 10   | 29   | ps                |
| t <sub>DJ2C</sub> | Deterministic Jitter (Peak to Peak) Test Channel E <sup>(7)</sup> | V <sub>CM</sub> = 1.2V<br>K28.5 (NRZ)<br>EQ0 = 0, EQ1 = 1   | 3.125 Gbps |     | 27   | 43   | ps                |

- Specification is ensured by characterization and is not tested in production.
- (2) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or notes. Typical specifications are estimations only and are not ensured
- (3) Typical values represent most likely parametric norms for  $V_{CC} = +3.3V$  and  $T_A = +25^{\circ}C$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured
- (4) t<sub>SKD1</sub>, |t<sub>PLHD</sub> t<sub>PHLD</sub>|, is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel.
- (5)  $\check{t}_{SKD2}$ , Part to Part Skew, is defined as the difference between the minimum and maximum specified differential propagation delays. This specification applies to devices at the same V<sub>CC</sub> and within 5°C of each other within the operating temperature range.
- Measured on a clock edge with a histogram and an accumulation of 1500 histogram hits. Input stimulus jitter is subtracted geometrically.

Product Folder Links: DS25BR110

- Tested with a combination of the 1100000101 (K28.5+ character) and 0011111010 (K28.5- character) patterns. Input stimulus jitter is subtracted algebraically.
- Measured on an eye diagram with a histogram and an accumulation of 3500 histogram hits. Input stimulus jitter is subtracted.



# AC Electrical Characteristics<sup>(1)</sup> (continued)

Over recommended operating supply and temperature ranges unless otherwise specified. (2)(3)

|                   | Total Jitter (Peak to Peak) Test Channel E <sup>(8)</sup> TTER PERFORMANCE WITH EQ = HIGH (Figure  J1D  Random Jitter (RMS Value) | Test Cor                                                    | nditions   | Min | Тур  | Max  | Units             |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------|-----|------|------|-------------------|
| t <sub>TJ1C</sub> |                                                                                                                                   | V <sub>ID</sub> = 350 mV 2.5 Gbps                           |            |     | 0.07 | 0.12 | UI <sub>P-P</sub> |
| t <sub>TJ2C</sub> | Total Jitter (Peak to Peak) Test Channel E <sup>(8)</sup>                                                                         | V <sub>CM</sub> = 1.2V<br>PRBS-23 (NRZ)<br>EQ0 = 0, EQ1 = 1 | 3.125 Gbps |     | 0.12 | 0.17 | UI <sub>P-P</sub> |
| JITTER            | PERFORMANCE WITH EQ = HIGH (Figure 5 a                                                                                            | and Figure 6)                                               |            |     |      |      |                   |
| t <sub>RJ1D</sub> |                                                                                                                                   | V <sub>ID</sub> = 350 mV                                    | 2.5 Gbps   |     | 1.6  | 2.1  | ps                |
| t <sub>RJ2D</sub> | Random Jitter (RMS Value) Test Channel F <sup>(6)</sup>                                                                           | V <sub>CM</sub> = 1.2V<br>Clock (RZ)<br>EQ0 = 1, EQ1 = 1    | 3.125 Gbps |     | 1.7  | 2.3  | ps                |
| t <sub>DJ1D</sub> |                                                                                                                                   | V <sub>ID</sub> = 350 mV                                    | 2.5 Gbps   |     | 30   | 45   | ps                |
| t <sub>DJ2D</sub> | Deterministic Jitter (Peak to Peak) Test Channel F <sup>(7)</sup>                                                                 | V <sub>CM</sub> = 1.2V<br>K28.5 (NRZ)<br>EQ0 = 1, EQ1 = 1   | 3.125 Gbps |     | 43   | 59   | ps                |
| t <sub>TJ1D</sub> |                                                                                                                                   | V <sub>ID</sub> = 350 mV                                    | 2.5 Gbps   |     | 0.14 | 0.27 | UI <sub>P-P</sub> |
| t <sub>TJ2D</sub> | Total Jitter (Peak to Peak) Test Channel F <sup>(8)</sup>                                                                         | V <sub>CM</sub> = 1.2V<br>PRBS-23 (NRZ)<br>EQ0 = 1, EQ1 = 1 | 3.125 Gbps |     | 0.19 | 0.28 | UI <sub>P-P</sub> |



### DC TEST CIRCUITS



Figure 1. Differential Driver DC Test Circuit

# **AC Test Circuits and Timing Diagrams**



Figure 2. Differential Driver AC Test Circuit



Figure 3. Propagation Delay Timing Diagram



Figure 4. LVDS Output Transition Times

# **Equalization Test Circuits**



Figure 5. Equalization Performance Test Circuit

Copyright © 2007–2013, Texas Instruments Incorporated





Figure 6. Test Channel Description

### **Test Channel Loss Characteristics**

The test channel was fabricated with Polyclad PCL-FR-370-Laminate/PCL-FRP-370 Prepreg materials (Dielectric constant of 3.7 and Loss Tangent of 0.02). The edge coupled differential striplines have the following geometries: Trace Width (W) = 5 mils, Gap (S) = 5 mils, Height (B) = 16 mils.

| Test Channel | Length   | Insertion Loss (dB) |         |          |          |          |          |  |  |  |  |
|--------------|----------|---------------------|---------|----------|----------|----------|----------|--|--|--|--|
| rest Channel | (inches) | 500 MHz             | 750 MHz | 1000 MHz | 1250 MHz | 1500 MHz | 1560 MHz |  |  |  |  |
| А            | 10       | -1.2                | -1.7    | -2.0     | -2.4     | -2.7     | -2.8     |  |  |  |  |
| В            | 20       | -2.6                | -3.5    | -4.1     | -4.8     | -5.5     | -5.6     |  |  |  |  |
| С            | 30       | -4.3                | -5.7    | -7.0     | -8.2     | -9.4     | -9.7     |  |  |  |  |
| D            | 15       | -1.6                | -2.2    | -2.7     | -3.2     | -3.7     | -3.8     |  |  |  |  |
| E            | 30       | -3.4                | -4.5    | -5.6     | -6.6     | -7.7     | -7.9     |  |  |  |  |
| F            | 60       | -7.8                | -10.3   | -12.4    | -14.5    | -16.6    | -17.0    |  |  |  |  |

## **Device Operation**

#### INPUT INTERFACING

The DS25BR110 accepts differential signals and allows simple AC or DC coupling. With a wide common mode range, the DS25BR110 can be DC-coupled with all common differential drivers (i.e., LVPECL, LVDS, CML). The following three figures illustrate typical DC-coupled interface to common differential drivers. Note that the DS25BR110 inputs are internally terminated with a  $100\Omega$  resistor.



Figure 7. Typical LVDS Driver DC-Coupled Interface to DS25BR110 Input





Figure 8. Typical CML Driver DC-Coupled Interface to DS25BR110 Input



Figure 9. Typical LVPECL Driver DC-Coupled Interface to DS25BR110 Input

#### **OUTPUT INTERFACING**

The DS25BR110 outputs signals compliant to the LVDS standard. It can be DC-coupled to most common differential receivers. The following figure illustrates typical DC-coupled interface to common differential receivers and assumes that the receivers have high impedance inputs. While most differential receivers have a common mode input range that can accommodate LVDS compliant signals, it is recommended to check the respective receiver's datasheet prior to implementing the suggested interface implementation.



Figure 10. Typical DS25BR110 Output DC-Coupled Interface to an LVDS, CML or LVPECL Receiver

Submit Documentation Feedback

Product Folder Links: DS25BR110



## **Typical Performance**



Figure 11. Maximum Data Rate as a Function of CAT5e (Belden 1700A) Length



Figure 13. Maximum Data Rate as a Function of CAT5e (Belden 1700A) Length DS25BR120 Used as a Driver DS25BR110 Used as a Receiver



Figure 15. Maximum Data Rate as a Function of CAT5e (Belden 1700A) Length
DS25BR120 Used as a Driver
DS25BR110 Used as a Receiver



Figure 12. Maximum Data Rate as a Function of CAT5e (Belden 1700A) Length



Figure 14. Maximum Data Rate as a Function of CAT7 (Siemon Tera) Length



Figure 16. Maximum Data Rate as a Function of CAT7 (Slemon Tera) Length



## **Typical Performance (continued)**



Figure 17. A 2.5 Gbps NRZ PRBS-7 After 70" Differential FR-4 Stripline V:100 mV / DIV, H:75 ps / DIV



Figure 19. A 3.125 Gbps NRZ PRBS-7 After 70" Differential FR-4 Stripline V:100 mV / DIV, H:50 ps / DIV



Figure 21. Total Jitter as a Function of Data Rate



Figure 18. An Equalized 2.5 Gbps NRZ PRBS-7 After 70"
Differential FR-4 Stripline
V:100 mV / DIV, H:75 ps / DIV



Figure 20. An Equalized 3.125 Gbps NRZ PRBS-7 After 70"
Differential FR-4 Stripline
V:100 mV / DIV, H:50 ps / DIV



Figure 22. Total Jitter as a Function of Data Rate



## **Typical Performance (continued)**



Figure 23. Total Jitter as a Function of Data Rate



DIFFERENTIAL INPUT VOLTAGE (V)
Figure 25. Total Jitter as a Function of Input Amplitude



Figure 27. Total Jitter as a Function of Input Amplitude



Figure 24. Total Jitter as a Function of Data Rate



Figure 26. Total Jitter as a Function of Input Amplitude



Figure 28. Total Jitter as a Function of Input Amplitude





# **REVISION HISTORY**

| Cł | hanges from Revision D (April 2013) to Revision E  | Pa | ge |
|----|----------------------------------------------------|----|----|
| •  | Changed layout of National Data Sheet to TI format |    | 12 |



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device   | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| DS25BR110TSD/NOPB  | ACTIVE     | WSON         | NGQ                | 8    | 1000           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 85    | 2R110                   | Samples |
| DS25BR110TSDX/NOPB | ACTIVE     | WSON         | NGQ                | 8    | 4500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 85    | 2R110                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

www.ti.com 13-May-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS25BR110TSD/NOPB  | WSON            | NGQ                | 8 | 1000 | 178.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| DS25BR110TSDX/NOPB | WSON            | NGQ                | 8 | 4500 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |



www.ti.com 13-May-2024



## \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS25BR110TSD/NOPB  | WSON         | NGQ             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| DS25BR110TSDX/NOPB | WSON         | NGQ             | 8    | 4500 | 356.0       | 356.0      | 36.0        |



PLASTIC SMALL OUTLINE - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated