SN65LBC175, SN75LBC175 SLLS171H - OCTOBER 1993 - REVISED NOVEMBER 2023 # SN65LBC175, SN75LBC175 Quadruple Low-Power Differential Line Receivers #### 1 Features - Meets or exceeds the EIA standards RS-422-A, RS-423-A, RS-485, and CCITT recommendation - Designed to operate with pulse durations as short as 20 ns - Designed for multipoint transmission on long bus lines in noisy environments - Input sensitivity: ±200 mV - Low-power consumption: 20 mA maximum - Open-circuit fail-safe design - Common-mode input voltage range of -7 V to 12 V - Pin compatible with SN75175 and LTC489 ## 2 Applications - Factory automation - ATM and cash counters - Smart grid - AC and servo motor drives ## 3 Description The SN65LBC175 and SN75LBC175 are monolithic, quadruple, differential line receivers with 3-state outputs designed to meet the requirements of the EIA standards RS-422-A, RS-423-A, RS-485, and CCITT Recommendation V.11. The devices are optimized for balanced multipoint bus transmission at data rates up to and exceeding 10 million bits per second. The receivers are enabled in pairs, with an active-high enable input. Each differential receiver input features high impedance, hysteresis for increased noise immunity, and sensitivity of ±200 mV over a commonmode input voltage range of 12 V to -7 V. The failsafe design ensures that when the inputs are opencircuited, the outputs are always high. Both devices are designed using the TI proprietary LinBiCMOS™ technology allowing low power consumption, high switching speeds, and robustness. These devices offer optimum performance when used with the SN75LBC172 or SN75LBC174 quadruple line drivers. The SN65LBC175 is available in the 16-pin DIP (N), small-outline package (D), and the wide small-outline package (DW). The SN75LBC175 is available in the 16-pin DIP (N) and the small-outline package (D). The SN65LBC175 is characterized over industrial temperature range of -40°C to 85°C. The SN75LBC175 is characterized for operation over the commercial temperature range of 0°C to 70°C. #### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | | | |--------------------------|------------------------|-----------------------------|--|--| | | D (SOIC, 16) | 9.9 mm × 6 mm | | | | SN65LBC175<br>SN75LBC175 | DW (SOIC, 16) | 10.3 mm × 10.3 mm | | | | | N (PDIP, 16) | 19.3 mm × 9.4 mm | | | - For more information see Section 10. (1) - (2) The package size (length × width) is a nominal value and includes pins, where applicable. Logic Diagram (Positive Logic) <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## **Table of Contents** | 1 Features | 1 | 6 Parameter Measurement Information | 9 | |--------------------------------------|-----|-----------------------------------------------------|----| | 2 Applications | 1 | 7 Detailed Description | 10 | | 3 Description | 1 | 7.1 Device Functional Modes | 10 | | 4 Pin Configuration and Functions | 3 | 8 Device and Documentation Support | 11 | | 5 Specifications | . 4 | 8.1 Receiving Notification of Documentation Updates | 11 | | 5.1 Absolute Maximum Ratings | . 4 | 8.2 Support Resources | 11 | | 5.2 ESD Ratings | | 8.3 Trademarks | 11 | | 5.3 Dissipation Rating Table | . 4 | 8.4 Electrostatic Discharge Caution | 11 | | 5.4 Thermal Information | 5 | 8.5 Glossary | 11 | | 5.5 Recommended Operating Conditions | 5 | 9 Revision History | 11 | | 5.6 Electrical Characteristics | 6 | 10 Mechanical, Packaging, and Orderable | | | 5.7 Switching Characteristics | 6 | Information | 11 | | 5.8 Typical Characteristics | 7 | | | # **4 Pin Configuration and Functions** Figure 4-1. D, DW, or N Package (Top View) **Table 4-1. Pin Functions** | PIN | | TYPE(1) | DESCRIPTION | | | | | |-----------------|-----|---------|--------------------------------------------|--|--|--|--| | NAME | NO. | ITPE | DESCRIPTION | | | | | | 1B | 1 | I | Channel 1 Inverting Differential Input | | | | | | 1A | 2 | ı | Channel 1 Non-Inverting Differential Input | | | | | | 1Y | 3 | 0 | Channel 1 Output | | | | | | 1,2 EN | 4 | ı | nel 1 and 2 Active High Enable | | | | | | 2Y | 5 | 0 | Channel 2 Output | | | | | | 2A | 6 | ı | Channel 2 Non-Inverting Differential Input | | | | | | 2B | 7 | I | Channel 2 Inverting Differential Input | | | | | | GND | 8 | GND | Device Ground | | | | | | 3B | 9 | ı | Channel 3 Inverting Differential Input | | | | | | 3A | 10 | 1 | Channel 3 Non-Inverting Differential Input | | | | | | 3Y | 11 | 0 | Channel 3 Output | | | | | | 3,4 EN | 12 | I | Channel 3 and 4 Active High Enable | | | | | | 4Y | 13 | 0 | Channel 4 Output | | | | | | 4A | 14 | I | Channel 4 Non-Inverting Differential Input | | | | | | 4B | 15 | I | Channel 4 Inverting Differential Input | | | | | | V <sub>CC</sub> | 16 | POW | Device Supply | | | | | <sup>(1)</sup> Signal Types: I = Input, O = Output, I/O = Input or Output. ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | | |---------------------------------------|----------------------------------|-----------------|------------------------------|-----------------------|------|--| | V <sub>CC</sub> (see <sup>(2)</sup> ) | Supply voltage range | | -0.3 | 7 | V | | | VI | Input voltage | (A or B inputs) | | ±25 | V | | | V <sub>ID</sub> (see <sup>(3)</sup> ) | Differential input voltage | | | ±25 | V | | | | Voltage range at Y, 1/2EN, 3/4EN | | -0.3 | V <sub>CC</sub> + 0.5 | V | | | | Continuous total dissipation | | See Dissipation Rating Table | | | | | т | Operating free-air temperature | SN65LBC175 | -40 | 85 | °C | | | I A | range: | SN75LBC175 | 0 | 70 | °C | | | T <sub>stg</sub> | Storage temperature range | • | -65 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 5.2 ESD Ratings | | | | VALUE | UNIT | |---------|-------------------------|-----------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000 | | | V (ESD) | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1500 | V | | | | Machine Model (MM) | ±200 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. over operating free-air temperature range (unless otherwise noted) ### **5.3 Dissipation Rating Table** | PACKAGE | T <sub>A</sub> ≤ 25°C POWER<br>RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C POWER<br>RATING | T <sub>A</sub> = 85°C POWER<br>RATING | |---------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------| | D | 1100 mW | 8.7 mW/°C | 709 mW | 578 mW | | DW | 1200 mW | 9.6 mW/°C | 770 mW | 625 mW | | N | 1150 mW | 9.2 mW/°C | 736 mW | 598 mW | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated <sup>(2)</sup> All voltage values are with respect to GND. <sup>(3)</sup> Differential input voltage is measured at the noninverting input with respect to the corresponding inverting input. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **5.4 Thermal Information** | | THERMAL METRIC(1) | SOIC (D) | SOIC (DW) | PDIP (N) | UNIT | |-----------------------|----------------------------------------------|----------|-----------|----------|------| | | THERMAL METRIC | 16 Pins | 16 Pins | 16 Pins | ONII | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 84.6 | 71.1 | 60.6 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 43.5 | 37.4 | 48.1 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 43.2 | 36.8 | 40.6 | °C/W | | Ψ лт | Junction-to-top characterization parameter | 10.4 | 13.3 | 27.5 | °C/W | | Ψ ЈВ | Junction-to-board characterization parameter | 42.8 | 36.4 | 40.3 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application ## 5.5 Recommended Operating Conditions | | | MIN | NOM | MAX | UNIT | |-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------| | Supply voltage, V <sub>CC</sub> | | 4.75 | 5 | 5.25 | V | | Common-mode input voltage, V <sub>IC</sub> | | -7 | | 12 | V | | Differential input voltage, V <sub>ID</sub> | | | | ±6 | V | | High-level input voltage, V <sub>IH</sub> | CNI inpute | 2 | | | V | | Low-level input voltage, V <sub>IL</sub> | EN Inputs | | | 0.8 | V | | High-level output current, I <sub>OH</sub> | | | | -8 | mA | | Low-level output current, I <sub>OL</sub> | | | | 8 | mA | | Operating free air temperature T | SN65LBC175 | -40 | | 85 | °C | | Operating nee-all temperature, 1 <sub>A</sub> | de input voltage, $V_{IC}$ —7 12 out voltage, $V_{ID}$ —2 ut voltage, $V_{IH}$ —8 out current, $I_{OH}$ —8 e-air temperature, $T_{A}$ —8 $SN65LBC175$ —40 85 | 70 | | | | ### 5.6 Electrical Characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETE | R | TE | ST CONDITION | ONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-------------------|------------------------------|------------------------------|--------------------------------------------|-------------------------|---------------------|------|--------------------|------|------| | V <sub>IT</sub> + | Positive-goi<br>threshold vo | 0 . | I <sub>O</sub> = -8 mA | | | 0.2 | | | V | | V <sub>IT</sub> - | Negative-go<br>threshold vo | | I <sub>O</sub> = 8 mA | | | -0.2 | | | V | | V <sub>hys</sub> | Hysteresis v | ∕oltage (V <sub>IT</sub> + − | | | | | 45 | | mV | | V <sub>IK</sub> | Enable inpu<br>voltage | t clamp | I <sub>I</sub> = −18 mA | | | | -0.9 | -1.5 | V | | V <sub>OH</sub> | High-level o | utput voltage | V <sub>ID</sub> = 200<br>mV, | I <sub>OH</sub> = -8 mA | | 3.5 | 4.5 | | V | | V <sub>OL</sub> | Low-level or | Low-level output voltage | | I <sub>OL</sub> = 8 mA | | | 0.3 | 0.5 | V | | I <sub>OZ</sub> | High-imped | | V <sub>O</sub> = 0 V to V <sub>CC</sub> | | | | | ±20 | μΑ | | | Bus input | | V <sub>IH</sub> = 12 V, | V <sub>CC</sub> = 5 V, | Other inputs at 0 V | 0.7 | | 1 | | | | | A or B inputs | V <sub>IH</sub> = 12 V, | V <sub>CC</sub> = 0 V, | Other inputs at 0 V | 0.8 | | 1 | A | | l <sub>l</sub> | current | | V <sub>IH</sub> = -7 V, | V <sub>CC</sub> = 5 V, | Other inputs at 0 V | -0.5 | | -0.8 | mA | | l | | | V <sub>IH</sub> = -7 V, | V <sub>CC</sub> = 0 V, | Other inputs at 0 V | -0.4 | | -0.8 | | | I <sub>IH</sub> | High-level e | nable input | V <sub>IH</sub> = 5 V | | | | | ±20 | μΑ | | I <sub>IL</sub> | Low-level er | nable input | V <sub>IL</sub> = 0 V | | | | -20 | μΑ | | | Ios | Short-circuit | t output current | V <sub>O</sub> = 0 | | -80 | | -120 | mA | | | I <sub>CC</sub> | Supply curre | ent | Outputs $I_O = 0$ , $V_{ID} = 5 \text{ V}$ | | | 11 | 20 | mA | | | ı | | | Outputs disa | bled | | | 0.9 | 1.4 | | <sup>(1)</sup> All typical values are at $V_{CC}$ = 5 V and $T_A$ = 25°C. ## **5.7 Switching Characteristics** $V_{CC} = 5 \text{ V}, C_L = 15 \text{ pF}, T_A = 25^{\circ}\text{C}$ | | PARAMETER | TEST CONDITIONS | MIN TYP† | MAX | UNIT | |--------------------|-----------------------------------------------------|----------------------------------------------|----------|-----|------| | t <sub>PHL</sub> | Propagation delay time, high- to low-level output | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V},$ | 11 22 | 30 | ns | | t <sub>PLH</sub> | Propagation delay time, low- to high-level output | See Figure 6-1 | 11 22 | 30 | ns | | t <sub>PZH</sub> | Output enable time to high level | See Figure 6-2 | 17 | 30 | ns | | t <sub>PZL</sub> | Output enable time to low level | See Figure 6-3 | 18 | 30 | ns | | t <sub>PHZ</sub> | Output disable time from high level | See Figure 6-2 | 30 | 40 | ns | | t <sub>PLZ</sub> | Output disable time from low level | See Figure 6-3 | 23 | 30 | ns | | t <sub>sk(p)</sub> | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub> ) | See Figure 6-2 | 4 | 6 | ns | | t <sub>t</sub> | Transition time | See Figure 6-1 | 3 | 10 | ns | ## 5.8 Typical Characteristics Figure 5-1. Output Voltage vs Differential Input Voltage Figure 5-3. Low-level Output Voltage vs Low-level Output Current Figure 5-2. High-level Output Voltage vs High-level Output Current Figure 5-4. Average Supply Current vs Frequency ## **5.8 Typical Characteristics (continued)** Figure 5-5. Input Current vs Input Voltage (Complementary Input at 0 v) Figure 5-6. Propagation Delay Time vs Free-air Temperature ### **6 Parameter Measurement Information** Figure 6-1. t<sub>PLH</sub> and t<sub>PHL</sub> Test Circuit and Voltage Waveforms **TEST CIRCUIT** - A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, duty cycle = 50%, t<sub>f</sub> ≤ 6 ns, t<sub>f</sub> ≤ 6 ns, Z<sub>O</sub> = 50 O - B. C<sub>L</sub> includes probe and jig capacitance. - C. All diodes are 1N916 or equivalent. Figure 6-2. t<sub>PHZ</sub> and t<sub>PZH</sub> Test Circuit and Voltage Waveforms TEST CIRCUIT - A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, duty cycle = 50%, $t_r \le 6$ ns, $t_f ns - B. C<sub>L</sub> includes probe and jig capacitance. - C. All diodes are 1N916 or equivalent. Figure 6-3. $t_{\text{PZL}}$ and $t_{\text{PLZ}}$ Test Circuit and Voltage Waveforms ## 7 Detailed Description ## 7.1 Device Functional Modes **Table 7-1. Function Table (Each Receiver)** | DIFFERENTIAL INPUTS | ENABLE <sup>(1)</sup> | OUTPUT | |----------------------------------|-----------------------|--------| | A-B | ENABLE | Y | | V <sub>ID</sub> ≥ 0.2 V | Н | Н | | -0.2 V < V <sub>ID</sub> < 0.2 V | Н | ? | | V <sub>ID</sub> ≤ -0.2 V | Н | L | | X | L | Z | | Open circuit | Н | Н | (1) H = high level, L = low level, X = irrelevant, Z = high impedance (off), ? = indeterminate Figure 7-1. Schematics of Inputs and Outputs Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 8 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ### 8.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 8.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 8.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 8.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 9 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ### Changes from Revision G (March 2009) to Revision H (November 2023) Page Changed the numbering format for tables, figures, and cross-references throughout the document...... ### 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 9-Apr-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|---------|--------------|--------------------|----|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | SN65LBC175D | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 65LBC175 | | | SN65LBC175DG4 | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 65LBC175 | | | SN65LBC175DR | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 65LBC175 | Samples | | SN65LBC175DW | LIFEBUY | SOIC | DW | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 65LBC175 | | | SN65LBC175DWG4 | LIFEBUY | SOIC | DW | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 65LBC175 | | | SN65LBC175DWR | ACTIVE | SOIC | DW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 65LBC175 | Samples | | SN65LBC175N | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 85 | SN65LBC175N | Samples | | SN75LBC175D | LIFEBUY | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 75LBC175 | | | SN75LBC175DR | LIFEBUY | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 75LBC175 | | | SN75LBC175N | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | 0 to 70 | SN75LBC175N | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. <sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. # **PACKAGE OPTION ADDENDUM** www.ti.com 9-Apr-2024 (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN75LBC175: Military: SN55LBC175 NOTE: Qualified Version Definitions: • Military - QML certified for Military and Defense Applications www.ti.com 13-May-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN65LBC175DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN65LBC175DWR | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | | SN75LBC175DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN75LBC175DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | www.ti.com 13-May-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN65LBC175DR | SOIC | D | 16 | 2500 | 353.0 | 353.0 | 32.0 | | SN65LBC175DWR | SOIC | DW | 16 | 2000 | 350.0 | 350.0 | 43.0 | | SN75LBC175DR | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | SN75LBC175DR | SOIC | D | 16 | 2500 | 350.0 | 350.0 | 43.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-May-2024 ## **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN65LBC175D | D | SOIC | 16 | 40 | 505.46 | 6.76 | 3810 | 4 | | SN65LBC175D | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | SN65LBC175DG4 | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | SN65LBC175DG4 | D | SOIC | 16 | 40 | 505.46 | 6.76 | 3810 | 4 | | SN65LBC175DW | DW | SOIC | 16 | 40 | 506.98 | 12.7 | 4826 | 6.6 | | SN65LBC175DWG4 | DW | SOIC | 16 | 40 | 506.98 | 12.7 | 4826 | 6.6 | | SN65LBC175N | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN75LBC175D | D | SOIC | 16 | 40 | 505.46 | 6.76 | 3810 | 4 | | SN75LBC175D | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | SN75LBC175N | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | # D (R-PDS0-G16) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. 7.5 x 10.3, 1.27 mm pitch SMALL OUTLINE INTEGRATED CIRCUIT This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. SOIC #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. - 5. Reference JEDEC registration MS-013. SOIC ### NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC #### NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ## **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated