DS90UR124-Q1, DS90UR241-Q1 SNLS231P - SEPTEMBER 2006 - REVISED AUGUST 2024 # DS90URxxx-Q1 5MHz to 43MHz DC-Balanced 24-Bit FPD-Link II Serializer and **Deserializer Chipset** #### 1 Features - Supports displays with 18-bit color depth - 5MHz to 43MHz Pixel clock - Automotive-grade product AEC-Q100 grade 2 qualified - 24:1 Interface compression - Embedded clock with DC balancing supports ACcoupled data transmission - Capable to drive up to 10 meters shielded twistedpair cable - No reference clock required (deserializer) - Meets ISO 10605 ESD greater than 8kV HBM ESD structure - Hot plug support - EMI reduction serializer accepts spread spectrum input; data randomization and shuffling on serial link; deserializer provides adjustable PTO (Progressive Turnon) LVCMOS outputs - @Speed BIST (Built-In Self-Test) to validate LVDS transmission path - Individual power-down controls for both transmitter and receiver - Power supply range 3.3V ±10% - 48-pin TQFP package for transmitter and 64-pin TQFP package for receiver - Temperature range: -40°C to 105°C - Backward-compatible mode with DS90C241/ DS90C124 # 2 Applications - Automotive central information displays - Automotive instrument cluster displays - Automotive heads-up displays - Remote camera-based driver assistance systems **Applications Diagram** # 3 Description The DS90URxxx-Q1 chipset translates a 24-bit parallel bus into a fully transparent data/control FPD-Link II LVDS serial stream with embedded clock information. This chipset is designed for driving graphical data to displays requiring 18-bit color depth: RGB666 + HS, VS, DE + three additional generalpurpose data channels. This single serial stream simplifies transferring a 24-bit bus over PCB traces and cable by eliminating the skew problems between parallel data and clock paths. The device saves system cost by narrowing data paths that in turn reduce PCB layers, cable width, and connector size and pins. The DS90URxxx-Q1 incorporates FPD-Link II LVDS signaling on the high-speed I/O. FPD-Link II LVDS provides a low-power and low-noise environment for reliably transferring data over a serial transmission path. By optimizing the Serializer output edge rate for the operating frequency range, EMI is further reduced. In addition, the device features pre-emphasis to boost signals over longer distances using lossy cables. Internal DC-balanced encoding and decoding is used to support AC-coupled interconnects. Using TI's proprietary random lock, the parallel data of the Serializer are randomized to the Deserializer without the need of REFCLK. #### **Device Information** | PART NUMBER | PACKAGE (1) | BODY SIZE (NOM) (2) | | | | |--------------|-------------|---------------------|--|--|--| | DS90UR124-Q1 | TQFP (64) | 10.00mm × 10.00mm | | | | | DS90UR241-Q1 | TQFP (48) | 7.00mm × 7.00mm | | | | - For all available packages, see the orderable addendum at the end of the data sheet. - The package size (length × width) is a nominal value and includes pins, where applicable. **Block Diagram** # **Table of Contents** | 1 Features1 | 6 Detailed Description1 | |-----------------------------------------------------|------------------------------------------------------| | 2 Applications1 | 6.1 Overview1 | | 3 Description1 | 6.2 Functional Block Diagram1 | | 4 Pin Configuration and Functions3 | 6.3 Feature Description1 | | 5 Specifications7 | 6.4 Device Functional Modes2 | | 5.1 Absolute Maximum Ratings7 | 7 Device and Documentation Support3 | | 5.2 ESD Ratings7 | 7.1 Device Support3 | | 5.3 Recommended Operating Conditions8 | 7.2 Documentation Support3 | | 5.4 Thermal Information8 | 7.3 Receiving Notification of Documentation Updates3 | | 5.5 Electrical Characteristics8 | 7.4 Support Resources3 | | 5.6 Serializer Input Timing Requirements for TCLK10 | 7.5 Trademarks3 | | 5.7 Serializer Switching Characteristics10 | 7.6 Electrostatic Discharge Caution3 | | 5.8 Deserializer Switching Characteristics10 | 7.7 Glossary3 | | 5.9 Typical Characteristics17 | 8 Revision History | # **4 Pin Configuration and Functions** Figure 4-1. PFB Package 48-Pin TQFP Top View Table 4-1. Pin Functions: PFB Package | | PIN | I/O | DESCRIPTION | | | |-----------------------------------|------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NO. | NAME | 1/0 | | | | | LVCMO | S PARALLEL II | NTERFACE PIN | S | | | | 4-1,<br>48-44,<br>41-32,<br>29-25 | D <sub>IN</sub> [23:0] | LVCMOS_I | Transmitter Parallel Interface Data Input Pins. Tie LOW if unused; do not float. | | | | 10 | TCLK | LVCMOS_I | Transmitter Parallel Interface Clock Input Pin. Strobe edge set by TRFB configuration pin. | | | | CONTR | OL AND CONF | IGURATION PIN | NS . | | | | 18 | DEN | LVCMOS_I | Transmitter Data Enable DEN = H; LVDS Driver Outputs are Enabled (ON). DEN = L; LVDS Driver Outputs are Disabled (OFF), Transmitter LVDS Driver D <sub>OUT</sub> (+/-) Outputs are in Tri-state, PLL still operational and locked to TCLK. | | | | 23 | PRE | LVCMOS_I | Pre-emphasis Level Select PRE = NC (No Connect); Pre-emphasis is Disabled (OFF). Pre-emphasis is active when input is tied to VSS through external resistor $R_{PRE}$ . Resistor value determines pre-emphasis level. Recommended value $R_{PRE} \ge 6k\Omega$ ; $I_{max} = [48 / R_{PRE}]$ , $R_{PRE \ min} = 6k\Omega$ | | | | 12 | RAOFF | LVCMOS_I | Randomizer Control Input Pin RAOFF = H, Backwards compatible mode for use with DS90C124 Deserializer. RAOFF = L; Additional randomization ON (Default), Selects 2E7 LSFR setting. See Table 6-1 for more details. | | | | 5, 8,<br>13 | RES0 | LVCMOS_I | Reserved. This pin <b>must</b> be tied LOW. | | | # **Table 4-1. Pin Functions: PFB Package (continued)** | | PIN | | DESCRIPTION | |--------|--------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | I/O | DESCRIPTION | | 9 | TPWDNB | LVCMOS_I | Transmitter Power Down Bar TPWDNB = H; Transmitter is Enabled and ON TPWDNB = L; Transmitter is in power down mode (Sleep), LVDS Driver D <sub>OUT</sub> (+/-) Outputs are in Tri-state stand-by mode, PLL is shutdown to minimize power consumption. | | 11 | TRFB | LVCMOS_I | Transmitter Clock Edge Select Pin TRFB = H; Parallel Interface Data is strobed on the Rising Clock Edge. TRFB = L; Parallel Interface Data is strobed on the Falling Clock Edge | | 24 | VODSEL | LVCMOS_I | VOD Level Select VODSEL = L; LVDS Driver Output is $\pm 500$ mV (R <sub>L</sub> = $100\Omega$ ) VODSEL = H; LVDS Driver Output is $\pm 900$ mV (R <sub>L</sub> = $100\Omega$ ) For normal applications, set this pin LOW. For long cable applications where a larger VOD is required, set this pin HIGH. | | LVDS S | ERIAL INTERF | ACE PINS | | | 20 | D <sub>OUT+</sub> | LVDS_O | Transmitter LVDS True (+) Output. This output is intended to be loaded with a $100\Omega$ load to the $D_{OUT+}$ pin. The interconnect must be AC coupled to this pin with a $100n$ capacitor. | | 19 | D <sub>OUT</sub> - | LVDS_O | Transmitter LVDS Inverted (-) Output This output is intended to be loaded with a $100\Omega$ load to the $D_{OUT}$ pin. The interconnect must be AC coupled to this pin with a $100n$ capacitor. | | POWER | R / GROUND PIN | IS | | | 22 | VDD | VDD | Analog Voltage Supply, LVDS Output POWER | | 16 | VDD | VDD | Analog Voltage Supply, VCO POWER | | 14 | VDD | VDD | Analog Voltage Supply, PLL POWER | | 30 | VDD | VDD | Digital Voltage Supply, Serializer POWER | | 7 | VDD | VDD | Digital Voltage Supply, Serializer Logic POWER | | 42 | VDD | VDD | Digital Voltage Supply, Serializer INPUT POWER | | 21 | VSS | GND | Analog Ground, LVDS Output GROUND | | 17 | VSS | GND | Analog Ground, VCO GROUND | | 15 | VSS | GND | Analog Ground, PLL GROUND | | 31 | VSS | GND | Digital Ground, Serializer GROUND | | 6 | VSS | GND | Digital Ground, Serializer Logic GROUND | | 43 | VSS | GND | Digital Ground, Serializer Input GROUND | Figure 4-2. PAG Package 64-Pin TQFP Top View Table 4-2. Pin Functions: PAG Package | | PIN | 1/0 | DESCRIPTION | |-----------------|--------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | 1/0 | DESCRIPTION | | LVCMO | S PARALLEL II | NTERFACE PIN | S | | 24 | RCLK | LVCMOS_O | Parallel Interface Clock Output Pin. Strobe edge set by RRFB configuration pin. | | 35-38,<br>41-44 | R <sub>OUT</sub> [7:0] | LVCMOS_O | Receiver Parallel Interface Data Outputs – Group 1 | | 19-22,<br>27-30 | R <sub>OUT</sub> [15:8] | LVCMOS_O | Receiver Parallel Interface Data Outputs – Group 2 | | 7-10,<br>13-16 | R <sub>OUT</sub> [23:16] | LVCMOS_O | Receiver Parallel Interface Data Outputs – Group 3 | | CONTR | OL AND CONF | IGURATION PIN | NS | | 23 | LOCK | LVCMOS_O | LOCK indicates the status of the receiver PLL LOCK = H; receiver PLL is locked LOCK = L; receiver PLL is unlocked, R <sub>OUT</sub> [23-0] and RCLK are at Tri-state. | | 49 | PTOSEL | LVCMOS_I | Progressive Turn On Operation Selection PTO = H; R <sub>OUT</sub> [23:0] are grouped into three groups of eight, with each group switching about ±1 UI to ±2 UI apart relative to RCLK. ( <i>Figure 5-15</i> ) PTO = L; PTO Spread Mode, R <sub>OUT</sub> [23:0] outputs are spread ±1 UI to ±2 UI and RCLK spread ±1 UI. ( <i>Figure 5-16</i> ) See Applications Information section for more details. | | 63 | RAOFF | LVCMOS_I | Randomizer Control Input Pin (See Table 2 for more details.) RAOFF = H, Backwards compatible mode for use with DS90 <b>C</b> 241 Serializer. RAOFF = L; Additional randomization ON (Default), Selects 2E7 LSFR setting. | | 60 | REN | LVCMOS_I | Receiver Data Enable REN = H; R <sub>OUT</sub> [23-0] and RCLK are Enabled (ON). REN = L; R <sub>OUT</sub> [23-0] and RCLK are Disabled (OFF), Receiver R <sub>OUT</sub> [23-0] and RCLK Outputs are in Tri-state, PLL still operational and locked to TCLK. | # Table 4-2. Pin Functions: PAG Package (continued) | | PIN | | Die 4-2. Pin Functions: PAG Package (continued) | |---------------------------|-------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | I/O | DESCRIPTION | | 50 | RES0 | LVCMOS I | Reserved. This pin <b>MUST</b> be tied LOW. | | 1-6,<br>17, 18,<br>33, 34 | RES0 | NC | No Connection. Pins are not physically connected to the die. Recommendation is to leave pin open or tie to LOW. | | 48 | RPWDNB | LVCMOS_I | Receiver Power Down Bar RPWDNB = H; Receiver is Enabled and ON RPWDNB = L; Receiver is in power down mode (Sleep), R <sub>OUT</sub> [23-0], RCLK, and LOCK are in Tri-state standby mode, PLL is shutdown to minimize power consumption. | | 55 | RRFB | LVCMOS_I | Receiver Clock Edge Select Pin RRFB = H; R <sub>OUT</sub> LVCMOS Outputs strobed on the Rising Clock Edge. RRFB = L; R <sub>OUT</sub> LVCMOS Outputs strobed on the Falling Clock Edge. | | 64 | SLEW | LVCMOS_I | LVCMOS Output Slew Rate Control SLEW = L; Low drive output at 2mA (default) SLEW = H; High drive output at 4mA | | BIST M | ODE PINS (See | Section Applica | tion and Implementation for more details.) | | 61 | BISTEN | LVCMOS_I | Control Pin for BIST Mode Enable BISTEN = L; Default at Low, Normal Mode. BISTEN = H; BIST mode active. When BISTEN = H and DS90UR241 DIN[23:0] = Low or Floating; device goes to BIST mode accordingly. Check PASS output pin for test status. | | 62 | BISTM | LVCMOS_I | BIST Mode selection. Control pin for which Deserializer is set for BIST reporting mode. BISTM = L; Default at Low, Status of all R <sub>OUT</sub> with respective bit error on cycle-by-cycle basis BISTM = H; Total accumulated bit error count provided on ROUT[7:0] (binary counter up to 255) | | 45 | PASS | LVCMOS_O | Pass flag output for @Speed BIST Test operation. PASS = L; BIST failure PASS = H; LOCK = H before BIST can be enabled, then 1x10 <sup>-9</sup> error rate achieved across link. | | LVDS S | ERIAL INTERF | ACE PINS | | | 53 | R <sub>IN+</sub> | LVDS_I | Receiver LVDS True (+) Input — This input is intended to be terminated with a $100\Omega$ load to the $R_{\text{IN+}}$ pin. The interconnect must be AC Coupled to this pin with a $100\text{nF}$ capacitor. | | 54 | R <sub>IN</sub> - | LVDS_I | Receiver LVDS Inverted (–) Input — This input is intended to be terminated with a $100\Omega$ load to the R <sub>IN-</sub> pin. The interconnect must be AC Coupled to this pin with a $100$ nF capacitor. | | POWER | R / GROUND PII | NS | | | 51 | VDD | VDD | Analog LVDS Voltage Supply, POWER | | 59 | VDD | VDD | Analog Voltage Supply, PLL POWER | | 57 | VDD | VDD | Analog Voltage supply, PLL VCO POWER | | 32 | VDD | VDD | Digital Voltage Supply, LOGIC POWER | | 46 | VDD | VDD | Digital Voltage Supply, LOGIC POWER | | 40 | VDD | VDD | Digital Voltage Supply, LVCMOS Output POWER | | 26 | VDD | VDD | Digital Voltage Supply, LVCMOS Output POWER | | 11 | VDD | VDD | Digital Voltage Supply, LVCMOS Output POWER | | 52 | VSS | GND | Analog LVDS GROUND | | 58 | VSS | GND | Analog Ground, PLL GROUND | | 56 | VSS | GND | Analog Ground, PLL VCO GROUND | | 31 | VSS | GND | Digital Ground, Logic GROUND | | 47 | VSS | GND | Digital Ground, LOGIC GROUND | | 39 | VSS | GND | Digital Ground, LVCMOS Output GROUND | | 25 | VSS | GND | Digital Ground, LVCMOS Output GROUND | | 12 | VSS | GND | Digital Ground, LVCMOS Output GROUND | # **5 Specifications** # 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | | | MIN | MAX | UNIT | | |---------------------------------------|---------------------------------------------------------------------------------|-------------------------|-----------------|------|---------------------------|------|--| | Supply Voltage (V <sub>DD</sub> ) | | | | -0.3 | 4 | V | | | LVCMOS Input Voltage | OS Input Voltage OS Output Voltage Receiver Input Voltage Driver Output Voltage | | | -0.3 | V <sub>DD</sub> +0.3 | V | | | LVCMOS Output Voltage | , , | | | -0.3 | -0.3 V <sub>DD</sub> +0.3 | | | | LVDS Receiver Input Voltag | | | | -0.3 | +3.9 | V | | | LVDS Driver Output Voltage | /DS Driver Output Voltage | | | -0.3 | +3.9 | V | | | LVDS Output Short Circuit Duration | | | | 10 | ms | | | | Junction Temperature | | | | 150 | °C | | | | Lead Temperature (Solderin | ng, 4 seconds) | | | | 260 | °C | | | | | DS90UR241 - 48L | $R_{\theta JA}$ | | 45.8 (4L);<br>75.4 (2L) | | | | Maximum Package Power | Package | TQFP | $R_{\theta JC}$ | | 21.0 | °C/W | | | Dissipation Capacity <sup>(2)</sup> | Derating: | DS90UR124 - 64L<br>TQFP | $R_{\theta JA}$ | | 42.8 (4L);<br>67.2 (2L) | C/VV | | | | | IQFF | $R_{\theta JC}$ | | 14.6 | | | | Storage temperature, T <sub>stg</sub> | • | | • | -65 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 5.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|----------------------------------------------------------|--------|------| | DS90UI | R241-Q1 IN PFB PACKAGE | | | | | | | | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | All pins | ≥±8000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 | Corner pins (1, 12, 13, 24, 25, 36, 37, and 48) | ±1000 | V | | (202) | g- | AEC Q100-011 | Other pins | ±1000 | | | | | (100 1000 5)(2) | Contact Discharge (20, 19) | ±10000 | | | | | (ISO10605) <sup>(2)</sup> | Air Discharge (20, 19) | ±30000 | | | DS90UI | R124-Q1 IN PAG PACKAGE | • | | | | | | | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | All pins | ≥±8000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per | Corner pins (1, 16, 17, 32, 33, 48, 49, and 64) | ±1000 | V | | (ESD) | Licon column dicollarge | AEC Q100-011 | Other pins | ±1000 | | | | | (ISO10605) <sup>(2)</sup> | Contact Discharge (R <sub>IN+</sub> , R <sub>IN-</sub> ) | ±10000 | | | | | (130 10003)-7 | Air Discharge (R <sub>IN+</sub> , R <sub>IN-</sub> ) | ±30000 | | <sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification. <sup>(2)</sup> $1/R_{\theta JA}$ °C/W above +25°C <sup>(2)</sup> $R_D = 2k\Omega, C_S = 330pF$ # **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | MIN | NOM | MAX | UNIT | |--------------------------------------------------|-----|-----|------|-------------------| | Supply Voltage (V <sub>DD</sub> ) | 3.0 | 3.3 | 3.6 | V | | Operating Free Air Temperature (T <sub>A</sub> ) | -40 | 25 | 105 | °C | | Clock Rate | 5 | | 43 | MHz | | Supply Noise | | | ±100 | mV <sub>P-P</sub> | # **5.4 Thermal Information** | | | DS90UR124-Q1 | DS90UR241-Q1 | | |-----------------------|----------------------------------------------|--------------|--------------|------| | | THERMAL METRIC <sup>(1)</sup> | PAG [TQFP] | PFB [TQFP] | UNIT | | | | 64 PINS | 48 PINS | - | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 58.1 | 64.3 | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 13.0 | 14.1 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 30.4 | 30.2 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.3 | 0.4 | | | ΨЈВ | Junction-to-board characterization parameter | 30.0 | 29.8 | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. # **5.5 Electrical Characteristics** | | PARAMETER | TEST CONDITIONS | PIN/FREQ. | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|------|--------------------------------------------|------| | LVCM | OS DC SPECIFICATIONS | | ' | | | | | | V <sub>IH</sub> | High-Level Input Voltage | | Tx: D <sub>IN</sub> [0:23], TCLK, | 2 | | $V_{DD}$ | V | | V <sub>IL</sub> | Low-Level Input Voltage | | TPWDNB, DEN, TRFB, RAOFF, VODSEL, RES0. | GND | | 0.8 | V | | V <sub>CL</sub> | Input Clamp Voltage | I <sub>CL</sub> = -18mA | Rx: RPWDNB, RRFB, REN,<br>PTOSEL, BISTEN, BISTM,<br>SLEW, RESO. | | -0.8 | -1.5 | V | | I <sub>IN</sub> | Input Current | V <sub>IN</sub> = 0V or 3.6V | Tx: D <sub>IN</sub> [0:23], TCLK,<br>TPWDNB, DEN, TRFB,<br>RAOFF, RES0.<br>Rx: RRFB, REN, PTOSEL,<br>BISTEN, BISTM, SLEW,<br>RES0. | -10 | ±2 | 10 | μА | | | | | Rx: RPWDNB | -20 | ±5 | 20 | | | V <sub>OH</sub> | High-Level Output<br>Voltage | $I_{OH}$ = -2mA, SLEW = L<br>$I_{OH}$ = -4mA, SLEW = H | | 2.3 | 3 | $V_{DD}$ | V | | V <sub>OL</sub> | Low-Level Output Voltage | I <sub>OL</sub> = 2mA, SLEW = L<br>I <sub>OL</sub> = 4mA, SLEW = H | Rx: R <sub>OUT</sub> [0:23], RCLK,<br>LOCK, PASS. | GND | 0.33 | 0.5 | V | | Ios | Output Short Circuit<br>Current | V <sub>OUT</sub> = 0V | | -40 | -70 | -110 | mA | | I <sub>OZ</sub> | Tri-state Output Current | RPWDNB, REN = 0V,<br>V <sub>OUT</sub> = 0V or V <sub>DD</sub> | Rx: R <sub>OUT</sub> [0:23], RCLK,<br>LOCK, PASS. | -30 | ±0.4 | 30 | μА | | LVDS | DC SPECIFICATIONS | | | | | | | | V <sub>TH</sub> | Differential Threshold<br>High Voltage | V - 1 9V | | | | 50 | mV | | V <sub>TL</sub> | Differential Threshold<br>Low Voltage | V <sub>CM</sub> = 1.8V | <b>Rx</b> : R <sub>IN+</sub> , R <sub>IN-</sub> | -50 | | | mV | | | Innut Current | V <sub>IN</sub> = 2.4V, V <sub>DD</sub> = 3.6V | 7 | | ±100 | ±250 | | | I <sub>IN</sub> | Input Current | V <sub>IN</sub> = 0V, V <sub>DD</sub> = 3.6V | | | ±100 | 20<br>V <sub>DD</sub><br>0.5<br>-110<br>30 | μA | # **5.5 Electrical Characteristics (continued)** | | PARAMETER | TEST COND | ITIONS | PIN/FREQ. | MIN | TYP | MAX | UNIT | |-------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------|------|----------|------|------| | ., | Output Differential | $R_L = 100\Omega$ , without pre- | VODSEL = L | | 380 | 500 | 630 | \/ | | $V_{OD}$ | Voltage (D <sub>OUT+</sub> )–(D <sub>OUT</sub> -) | emphasis Figure 5-10 | VODSEL = H | | 500 | 900 | 1100 | mV | | ۸۱/ | Output Differential | $R_L = 100\Omega$ , | VODSEL = L | | | 1 | 50 | mV | | $\Delta V_{OD}$ | Voltage Unbalance | without pre-emphasis | VODSEL = H | | | 1 | 50 | IIIV | | \ <u>'</u> | Offset Voltage | $R_L = 100\Omega$ , | VODSEL = L | | 1 | 1.25 | 1.50 | V | | V <sub>OS</sub> | Oliset voltage | without pre-emphasis | VODSEL = H | | ' | 1.23 | 1.50 | , v | | ΔV <sub>OS</sub> | Offset Voltage Unbalance | $R_L = 100\Omega$ , | VODSEL = L | | | 3 | 50 | mV | | ΔVOS | Offset Voltage Offsalarice | without pre-emphasis | VODSEL = H | Tx: D <sub>OUT+</sub> , D <sub>OUT-</sub> | | <u> </u> | 30 | IIIV | | 1 | Output Short Circuit | D <sub>OUT</sub> = 0V, D <sub>IN</sub> = H, | VODSEL = L | 2001+, 2001- | -2 | -5 | -8 | mA | | l <sub>OS</sub> | Current | TPWDNB = 2.4V | VODSEL = H | | -4.5 | -7.9 | -14 | ША | | | TPWDNB = 0V,<br>D <sub>OUT</sub> = 0V OR V <sub>DD</sub> | | -15 | ±1 | 15 | | | | | l <sub>oz</sub> | Tri-state Output Current | $\begin{aligned} & \text{TPWDNB} = 2.4\text{V}, \text{DEN} = 0\text{V} \\ & \text{D}_{\text{OUT}} = 0\text{V OR V}_{\text{DD}} \\ & \text{TPWDNB} = 2.4\text{V}, \text{DEN} = 2.4\text{V}, \\ & \text{D}_{\text{OUT}} = 0\text{V OR V}_{\text{DD}} \\ & \text{NO LOCK (NO TCLK)} \end{aligned}$ | | | -15 | ±1 | 15 | μА | | | | | | | -15 | ±1 | 15 | | | SER/DI | ES SUPPLY CURRENT (DV | DD*, PVDD* AND AVDD* | PINS) *DIGITAL, | PLL, AND ANALOG VDDS | | | | | | | Serializer | R <sub>L</sub> = 100Ω, PRE = OFF,<br>RAOFF = H, VODSEL = | L | f = 43MHz,<br>checkerboard pattern Figure<br>5-1 | | 60 | 85 | | | I <sub>DDT</sub> | Total Supply Current (includes load current) | $R_L$ = 100 $\Omega$ , PRE = 12k $\Omega$ ,<br>RAOFF = H, VODSEL = L | | | | 65 | 90 | mA | | | | $R_L = 100\Omega$ , PRE = OFF,<br>RAOFF = H, VODSEL = | Н | f = 43MHz,<br>random pattern | | 66 | 90 | | | I <sub>DDTZ</sub> | Serializer<br>Supply Current Power-<br>down | TPWDNB = 0V<br>(All other LVCMOS Input | ts = 0V) | | | | 45 | μA | | | Deserializer | C <sub>L</sub> = 4pF,<br>SLEW = H | | f = 43MHz,<br>checkerboard pattern<br>LVCMOS Output Figure 5-2 | | 85 | 105 | A | | I <sub>DDR</sub> | Total Supply Current (includes load current) | C <sub>L</sub> = 4pF,<br>SLEW = H | | f = 43MHz,<br>random pattern<br>LVCMOS Output | | 80 | 100 | - mA | | I <sub>DDRZ</sub> | Deserializer<br>Supply Current Power-<br>down | RPWDNB = 0V<br>(All other LVCMOS Input<br>R <sub>IN+</sub> /R <sub>IN-</sub> = 0V) | ts = 0V, | | | | 50 | μA | # 5.6 Serializer Input Timing Requirements for TCLK over recommended operating supply and temperature ranges unless otherwise specified | | | | MIN | NOM | MAX | UNIT | |-------------------|----------------------------|------------|-------|-------|-------|------| | t <sub>TCP</sub> | Transmit Clock Period | Figure 5-5 | 23.25 | Т | 200 | ns | | t <sub>TCIH</sub> | Transmit Clock High Time | | 0.3 T | 0.5 T | 0.7 T | ns | | t <sub>TCIL</sub> | Transmit Clock Low Time | | 0.3 T | 0.5 T | 0.7 T | ns | | t <sub>CLKT</sub> | TCLK Input Transition Time | Figure 5-4 | | 2.5 | | ns | | t <sub>JIT</sub> | TCLK Input litter | f = 43MHz | | | ±100 | | | | TCLK Input Jitter | f = 33MHz | | | ±130 | ps | # 5.7 Serializer Switching Characteristics over recommended operating supply and temperature ranges unless otherwise specified | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------|--------|------|---------|------| | t <sub>LLHT</sub> | LVDS Low-to-High Transition Time | $R_L = 100\Omega$ , VODSEL = L, | | 245 | 550 | ps | | t <sub>LHLT</sub> | LVDS High-to-Low Transition Time | C <sub>L</sub> = 10pF to GND, Figure 5-3 | | 264 | 550 | ps | | t <sub>DIS</sub> | D <sub>IN</sub> (0:23) Setup to TCLK | $R_L = 100\Omega$ , $C_L = 10$ pF to GND | 4 | | | ns | | t <sub>DIH</sub> | D <sub>IN</sub> (0:23) Hold from TCLK | Figure 5-5 | 4 | | | ns | | t <sub>HZD</sub> | D <sub>OUT</sub> ± HIGH to Tri-state Delay | | | 10 | 15 | ns | | t <sub>LZD</sub> | D <sub>OUT</sub> ± LOW to Tri-state Delay | $R_L = 100\Omega$ , | | 10 | 15 | ns | | t <sub>ZHD</sub> | D <sub>OUT</sub> ± Tri-state to HIGH Delay | C <sub>L</sub> = 10pF to GND<br>Figure 5-6 | | 75 | 150 | ns | | t <sub>ZLD</sub> | D <sub>OUT</sub> ± Tri-state to LOW Delay | | | 75 | 150 | ns | | t <sub>PLD</sub> | Serializer PLL Lock Time | R <sub>L</sub> = 100Ω | | | 10 | ms | | | Carielinas Dalay | $R_L = 100\Omega$ , PRE = OFF,<br>RAOFF = L, TRFB = H,<br>Figure 5-8 | 3.5T+2 | | 3.5T+10 | | | t <sub>SD</sub> | Serializer Delay | $R_L = 100\Omega$ , PRE = OFF,<br>RAOFF = L, TRFB = L,<br>Figure 5-8 | 3.5T+2 | | 3.5T+10 | ns | | TxOUT<br>_E_O | TxOUT_Eye_Opening. TxOUT_E_O centered on (tBIT/)2 | $5MHz$ – $43MHz$ , $R_L$ = $100\Omega$ , $C_L$ = $10pF$ to GND, RANDOM pattern Figure 5-9 | 0.76 | 0.84 | | UI | # 5.8 Deserializer Switching Characteristics | | PARAMETER | TEST CONDITIONS | PIN/FREQ. | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------------------------------|-----------------------------------------------------|--------------------------|-------|-----|-----|------| | t <sub>RCP</sub> | Receiver out Clock Period | t <sub>RCP</sub> = t <sub>TCP</sub> ,<br>PTOSEL = H | RCLK | 23.25 | Т | 200 | ns | | t <sub>RDC</sub> | RCLK Duty Cycle | PTOSEL = H,<br>SLEW = L | Figure 5-15 | 45% | 50% | 55% | | | t <sub>CLH</sub> | LVCMOS Low-to-High Transition Time | C <sub>L</sub> = 4pF<br>-(lumped load), | R <sub>OUT</sub> [0:23], | | 1.5 | 2.5 | ns | | t <sub>CHL</sub> | LVCMOS High-to-Low Transition Time | SLEW = H | RCLK, LOCK | | 1.5 | 2.5 | ns | | t <sub>CLH</sub> | LVCMOS Low-to-High Transition Time | C <sub>L</sub> = 4pF | R <sub>OUT</sub> [0:23], | | 2.0 | 3.5 | ns | | t <sub>CHL</sub> | LV <b>C</b> MOS <b>H</b> igh-to- <b>L</b> ow Transition Time | - (lumped load),<br> SLEW = L | RCLK, LOCK | | 2.0 | 3.5 | ns | # **5.8 Deserializer Switching Characteristics (continued)** | | PARAMETER | TEST CONDITIONS | PIN/FREQ. | MIN | TYP | MAX | UNIT | |------------------|---------------------------------------------------------------|----------------------------|--------------------------------------------------------------|--------------------------|----------------------------------|-------------------|------| | t <sub>ROS</sub> | R <sub>OUT</sub> (0:7) <b>S</b> etup Data to RCLK (Group 1) | PTOSEL = L,<br>SLEW = H. | R <sub>OUT</sub> [0:7] | (0.35)× t <sub>RCP</sub> | (0.5×t <sub>RCP</sub> )–<br>3 UI | | ns | | t <sub>ROH</sub> | R <sub>OUT</sub> (0:7) Hold Data to RCLK (Group 1) | Figure 5-16 | NOUT[0.7] | (0.35)× t <sub>RCP</sub> | (0.5×t <sub>RCP</sub> )–<br>3 UI | | ns | | t <sub>ROS</sub> | R <sub>OUT</sub> (8:15) <b>S</b> etup Data to RCLK (Group 2) | | R <sub>OUT</sub> [8:15], | (0.35)× t <sub>RCP</sub> | (0.5×t <sub>RCP</sub> )–<br>3 UI | | ns | | t <sub>ROH</sub> | R <sub>OUT</sub> (8:15) Hold Data to RCLK (Group 2) | PTOSEL = L,<br>-SLEW = H, | LOCK | (0.35)× t <sub>RCP</sub> | (0.5×t <sub>RCP</sub> )–<br>3 UI | | ns | | t <sub>ROS</sub> | R <sub>OUT</sub> (16:23) <b>S</b> etup Data to RCLK (Group 3) | Figure 5-16 | D [46:22] | (0.35)× t <sub>RCP</sub> | (0.5×t <sub>RCP</sub> )–<br>3 UI | | ns | | t <sub>ROH</sub> | R <sub>OUT</sub> (16:23) <b>S</b> etup Data to RCLK (Group 3) | | R <sub>OUT</sub> [16:23] | (0.35)× t <sub>RCP</sub> | (0.5×t <sub>RCP</sub> )–<br>3 UI | | ns | | t <sub>ROS</sub> | R <sub>OUT</sub> (0:7) <b>S</b> etup Data to RCLK (Group 1) | | D [0:7] | (0.35)× t <sub>RCP</sub> | (0.5×t <sub>RCP</sub> )–<br>2 UI | | ns | | t <sub>ROH</sub> | R <sub>OUT</sub> (0:7) Hold Data to RCLK (Group 1) | | R <sub>OUT</sub> [0:7] | (0.35)× t <sub>RCP</sub> | (0.5×t <sub>RCP</sub> )<br>+2 UI | | ns | | t <sub>ROS</sub> | R <sub>OUT</sub> (8:15) <b>S</b> etup Data to RCLK (Group 2) | PTOSEL = H,<br>SLEW = H. | R <sub>OUT</sub> [8:15],<br>LOCK<br>R <sub>OUT</sub> [16:23] | (0.35)× t <sub>RCP</sub> | (0.5×t <sub>RCP</sub> )<br>-1 UI | | ns | | t <sub>ROH</sub> | R <sub>OUT</sub> (8:15) Hold Data to RCLK (Group 2) | Figure 5-15 | | (0.35)× t <sub>RCP</sub> | (0.5×t <sub>RCP</sub> )<br>+1 UI | | ns | | t <sub>ROS</sub> | R <sub>OUT</sub> (16:23) <b>S</b> etup Data to RCLK (Group 3) | | | (0.35)× t <sub>RCP</sub> | (0.5×t <sub>RCP</sub> )<br>+1 UI | | ns | | t <sub>ROH</sub> | R <sub>OUT</sub> (16:23) <b>S</b> etup Data to RCLK (Group 3) | | | (0.35)× t <sub>RCP</sub> | (0.5×t <sub>RCP</sub> )–<br>1 UI | | ns | | t <sub>HZR</sub> | HIGH to Tri-state Delay | | | | 3 | 10 | ns | | t <sub>LZR</sub> | LOW to Tri-state Delay | PTOSEL = H, | R <sub>OUT</sub> [0:23], | | 3 | 10 | ns | | t <sub>ZHR</sub> | Tri-state to <b>H</b> IGH Delay | Figure 5-14 | RCLK, LOCK | | 3 | 10 | ns | | t <sub>ZLR</sub> | Tri-state to <b>L</b> OW Delay | | | | 3 | 10 | ns | | t <sub>DD</sub> | Deserializer Delay | PTOSEL = H,<br>Figure 5-12 | RCLK | | [5+(5/56)]T+<br>3.7 | [5+(5/56)]T<br>+8 | ns | | | Deserializer PLL Lock Time from | See Figure 5 44 | 5MHz | | | 128k*T | m | | t <sub>DSR</sub> | Powerdown | See Figure 5-14 | 43MHz | | | 128k*T | ms | | RxIN_T<br>OL-L | Receiver INput TOLerance Left | See<br>Figure 5-17 | 5MHz-43MHz | | | 0.25 | UI | | RxIN_T<br>OL-R | Receiver INput TOLerance Right | See<br>Figure 5-17 | 5MHz-43MHz | | | 0.25 | UI | Figure 5-1. Serializer Input Checkerboard Pattern Figure 5-2. Deserializer Output Checkerboard Pattern Figure 5-3. Serializer LVDS Output Load and Transition Times Figure 5-4. Serializer Input Clock Transition Times Figure 5-5. Serializer Setup and Hold Times Figure 5-6. Serializer Tri-State Test Circuit and Delay Figure 5-7. Serializer PLL Lock Time, and TPWDNB Tri-State Delays Figure 5-8. Serializer Delay Figure 5-9. Transmitter Output Eye Opening (TxOUT\_E\_O) $VOD = (D_{OUT+}) - (D_{OUT-})$ Differential output signal is shown as $(D_{OUT+}) - (D_{OUT-})$ , device in Data Transfer mode. Figure 5-10. Serializer V<sub>OD</sub> Diagram Figure 5-11. Deserializer LVCMOS Output Load and Transition Times Figure 5-12. Deserializer Delay #### NOTE: CL includes instrumentation and fixture capacitance within 6 cm of ROUT [23:0]. Figure 5-13. Deserializer Tri-State Test Circuit and Timing Figure 5-14. Deserializer PLL Lock Times and RPWDNB Tri-State Delay Figure 5-15. Deserializer Setup and Hold Times and PTO, PTOSEL = H Group 1 will be latched internally by sequence of (early 2UI, late 1UI, early 1UI, late 2UI). Group 2 will be latched internally by sequence of (late 1UI, early 1UI, late 2UI, early 2UI). Group 3 will be latched internally by sequence of (early 1UI, late 2UI, early 2UI, late 1UI). Figure 5-16. Deserializer Setup and Hold Times and PTO Spread, PTOSEL = L RxIN\_TOL\_L is the ideal noise margin on the left of the figure, with respect to ideal. RxIN\_TOL\_R is the ideal noise margin on the right of the figure, with respect to ideal. Figure 5-17. Receiver Input Tolerance (RxIN\_TOL) and Sampling Window # 5.9 Typical Characteristics # **6 Detailed Description** #### 6.1 Overview The DS90UR241 Serializer and DS90UR124 Deserializer chipset is an easy-to-use transmitter and receiver pair that sends 24-bits of parallel LVCMOS data over a single serial LVDS link from 120 Mbps to 1.03 Gbps throughput. The DS90UR241 transforms a 24-bit wide parallel LVCMOS data into a single high speed LVDS serial data stream with embedded clock and scrambles / DC Balances the data to enhance signal quality to support AC coupling. The DS90UR124 receives the LVDS serial data stream and converts it back into a 24-bit wide parallel data and recovered clock. The 24-bit Serializer/Deserializer chipset is designed to transmit data up to 10 meters over shielded twisted pair (STP) at clock speeds from 5MHz to 43MHz. The Deserializer can attain lock to a data stream without the use of a separate reference clock source, greatly simplifying system complexity and overall cost. The Deserializer synchronizes to the Serializer regardless of data pattern, delivering true automatic "plug and lock" performance. It will lock to the incoming serial stream without the need of special training patterns or sync characters. The Deserializer recovers the clock and data by extracting the embedded clock information and validating data integrity from the incoming data stream and then deserializes the data. The Deserializer monitors the incoming clock information, determines lock status, and asserts the LOCK output high when lock occurs. In addition, the Deserializer also supports an optional @SPEED BIST (Built In Self Test) mode, BIST error flag, and LOCK status reporting pin. Signal quality on the wide parallel output is controlled by the SLEW control and bank slew (PTOSEL) inputs to help reduce noise and system EMI. Each device has a power down control to enable efficient operation in various applications. # 6.2 Functional Block Diagram # 6.3 Feature Description ## 6.3.1 Initialization and Locking Mechanism Initialization of the DS90UR241 and DS90UR124 must be established before each device sends or receives data. Initialization refers to synchronizing the Serializer's and Deserializer's PLL's together. After the Serializers locks to the input clock source, the Deserializer synchronizes to the Serializers as the second and final initialization step. Step 1: When $V_{DD}$ is applied to both Serializer and/or Deserializer, the respective outputs are held in Tri-state and internal circuitry is disabled by on-chip power-on circuitry. When $V_{DD}$ reaches $V_{DD}$ OK (approximately 2.2V) the PLL in Serializer begins locking to a clock input. For the Serializer, the local clock is the transmit clock, TCLK. The Serializer outputs are held in Tri-state while the PLL locks to the TCLK. After locking to TCLK, the Serializer block is now ready to send data patterns. The Deserializer output remains in Tri-state while the PLL locks to the embedded clock information in serial data stream. Also, the Deserializer LOCK output remains low until the PLL locks to incoming data and sync-pattern on the RIN± pins. Step 2: The Deserializer PLL acquires lock to a data stream without requiring the Serializer to send special patterns. The Serializer that is generating the stream to the Deserializer automatically sends random (non-repetitive) data patterns during this step of the Initialization State. The Deserializer locks onto embedded clock within the specified amount of time. An embedded clock and data recovery (CDR) circuit locks to the incoming bit stream to recover the high-speed receive bit clock and re-time incoming data. The CDR circuit expects a coded input bit stream. For the Deserializer to lock to a random data stream from the Serializer, it performs a series of operations to identify the rising clock edge and validates data integrity, then locks to it. Because this locking procedure is independent on the data pattern, total random locking duration can vary. At the point when the Deserializer's CDR locks to the embedded clock, the LOCK pin goes high and valid RCLK/data appears on the outputs. Note that the LOCK signal is synchronous to valid data appearing on the outputs. The Deserializer's LOCK pin is a convenient way to ensure data integrity is achieved on receiver side. #### 6.3.2 Data Transfer After Serializer lock is established, the inputs DIN0–DIN23 are used to input data to the Serializer. Data is clocked into the Serializer by the TCLK input. The edge of TCLK used to strobe the data is selectable via the TRFB pin. TRFB high selects the rising edge for clocking data and low selects the falling edge. The Serializer outputs (DOUT±) are intended to drive point-to-point connections. CLK1, CLK0, DCA, DCB are four overhead bits transmitted along the single LVDS serial data stream (Figure 7-9). The CLK1 bit is always high and the CLK0 bit is always low. The CLK1 and CLK0 bits function as the embedded clock bits in the serial stream. DCB functions as the DC Balance control bit and does not require any pre-coding of data on transmit side. The DC Balance bit is used to minimize the short and long-term DC bias on the signal lines. This bit operates by selectively sending the data either unmodified or inverted. The DCA bit is used to validate data integrity in the embedded data stream. Both DCA and DCB coding schemes are integrated and automatically performed within Serializer and Deserializer. The chipset supports clock frequency ranges of 5MHz to 43MHz. Every clock cycle, 24 databits are sent along with 4 additional overhead control bits. Thus the line rate is 1.20Gbps maximum (140Mbps minimum). The link is extremely efficient at 86% (24/28). Twenty five (24 data + 1 clock) plus associated ground signals are reduced to only 1 single LVDS pair providing a compression ratio of better then 25 to 1. In the serialized data stream, data/embedded clock & control bits (24+4 bits) are transmitted from the Serializer data output (DOUT $\pm$ ) at 28 times the TCLK frequency. For example, if TCLK is 43MHz, the serial rate is 43 × 28 = 1.20 Giga bits per second. Since only 24 bits are from input data, the serial "payload" rate is 24 times the TCLK frequency. For instance, if TCLK = 43MHz, the payload data rate is 43 x 24 = 1.03Gbps. TCLK is provided by the data source and must be in the range of 5MHz to 43MHz nominal. The Serializer outputs (DOUT $\pm$ ) can drive a point-to-point connection as shown in Figure 7-8. The outputs transmit data when the enable pin (DEN) is high and TPWDNB is high. The DEN pin can be used to Tri-state the outputs when driven low. When the Deserializer channel attains lock to the input from a Serializer, it drives its LOCK pin high and synchronously delivers valid data and recovered clock on the output. The Deserializer locks onto the embedded clock, uses it to generate multiple internal data strobes, and then drives the recovered clock to the RCLK pin. The recovered clock (RCLK output pin) is synchronous to the data on the ROUT[23:0] pins. While LOCK is high, data on ROUT[23:0] is valid. Otherwise, ROUT[23:0] is invalid. The polarity of the RCLK edge is controlled by the RRFB input. ROUT[23:0], LOCK and RCLK outputs will each drive a maximum of 4pF load with a 43MHz clock. REN controls Tri-state for ROUTn and the RCLK pin on the Deserializer. #### 6.3.3 Resynchronization If the Deserializer loses lock, it will automatically try to re-establish lock. For example, if the embedded clock edge is not detected one time in succession, the PLL loses lock and the LOCK pin is driven low. The Deserializer then enters the operating mode where it tries to lock to a random data stream. It looks for the embedded clock edge, identifies it, and then proceeds through the locking process. The logic state of the LOCK signal indicates whether the data on ROUT is valid; when it is high, the data is valid. The system may monitor the LOCK pin to determine whether data on the ROUT is valid. #### 6.3.4 Powerdown The Powerdown state is a low power sleep mode that the Serializer and Deserializer may use to reduce power when no data is being transferred. The TPWDNB and RPWDNB are used to set each device into powerdown mode, which reduces supply current to the µA range. The Serializer enters powerdown when the TPWDNB pin is driven low. In powerdown, the PLL stops and the outputs go into Tri-state, disabling load current and reducing current supply. To exit Powerdown, TPWDNB must be driven high. When the Serializer exits Powerdown, its PLL must lock to TCLK before it is ready for the Initialization state. The system must then allow time for Initialization before data transfer can begin. The Deserializer enters powerdown mode when RPWDNB is driven low. In powerdown mode, the PLL stops and the outputs enter Tri-state. To bring the Deserializer block out of the powerdown state, the system drives RPWDNB high. Both the Serializer and Deserializer must reinitialize and relock before data can be transferred. The Deserializer will initialize and assert LOCK high when it is locked to the embedded clock. #### 6.3.5 Tri-State For the Serializer, Tri-state is entered when the DEN or TPWDNB pin is driven low. This will Tri-state both driver output pins (DOUT+ and DOUT-). When DEN is driven high, the serializer will return to the previous state as long as all other control pins remain static (TPWDNB, TRFB). When you drive the REN or RPWDNB pin low, the Deserializer enters Tri-state. Consequently, the receiver output pins (ROUT0-ROUT23) and RCLK will enter Tri-state. The LOCK output remains active, reflecting the state of the PLL. The Deserializer input pins are high impedance during receiver powerdown (RPWDNB low) and power-off ( $V_{DD} = 0V$ ). ## 6.3.6 Pre-Emphasis The DS90UR241 features a Pre-Emphasis function used to compensate for long or lossy transmission media. Cable drive is enhanced with a user selectable Pre-Emphasis feature that provides additional output current during transitions to counteract cable loading effects. The transmission distance is limited by the loss characteristics and quality of the media. Pre-Emphasis adds extra current during LVDS logic transition to reduce the cable loading effects and increase driving distance. In addition, Pre-Emphasis helps provide faster transitions, increased eye openings, and improved signal integrity. The ability of the DS90UR241 to use the Pre-Emphasis feature extends the transmission distance up to 10 meters in most cases. To enable the Pre-Emphasis function, the "PRE" pin requires one external resistor (Rpre) to Vss to set the additional current level. Values of Rpre must be between $6k\Omega$ and $100M\Omega$ . Values less than $6k\Omega$ must not be used. A lower input resistor value on the "PRE" pin increases the magnitude of dynamic current during data transition. The additional source current is based on the following formula: PRE = (R<sub>PRE</sub> ≥ 6kΩ); I<sub>MAX</sub> = [48 / $R_{PRF}$ ]. For example if Rpre = 15k $\Omega$ , then the Pre-Emphasis current is increase by an additional 3.2mA. The amount of Pre-Emphasis for a given media depends on the transmission distance of the application. In general, too much Pre-Emphasis can cause over or undershoot at the receiver input pins. This can result in excessive noise, crosstalk and increased power dissipation. For short cables or distances, Pre-Emphasis may not be required. Signal quality measurements are recommended to determine the proper amount of Pre-Emphasis for each application. #### 6.3.7 AC-Coupling and Termination The DS90UR241 and DS90UR124 supports AC-coupled interconnects through integrated DC balanced encoding/decoding scheme. To use the Serializer and Deserializer in an AC-coupled application, insert external AC-coupling capacitors in series in the LVDS signal path as illustrated in Figure 7-8. The Deserializer input stage is designed for AC-coupling by providing a built-in AC bias network which sets the internal V<sub>CM</sub> to +1.8V. With AC signal coupling, capacitors provide the AC-coupling path to the signal input. For the high-speed LVDS transmissions, the smallest available package must be used for the AC-coupling capacitor. This helps minimize degradation of signal quality due to package parasitics. The most common used capacitor value for the interface is a 100nF (0.1uF). NPO class 1 or X7R class 2 type capacitors are recommended. 50 WVDC must be the minimum used for the best system-level ESD performance. A termination resistor across DOUT $\pm$ and RIN $\pm$ is also required for proper operation to be obtained. The termination resistor must be equal to the differential impedance of the media being driven and in the range of 90 to $132\Omega$ . $100\Omega$ is a typical value common used with standard $100\Omega$ transmission media. This resistor is required for control of reflections and also completes the current loop. Place the resistor as close to the Serializer DOUT $\pm$ outputs and Deserializer RIN $\pm$ inputs to minimize the stub length from the pins. To match with the deferential impedance on the transmission line, the LVDS I/O are terminated with $100\Omega$ resistors on Serializer DOUT $\pm$ outputs pins and Deserializer RIN $\pm$ input pins. #### 6.3.7.1 Receiver Termination Option 1 A single $100\Omega$ termination resistor is placed across the RIN± pins (see Figure 7-8). This provides the signal termination at the Receiver inputs. Other options may be used to increase noise tolerance. #### 6.3.7.2 Receiver Termination Option 2 For additional EMI tolerance, two $50\Omega$ resistors can be used in place of the single $100\Omega$ resistor. A small capacitor is tied from the center point of the $50\Omega$ resistors to ground (see Figure 7-10). This provides a high-frequency low impedance path for noise suppression. Value is not critical, 4.7nF can be used with general applications. #### 6.3.7.3 Receiver Termination Option 3 For high noise environments, an additional voltage divider network may be connected to the center point. This has the advantage of a providing a DC low-impedance path for noise suppression. Use resistor values in the range of $100\Omega$ -2K $\Omega$ for the pullup and pulldown. Ratio the resistor values to bias the center point at 1.8V. For example (see Figure 7-11): $V_{DD}$ =3.3 V, Rpullup=1 K $\Omega$ , Rpulldown=1.2 K $\Omega$ ; or Rpullup=100 $\Omega$ , Rpulldown=120 $\Omega$ (strongest). The smaller values will consume more bias current, but will provide enhanced noise suppression. #### 6.3.8 Signal Quality Enhancers The DS90UR124 Deserializer supports two signal quality enhancers. The SLEW pin is used to increase the drive strength of the LVCMOS outputs when driving heavy loads. SLEW allows output drive strength for high or low current drive. Default setting is LOW for low drive at 2mA and HIGH for high drive at 4mA. There are two types of Progressive Turnon modes (Fixed and PTO Frequency Spread) to help reduce EMI: simultaneous switching noise and system ground bounce. The PTOSEL pin introduces bank skew in the data/clock outputs to limit the number of outputs switching simultaneously. For Fixed-PTO mode, the Deserializer ROUT[23:0] outputs are grouped into three groups of eight, with each group switching about 2 or 1 UI apart in phase from RCLK for Group 1 and Groups 2, 3, respectively (see Figure 5-15). In the PTO Frequency Spread mode, ROUT[23:0] are also grouped into three groups of eight, with each group is separated out of phase with the adjacent groups (see Figure 5-16) per every 4 cycles. Note that in the PTO Frequency Spread operating mode RCLK is also spreading and separated by 1 UI. ## 6.3.9 @SPEED-BIST Test Feature To assist vendors with test verification, the DS90UR241 and DS90UR124 is equipped with built-in self-test (BIST) capability to support both system manufacturing and field diagnostics. BIST mode is intended to check the entire high-speed serial link at full link-speed, without the use of specialized and expensive test equipment. This feature provides a simple method for a system host to perform diagnostic testing of both Serializer and Deserializer. The BIST function is easily configured through the 2 control pins on the DS90UR124. When the BIST mode is activated, the Serializer has the ability to transfer an internally generated PRBS data pattern. This pattern traverses across interconnecting links to the Deserializer. The DS90UR124 includes an on-chip PRBS pattern verification circuit that checks the data pattern for bit errors and reports any errors on the data output pins on the Deserializer. The @SPEED-BIST feature uses 2 signal pins (BISTEN and BISTM) on the DS90UR124 Deserializer. The BISTEN and BISTM pins together determine the functions of the BIST mode. The BISTEN signal (HIGH) activates the test feature on the Deserializer. After the BIST mode is enabled, all the data input channels DIN[23:0] on the DS90UR241 Serializer must be set logic LOW or floating in order for Deserializer to start accepting data. An input clock signal (TCLK) for the Serializer must also be applied during the entire BIST operation. The BISTM pin selects error reporting status mode of the BIST function. When BIST is configured in the error status mode (BISTM = LOW), each of the ROUT[23:0] outputs correspond to bit errors on a cycle-by-cycle basis. The result of bit mismatches are indicated on the respective parallel inputs on the ROUT[23:0] data output pins. In the BIST error-count accumulator mode (BISTM = HIGH), an 8-bit counter on ROUT[7:0] is used to represent the number of errors detected (0 to 255 max). The successful completion of the BIST test is reported on the PASS pin on the Deserializer. The Deserializer's PLL must first be locked to make sure the PASS status is valid. The PASS status pin stay LOW and then transition to HIGH once a BER of 1x10<sup>-9</sup> is achieved across the transmission link. #### 6.3.10 Backward-Compatible Mode With DS90C241 and DS90C124 The RAOFF pin allows a backward-compatible mode with DS90C241 and DS90C124 devices. To interface with either DS90C241 Serializer or DS90C124 Deserializer, the RAOFF pin on DS90UR241 or DS90UR124 must be tied HIGH to disable the additional LSFR coding. For normal operation directly with DS90UR241 to DS90UR124, RAOFF pins are set LOW. See Table 6-1 and Table 6-2 for more details. # **6.4 Device Functional Modes** # Table 6-1. DS90UR241 Serializer Truth Table | TPWDNB<br>(Pin 9) | DEN<br>(Pin 18) | RAOFF<br>(Pin 12) | Tx PLL Status<br>(Internal) | LVDS Outputs<br>(Pins 19 and 20) | | | | | | | |-------------------|-----------------|-------------------|-----------------------------|---------------------------------------------------------------------|--|--|--|--|--|--| | L | X | X | X | Hi-Z | | | | | | | | Н | L | X | X | Hi-Z | | | | | | | | Н | Н | X | Not Locked | Hi-Z | | | | | | | | Н | Н | L | Locked | Serialized Data with Embedded Clock (DS90 <b>UR</b> 124 compatible) | | | | | | | | Н | Н | Н | Locked | Serialized Data with Embedded Clock (DS90 <b>C</b> 124 compatible) | | | | | | | #### Table 6-2. DS90UR124 Deserializer Truth Table | Table 6 2. Bedder (12 - Bedder an East Capital | | | | | | | | | | | |------------------------------------------------|-----------------|-------------------|-----------------------------|------------------------------------------------------|------------------------------------|--|--|--|--|--| | RPWDNB<br>(Pin 48) | REN<br>(Pin 60) | RAOFF<br>(Pin 63) | Rx PLL Status<br>(Internal) | ROUTn and RCLK<br>(See Pin Diagram) | LOCK<br>(Pin 23) | | | | | | | L | X | X | Х | Hi Z | Hi Z | | | | | | | Н | L | Х | X | Hi Z | L = PLL Unocked;<br>H = PLL Locked | | | | | | | Н | Н | X | Not Locked | Hi Z | L | | | | | | | Н | Н | L | Locked | Data and RCLK Active (DS90 <b>UR</b> 241 compatible) | Н | | | | | | | Н | Н | Н | Locked | Data and RCLK Active (DS90 <b>C</b> 241 compatible) | Н | | | | | | # **Application and Implementation** #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 1 Application Information # 1.1 Using the DS90UR241 and DS90UR124 The DS90UR241/DS90UR124 Serializer/Deserializer (SERDES) pair sends 24 bits of parallel LVCMOS data over a serial LVDS link up to 1.03 Gbps. Serialization of the input data is accomplished using an onboard PLL at the Serializer which embeds clock with the data. The Deserializer extracts the clock/control information from the incoming data stream and deserializes the data. The Deserializer monitors the incoming clock information to determine lock status and will indicate lock by asserting the LOCK output high. #### 1.2 Display Application The DS90URxxx-Q1 chipset is intended for interface between a host (graphics processor) and a Display and supports an 18-bit color depth (RGB666) and up to $1280 \times 480$ display formats. In a RGB666 configuration 18 color bits (R[5:0], G[5:0], B[5:0]), Pixel Clock (PCLK) and 3 control bits (VS, HS and DE) along with 3 spare bits are supported across the serial link with PCLK rates from 5 to 43MHz. #### 1.3 Typical Application Connection Figure 7-1 shows a typical application of the DS90UR241 Serializer (SER). The LVDS outputs use a $100\Omega$ termination and 100nF coupling capacitors to the line. Bypass capacitors are placed near the power supply pins. At a minimum, three 0.1uF capacitors must be used for local bypassing. A system GPO (General Purpose Output) controls the TPWDNB pin. In this application the TRFB pin is tied High to latch data on the rising edge of the TCLK. The DEN signal is not used and is tied High also. The application is to the companion Deserializer (DS90UR124) so the RAOFF pin is tied low to scramble the data and improve link signal quality. In this application the link is typical, therefore the VODSEL pin is tied Low for the standard LVDS swing. The pre-emphasis input uses a resistor to ground to set the amount of pre-emphasis desired by the application. Figure 7-5 shows a typical application of the DS90UR124 Deserializer (DES). The LVDS inputs use a $100\Omega$ termination and 100nF coupling capacitors to the line. Bypass capacitors are placed near the power supply pins. At a minimum, four 0.1uF capacitors must be used for local bypassing. A system GPO (general-purpose output) controls the RPWDNB pin. In this application the RRFB pin is tied High to strobe the data on the rising edge of the RCLK. The REN signal is not used and is tied High also. The application is to the companion Serializer (DS90UR241) so the RAOFF pin is tied low to descramble the data. Output (LVCMOS) signal quality is set by the SLEW pin, and the PTOSEL pin can be used to reduce simultaneous output switching by introducing a small amount of delay between output banks. ## **2 Typical Applications** #### 2.1 DS90UR241-Q1 Typical Application Connection Figure 7-1. DS90UR241 Connection Diagram #### 2.1.1 Design Requirements Table 7-1. DS90UR241 Design Parameter | DESIGN PARAMETER | EXAMPLE VALUE | |---------------------------------|---------------| | VDD | 3.3V | | AC Coupling Capacitor for DOUT± | 100nF | | DOUT± External Termination | 100Ω | | PCLK Frequency | 33MHz | #### 2.1.2 Detailed Design Procedure Figure 7-1 shows a typical application of the DS90UR241 serializer for an 33MHz 18-bit Color Display Application. The DOUT± outputs must have a series external 0.1uF AC-coupling capacitor and $100\Omega$ parallel termination on the high-speed serial lines. The serializer does not have an internal termination. Bypass capacitors are placed near the power supply pins. At a minimum, three 0.1uF capacitors must be used for local device bypassing. Additional capacitors may be needed as the number and values of the capacitors depends on meeting the power noise specification of the part. Ferrite beads may be needed on the VDDs for effective noise suppression. The interface to the graphics source is with 3.3V LVCMOS levels. An RC delay is placed on the PDB signal to delay the enabling of the device until power is stable. #### 2.1.2.1 Power Considerations An all LVCMOS design of the Serializer and Deserializer makes them inherently low-power devices. Additionally, the constant current source nature of the LVDS outputs minimizes the slope of the speed vs. I<sub>DD</sub> curve of LVCMOS designs. #### 2.1.2.2 Noise Margin The Deserializer noise margin is the amount of input jitter (phase noise) that the Deserializer can tolerate and still reliably recover data. Various environmental and systematic factors include: Serializer: V<sub>DD</sub> noise, TCLK jitter (noise bandwidth and out-of-band noise) Media: ISI, V<sub>CM</sub> noise Deserializer: V<sub>DD</sub> noise For a graphical representation of noise margin, see Figure 5-17. #### 2.1.2.3 Transmission Media The Serializer and Deserializer are to be used in point-to-point configuration, through a PCB trace, or through twisted pair cable. In a point-to-point configuration, the transmission media needs be terminated at both ends of the transmitter and receiver pair. Interconnect for LVDS typically has a differential impedance of $100\Omega$ . Use cables and connectors that have matched differential impedance to minimize impedance discontinuities. In most applications that involve cables, the transmission distance is determined on data rates involved, acceptable bit error rate and transmission medium. The resulting signal quality at the receiving end of the transmission media can be assessed by monitoring the differential eye opening of the serial data stream. The Receiver Input Tolerance and Differential Threshold Voltage specifications define the acceptable data eye opening. A differential probe must be used to measure across the termination resistor at the DS90UR124 inputs. Figure 7-2 illustrates the eye opening and relationship to the Receiver Input Tolerance and Differential Threshold Voltage specifications. #### 2.1.2.4 Figure 7-2. Receiver Input Eye Opening #### 2.1.2.5 Live Link Insertion The Serializer and Deserializer devices support live pluggable applications. The automatic receiver lock to random data "plug and go" hot insertion capability allows the DS90UR124 to attain lock to the active data stream during a live insertion event. #### 2.1.3 Application Curves Figure 7-3. DS90UR241 DOUT± at 1.2 Gbps Measured at RIN± Termination; VODSEL=LOW Figure 7-4. DS90UR241 DOUT± at 1.2 Gbps Measured at RIN± Termination; VODSEL=HIGH # 2.2 DS90UR124 Typical Application Connection Figure 7-5. DS90UR124 Connection Diagram #### 2.2.1 Design Requirements Table 7-2. DS90UR124 Design Parameters | DESIGN PARAMETER | EXAMPLE VALUE | |---------------------------------------------|---------------| | VDD | 3.3V | | DS90UR124-Q1 AC-Coupling Capacitor for RIN± | 100nF | | DS90UR124-Q1 Termination for RIN± | 100Ω | #### 2.2.2 Detailed Design Procedure Figure 7-5 shows a typical application of the DS90UR124 deserializer for an 33MHz 18-bit Color Display Application. The RIN $\pm$ inputs must have an external series 0.1uF AC-coupling capacitor and 100 $\Omega$ parallel termination on the high-speed serial lines. The deserializer does not have an internal termination. Bypass capacitors are placed near the power supply pins. At a minimum, four 0.1uF capacitors must be used for local device bypassing. Ferrite beads are needed on the VDDs for effective noise suppression. Additional capacitors are needed as the number and values of the capacitors depends on meeting the power noise specification of the part. The interface to the display is with 3.3V LVCMOS levels. An RC delay is placed on the PDB signal to delay the enabling of the device until power is stable. #### 2.2.3 Application Curves Figure 7-6. DS90UR241 Serial Stream and DS90UR124 43MHz PCLK Output Figure 7-7. DS90UR124 PCLK Output at 43MHz (Enlarged) # 3 Power Supply Recommendations This device is designed to operate from an input core voltage supply of 3.3V. Some devices provide separate power and ground pins for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically. Pin description tables typically provide guidance on which circuit blocks are connected to which power pin pairs. In some cases, an external filter can be used to provide clean power to sensitive circuits such as PLLs. #### 4 Layout #### 4.1 Layout Guidelines #### 4.1.1 PCB Layout and Power System Considerations Circuit board layout and stack-up for the LVDS SERDES devices should be designed to provide low-noise power feed to the device. Good layout practice separates high-frequency or high-level inputs and outputs to minimize unwanted stray noise pickup, feedback and interference. Power system performance can be greatly improved by using thin dielectrics (2 to 4 mils) for power / ground sandwiches. This arrangement provides plane capacitance for the PCB power system with low-inductance parasitics, which has proven especially effective at high frequencies, and makes the value and placement of external bypass capacitors less critical. External bypass capacitors should include both RF ceramic and tantalum electrolytic types. RF capacitors can use values in the range of $0.01\mu$ F to $0.1\mu$ F. Tantalum capacitors can be in the range of $2.2\mu$ F to $10\mu$ F. Voltage rating of the tantalum capacitors must be at least $5\times$ the power supply voltage being used. Surface-mount capacitors are recommended due to smaller parasitics. When using multiple capacitors per supply pin, locate the smaller value closer to the pin. A large bulk capacitor is recommend at the point of power entry. This is typically in the 50uF to 100uF range and smooths low frequency switching noise. TI recommends connecting power and ground pins directly to the power and ground planes with bypass capacitors connected to the plane with via on both ends of the capacitor. Connecting power or ground pins to an external bypass capacitor increases the inductance of the path. A small body size X7R chip capacitor, such as 0603, is recommended for external bypass. The small body size reduces the parasitic inductance of the capacitor. The user must pay attention to the resonance frequency of these external bypass capacitors, usually in the range of 20MHz to 30MHz. To provide effective bypassing, multiple capacitors are often used to achieve low impedance between the supply rails over the frequency of interest. At high frequency, use two vias from power and ground pins to the planes, reducing the impedance at high frequency. Some devices provide separate power and ground pins for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically not required. Pin description tables typically provide guidance on which circuit blocks are connected to which power pin pairs. In some cases, an external filter many be used to provide clean power to sensitive circuits such as PLLs. Use at least a 4-layer board with a power and ground plane. Locate LVCMOS signals away from the LVDS lines to prevent coupling from the LVCMOS lines to the LVDS lines. Closely coupled differential lines of $100\Omega$ are typically recommended for LVDS interconnect. The closely coupled lines help to make sure that coupled noise appears as common-mode and thus is rejected by the receivers. The tightly coupled lines also radiate less. Termination of the LVDS interconnect is required. For point-to-point applications, termination must be located at both ends of the devices. Nominal value is $100\Omega$ to match the differential impedance of the line. Place the resistor as close to the transmitter DOUT± outputs and receiver RIN± inputs as possible to minimize the resulting stub between the termination resistor and device. #### 4.1.2 LVDS Interconnect Guidelines See AN-1108 (SNLA008) and AN-905 (SNLA035) for full details. - Use $100\Omega$ coupled differential pairs - Use the S/2S/3S rule in spacings - S = space between the pair - 2S = space between pairs - 3S = space to LVCMOS signal - · Minimize the number of vias - Use differential connectors when operating above 500Mbps line speed - Maintain balance of the traces - Minimize skew within the pair - · Terminate as close to the TX outputs and RX inputs as possible Additional general guidance can be found in the *LVDS Owner's Manual* (SNLA187) - available in PDF format from the TI web site at: www.ti.com/lvds Figure 7-8. AC-Coupled Application \*Note: bits [0-23] are not physically located in positions shown above since bits [0-23] are scrambled and DC Balanced Figure 7-9. Single Serialized LVDS Bitstream\* Figure 7-10. Receiver Termination Option 2 Figure 7-11. Receiver Termination Option 3 # 4.2 Layout Examples Figure 7-12. Example DS90UR241-Q1 EMC Layout Figure 7-13. DS90UR241-Q1 EMC EVM Layer 4 Figure 7-14. Example DS90UR124-Q1 EMC Layout Figure 7-15. DS90UR124-Q1 EMC EVM Layer 4 # 7 Device and Documentation Support # 7.1 Device Support # 7.2 Documentation Support #### 7.2.1 Related Documentation For related documentation see the following: - LVDS Interconnect Guidelines AN-1108, SNLA008 - LVDS Interconnect Guidelines AN-905, SNLA035 # 7.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. # 7.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 7.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 7.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 7.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 8 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision O (April 2015) to Revision P (August 2024) | Page | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|--|--|--|--| | Updated the numbering format for tables, figures, and cross-references throughout the document | | | | | | | | | | Changes from Revision N (March 2013) to Revision O (April 2015) | Page | | | | | | | | | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application Implementation section, Power Supply Recommendations section, Layout section, Device are | | | | | | | | | # #### # Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 16-Aug-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |--------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | DS90UR124IVS/NOPB | ACTIVE | TQFP | PAG | 64 | 160 | RoHS & Green | (6)<br>SN | Level-3-260C-168 HR | -40 to 105 | DS90UR124<br>IVS | Samples | | DS90UR124IVSX/NOPB | ACTIVE | TQFP | PAG | 64 | 1000 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 105 | DS90UR124<br>IVS | Samples | | DS90UR124QVS/NOPB | ACTIVE | TQFP | PAG | 64 | 160 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 105 | DS90UR124<br>QVS | Samples | | DS90UR124QVSX/NOPB | ACTIVE | TQFP | PAG | 64 | 1000 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 105 | DS90UR124<br>QVS | Samples | | DS90UR241IVS/NOPB | ACTIVE | TQFP | PFB | 48 | 250 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 105 | DS90UR24<br>1IVS | Samples | | DS90UR241IVSX/NOPB | ACTIVE | TQFP | PFB | 48 | 1000 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 105 | DS90UR24<br>1IVS | Samples | | DS90UR241QVS/NOPB | ACTIVE | TQFP | PFB | 48 | 250 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 105 | DS90UR24<br>1QVS | Samples | | DS90UR241QVSX/NOPB | ACTIVE | TQFP | PFB | 48 | 1000 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 105 | DS90UR24<br>1QVS | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. # PACKAGE OPTION ADDENDUM www.ti.com 16-Aug-2024 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF DS90UR124, DS90UR124-Q1, DS90UR241, DS90UR241-Q1: Catalog : DS90UR124, DS90UR241 Automotive: DS90UR124-Q1, DS90UR241-Q1 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated