

Sample &

Buy





#### LM2664

SNVS005E - NOVEMBER 1999-REVISED DECEMBER 2014

## LM2664 Switched Capacitor Voltage Converter

Technical

Documents

## 1 Features

- Inverts Input Supply Voltage
- 6-Pin SOT-23 Package
- 12-Ω Typical Output Impedance
- 91% Typical Conversion Efficiency at 40 mA
- 1-µA Typical Shutdown Current

## 2 Applications

- Cellular Phones
- Pagers
- PDAs
- Operational Amplifier Power Suppliers
- Interface Power Suppliers
- Handheld Instruments

## 3 Description

Tools &

Software

**.**...

The LM2664 CMOS charge-pump voltage converter inverts a positive voltage in the range of 1.8 V to 5.5 V to the corresponding negative voltage of -1.8 V to -5.5 V. The device uses two low-cost capacitors to provide up to 40 mA of output current.

The LM2664 operates at 160-kHz oscillator frequency to reduce output resistance and voltage ripple. With an operating current of only 220  $\mu$ A (operating efficiency greater than 91% with most loads) and 1- $\mu$ A typical shutdown current, the LM2664 provides ideal performance for battery-powered systems.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| LM2664      | SOT-23 (6) | 2.90 mm x 1.60 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.









## **Table of Contents**

| 1 | Feat | tures 1                            |  |  |  |  |  |
|---|------|------------------------------------|--|--|--|--|--|
| 2 | Арр  | Applications 1                     |  |  |  |  |  |
| 3 | Des  | cription 1                         |  |  |  |  |  |
| 4 | Rev  | ision History 2                    |  |  |  |  |  |
| 5 | Pin  | Configuration and Functions        |  |  |  |  |  |
| 6 | Spe  | cifications 4                      |  |  |  |  |  |
|   | 6.1  | Absolute Maximum Ratings 4         |  |  |  |  |  |
|   | 6.2  | Handling Ratings 4                 |  |  |  |  |  |
|   | 6.3  | Recommended Operating Conditions 4 |  |  |  |  |  |
|   | 6.4  | Thermal Information 4              |  |  |  |  |  |
|   | 6.5  | Electrical Characteristics 5       |  |  |  |  |  |
|   | 6.6  | Typical Characteristics6           |  |  |  |  |  |
| 7 | Para | ameter Measurement Information     |  |  |  |  |  |
|   | 7.1  | Test Circuit 7                     |  |  |  |  |  |
| 8 | Deta | ailed Description8                 |  |  |  |  |  |
|   | 8.1  | Overview                           |  |  |  |  |  |
|   |      |                                    |  |  |  |  |  |

|    | 8.2  | Functional Block Diagram                    | <mark>8</mark> |
|----|------|---------------------------------------------|----------------|
|    | 8.3  | Feature Description                         | 8              |
|    | 8.4  | Device Functional Modes                     | 8              |
| 9  | App  | lication and Implementation                 | 9              |
|    | 9.1  | Application Information                     | 9              |
|    | 9.2  | Typical Application - Voltage Inverter      | 9              |
| 10 | Pow  | ver Supply Recommendations                  | 13             |
| 11 | Lay  | out                                         | 13             |
|    | 11.1 | Layout Guidelines                           | 13             |
|    | 11.2 | Layout Example                              | 13             |
| 12 | Dev  | ice and Documentation Support               | 14             |
|    | 12.1 | Device Support                              | 14             |
|    | 12.2 | Trademarks                                  | 14             |
|    | 12.3 | Electrostatic Discharge Caution             | 14             |
|    | 12.4 | Glossary                                    | 14             |
| 13 |      | hanical, Packaging, and Orderable<br>mation | 14             |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision D (May 2013) to Revision E

| Changes from Revision D (May 2013) to Revision E                                                                                                                                                                                                                                                                                                           |              |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--|
| <ul> <li>Added Pin Configuration and Functions section, Handling Rating table, Feature Description section, Devi<br/>Functional Modes, Application and Implementation section, Power Supply Recommendations section, La<br/>section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information<br/>section</li> </ul> | yout<br>tion |  |
| Changes from Revision C (May 2013) to Revision D                                                                                                                                                                                                                                                                                                           | Page         |  |

| • | Changed layout of National Data Sheet to TI format | 11 |  |
|---|----------------------------------------------------|----|--|
|---|----------------------------------------------------|----|--|



#### LM2664 SNVS005E – NOVEMBER 1999 – REVISED DECEMBER 2014

# 5 Pin Configuration and Functions



## **Pin Functions**

| PIN    |      | ТҮРЕ   | DESCRIPTION                                                                            |  |
|--------|------|--------|----------------------------------------------------------------------------------------|--|
| NUMBER | NAME | TIFE   | DESCRIPTION                                                                            |  |
| 1      | GND  | Ground | Power supply ground input.                                                             |  |
| 2      | OUT  | Power  | Negative voltage output.                                                               |  |
| 3      | CAP- | Power  | Connect this pin to the negative terminal of the charge-pump capacitor.                |  |
| 4      | SD   | Input  | Shutdown control pin, tie this pin to V+ in normal operation, and to GND for shutdown. |  |
| 5      | V+   | Power  | Power supply positive voltage input.                                                   |  |
| 6      | CAP+ | Power  | Connect this pin to the positive terminal of the charge-pump capacitor.                |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                                                          | MIN         | МАХ        | UNIT |
|----------------------------------------------------------|-------------|------------|------|
| Supply voltage (V+ to GND, or GND to OUT)                |             | 5.8        | V    |
| SD                                                       | (GND - 0.3) | (V+ + 0.3) | V    |
| V+ and OUT continuous output current                     |             | 50         | mA   |
| Output short-circuit duration to GND <sup>(3)</sup>      |             | 1          | sec. |
| Continuous power dissipation $(T_A = 25^{\circ}C)^{(4)}$ |             | 600        | mW   |
| T <sub>JMax</sub> <sup>(4)</sup>                         |             | 150        | °C   |
| Lead temp. (soldering, 10 seconds)                       |             | 300        | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

## 6.2 Handling Ratings

|                    |                         |                                                                             | MIN | MAX  | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------|-----|------|------|
| T <sub>stg</sub>   | Storage temperature     | range                                                                       | -65 | 150  | °C   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> |     | 2000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                | MIN | NOM MAX | UNIT |
|--------------------------------|-----|---------|------|
| Operating junction temperature | -40 | 85      | °C   |

### 6.4 Thermal Information

|                  |                                        | LM2664 |      |
|------------------|----------------------------------------|--------|------|
|                  | THERMAL METRIC <sup>(1)</sup>          | DBV    | UNIT |
|                  |                                        | 6 PINS |      |
| R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 210    | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

 <sup>(3)</sup> OUT may be shorted to GND for one second without damage. However, shorting OUT to V+ may damage the device and should be avoided. Also, for temperatures above 85°C, OUT must not be shorted to GND or V+, or device may be damaged.

<sup>(4)</sup> The maximum allowable power dissipation is calculated by using  $P_{DMax} = (T_{JMax} - T_A)/R_{\theta JA}$ , where  $T_{JMax}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $R_{\theta JA}$  is the junction-to-ambient thermal resistance of the specified package.



#### 6.5 Electrical Characteristics

MIN and MAX limits apply over the full operating temperature range. Unless otherwise specified:  $T_1 = 25^{\circ}C$ , V+ = 5 V,  $C_1 = C_2$  $= 3.3 \, \mu F.^{(1)}$ 

|                   | PARAMETER                                                           | TEST CONDITIONS                          | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT |
|-------------------|---------------------------------------------------------------------|------------------------------------------|--------------------|--------------------|--------------------|------|
| V+                | Supply voltage                                                      |                                          | 1.8                |                    | 5.5                | V    |
| l <sub>Q</sub>    | Supply current                                                      | No load                                  |                    | 220                | 500                | μA   |
| I <sub>SD</sub>   | Shutdown supply current                                             |                                          |                    | 1                  |                    | μA   |
| V <sub>SD</sub>   | Shutdown pin input voltage                                          | Normal operation                         | 2 <sup>(4)</sup>   |                    |                    | V    |
|                   |                                                                     | Shutdown mode                            |                    |                    | 0.8 <sup>(5)</sup> | V    |
| ۱L                | Output current                                                      |                                          | 40                 |                    |                    | mA   |
| R <sub>SW</sub>   | Sum of the R <sub>ds(on)</sub> of the four internal MOSFET switches | I <sub>L</sub> = 40 mA                   |                    | 4                  | 8                  | Ω    |
| R <sub>OUT</sub>  | Output resistance <sup>(6)</sup>                                    | I <sub>L</sub> = 40 mA                   |                    | 12                 | 25                 | Ω    |
| f <sub>OSC</sub>  | Oscillator frequency                                                | See <sup>(7)</sup>                       | 80                 | 160                |                    | kHz  |
| f <sub>SW</sub>   | Switching frequency                                                 | See <sup>(7)</sup>                       | 40                 | 80                 |                    | kHz  |
| P <sub>EFF</sub>  | Power efficiency                                                    | R <sub>L</sub> (1 k) between GND and OUT | 90%                | 94%                |                    |      |
|                   |                                                                     | $I_L = 40 \text{ mA to GND}$             |                    | 91%                |                    |      |
| V <sub>OEFF</sub> | Voltage conversion efficiency                                       | No load                                  | 99%                | 99.96%             |                    |      |

In the test circuit, capacitors C1 and C2 are 3.3-μF, 0.3-Ω maximum ESR capacitors. Capacitors with higher ESR will increase output (1) resistance, reduce output voltage and efficiency. Min. and Max. limits are ensured by design, test, or statistical analysis.

(2)

(3) Typical numbers are not ensured but represent the most likely norm.

The minimum input high for the shutdown pin equals 40% of V+. (4)

(5) The maximum input low for the shutdown pin equals 20% of V+.

Specified output resistance includes internal switch resistance and capacitor ESR. See the details in Application and Implementation for (6) simple negative voltage converter.

The output switches operate at one half of the oscillator frequency,  $f_{OSC} = 2f_{SW}$ . (7)

## 6.6 Typical Characteristics

(Circuit of Figure 9 V+ = 5 V unless otherwise specified)



XAS



## **Typical Characteristics (continued)**

(Circuit of Figure 9 V+ = 5 V unless otherwise specified)



## 7 Parameter Measurement Information

## 7.1 Test Circuit



 $^*C_1$  and  $C_2$  are 3.3  $\mu F,$  SC series OS-CON capacitors.

Figure 9. LM2664 Test Circuit

LM2664 SNVS005E – NOVEMBER 1999 – REVISED DECEMBER 2014



## 8 Detailed Description

### 8.1 Overview

The LM2664 CMOS charge-pump voltage converter inverts a positive voltage in the range of 1.8 V to 5.5 V to the corresponding negative voltage of -1.8 V to -5.5 V. The LM2664 uses two low-cost capacitors to provide up to 40 mA of output current.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

The LM2664 contains four large CMOS switches which are switched in a sequence to invert the input supply voltage. Energy transfer and storage are provided by external capacitors. Figure 10 illustrates the voltage conversion scheme. When  $S_1$  and  $S_3$  are closed,  $C_1$  charges to the supply voltage V+. During this time interval, switches  $S_2$  and  $S_4$  are open. In the second time interval,  $S_1$  and  $S_3$  are open; at the same time,  $S_2$  and  $S_4$  are closed,  $C_1$  is charging  $C_2$ . After a number of cycles, the voltage across  $C_2$  will be pumped to V+. Since the anode of  $C_2$  is connected to ground, the output at the cathode of  $C_2$  equals -(V+) when there is no load current. The output voltage drop when a load is added is determined by the parasitic resistance ( $R_{ds(on)}$  of the MOSFET switches and the ESR of the capacitors) and the charge transfer loss between capacitors. Details will be discussed in the following application information section.



Figure 10. Voltage Inverting Principle

#### 8.4 Device Functional Modes

#### 8.4.1 Shutdown Mode

A shutdown ( $\overline{SD}$ ) pin is available to disable the device and reduce the quiescent current to 1  $\mu$ A. Applying a voltage less than 20% of V+ to the  $\overline{SD}$  pin will bring the device into shutdown mode. While in normal operating mode, the pin is connected to V+.



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The LM2664 CMOS charge-pump voltage converter inverts a positive voltage in the range of 1.8 V to 5.5 V to the corresponding negative voltage of -1.8 V to -5.5 V. The LM2664 uses two low cost capacitors to provide up to 40 mA of output current. The LM2664 operates at 160-kHz oscillator frequency to reduce output resistance and voltage ripple. With an operating current of only 220  $\mu$ A (operating efficiency greater than 91% with most loads) and 1  $\mu$ A typical shutdown current, the LM2664 provides ideal performance for battery powered systems.

### 9.2 Typical Application - Voltage Inverter



Figure 11. Voltage Inverter

#### 9.2.1 Design Requirements

Example requirements for typical voltage inverter applications:

| DESIGN PARAMETER          | EXAMPLE VALUE  |
|---------------------------|----------------|
| Input voltage range       | 1.8 V to 5.5 V |
| Output current            | 0 mA to 40 mA  |
| Boost switching frequency | 80 kHz         |

#### 9.2.2 Detailed Design Requirements

The main application of LM2664 is to generate a negative supply voltage. The voltage inverter circuit uses only two external capacitors as shown in Voltage Inverter and 5 V to -10 V Converter. The range of the input supply voltage is 1.8 V to 5.5 V.

The output characteristics of this circuit can be approximated by an ideal voltage source in series with a resistance. The voltage source equals -(V+). The output resistance  $R_{OUT}$  is a function of the ON resistance of the internal MOSFET switches, the oscillator frequency, the capacitance and equivalent series resistance (ESR) of  $C_1$  and  $C_2$ . Since the switching current charging and discharging  $C_1$  is approximately twice as the output current, the effect of the ESR of the pumping capacitor  $C_1$  will be multiplied by four in the output resistance. The output capacitor  $C_2$  is charging and discharging at a current approximately equal to the output current, therefore, its ESR only counts once in the output resistance. A good approximation of  $R_{OUT}$  is:

$$R_{OUT} \simeq 2R_{SW} + \frac{2}{f_{OSC} \times C_1} + 4ESR_{C1} + ESR_{C2}$$

where

R<sub>sw</sub> is the sum of the ON resistance of the internal MOSFET switches shown in Figure 10.

High capacitance, low ESR capacitors will reduce the output resistance.

(1)

STRUMENTS

XAS

The peak-to-peak output voltage ripple is determined by the oscillator frequency, the capacitance and ESR of the output capacitor  $C_2$ :

$$V_{\text{RIPPLE}} = \frac{I_{\text{L}}}{f_{\text{OSC}} \times C_2} + 2 \times I_{\text{L}} \times \text{ESR}_{\text{C2}}$$
(2)

Again, using a low ESR capacitor will result in lower ripple.

#### 9.2.2.1 Paralleling Devices

Any number of LM2664s can be paralleled to reduce the output resistance. Each device must have its own pumping capacitor  $C_1$ , while only one output capacitor  $C_{OUT}$  is needed as shown in Figure 12. The composite output resistance is:

$$R_{OUT} = \frac{R_{OUT} \text{ of each LM2664}}{\text{Number of Devices}}$$
(3)



Figure 12. Lowering Output Resistance by Paralleling Devices

#### 9.2.2.2 Cascading Devices

Cascading the LM2664 devices is an easy way to produce a greater negative voltage (a two-stage cascade circuit is shown in Figure 13).

If n is the integer representing the number of devices cascaded, the unloaded output voltage  $V_{out}$  is (-nV<sub>in</sub>). The effective output resistance is equal to the weighted sum of each individual device:

 $R_{OUT} = nR_{out 1} + n/2 R_{OUT 2} + ... + R_{OUT n}$ 

(4)

#### NOTE

The number of n is practically limited since the increasing of n significantly reduces the efficiency, and increases the output resistance and output voltage ripple.





Figure 13. Increasing Output Voltage by Cascading Devices

## 9.2.2.3 Combined Doubler and Inverter

In Figure 14, the LM2664 is used to provide a positive voltage doubler and a negative voltage converter. Note that the total current drawn from the two outputs should not exceed 50 mA.



Figure 14. Combined Voltage Doubler and Inverter

### 9.2.2.4 Regulating V<sub>OUT</sub>

It is possible to regulate the negative output of the LM2664 by use of a low dropout regulator (such as LP2980). The whole converter is depicted in Figure 15. This converter can give a regulated output from -1.8 V to -5.5 V by choosing the proper resistor ratio:

| $V_{OUT} = V_{ref} \left( 1 + R_1 / R_2 \right)$                                           | (5)  |
|--------------------------------------------------------------------------------------------|------|
| where, $V_{ref} = 1.23 V$                                                                  | (6)  |
| Note that the following conditions must be satisfied simultaneously for worst case design: |      |
| $V_{in_min} > V_{out_min} + V_{drop_max}$ (LP2980)                                         | (7)  |
| + I <sub>out_max</sub> × R <sub>out_max</sub> (LM2664)                                     | (8)  |
| V <sub>in_max</sub> < V <sub>out_max</sub> + V <sub>drop_min</sub> (LP2980)                | (9)  |
| + I <sub>out_min</sub> × R <sub>out_min</sub> (LM2664)                                     | (10) |







#### 9.2.2.5 Output Capacitor Selection

As discussed in *Detailed Design Requirements*, the output resistance and ripple voltage are dependent on the capacitance and ESR values of the external capacitors. The output voltage drop is the load current times the output resistance, and the power efficiency is

$$\eta = \frac{P_{OUT}}{P_{IN}} = \frac{I_{L}^{2} R_{L}}{I_{L}^{2} R_{L} + I_{L}^{2} R_{OUT} + I_{Q} (V+)}$$
(11)

Where  $I_{O}(V+)$  is the quiescent power loss of the IC device, and  $I_{L}^{2}R_{OUT}$  is the conversion loss associated with the switch on-resistance, the two external capacitors and their ESRs.

The selection of capacitors is based on the specifications of the dropout voltage (which equals Iout ROUT), the output voltage ripple, and the converter efficiency. Table 1 lists recommendations to maximize efficiency, reduce the output voltage drop and voltage ripple.

| MANUFACTURER   | CAPACITOR TYPE                                     |
|----------------|----------------------------------------------------|
| Nichicon Corp. | PL & PF series, through-hole aluminum electrolytic |
| AVX Corp.      | TPS series, surface-mount tantalum                 |
| Sprague        | 593D, 594D, 595D series, surface-mount tantalum    |
| Sanyo          | OS-CON series, through-hole aluminum electrolytic  |
| Murata         | Ceramic chip capacitors                            |
| Taiyo Yuden    | Ceramic chip capacitors                            |
| Tokin          | Ceramic chip capacitors                            |

#### Table 1. Low ESR Capacitor Manufacturers

#### 9.2.3 Application Curve



Figure 16. Efficiency vs Load Current



## **10** Power Supply Recommendations

The LM2664 is designed to operate from as an inverter over an input voltage supply range between 1.8 V and 5.5 V when the LV pin is grounded. This input supply must be well regulated and capable to supply the required input current. If the input supply is located far from the LM2664 additional bulk capacitance may be required in addition to the ceramic bypass capacitors.

## 11 Layout

## 11.1 Layout Guidelines

The high switching frequency and large switching currents of the LM2664 make the choice of layout important. The following steps should be used as a reference to ensure the device is stable and maintains proper LED current regulation across its intended operating voltage and current range

- Place C<sub>IN</sub> on the top layer (same layer as the LM2664) and as close to the device as possible. Connecting the input capacitor through short, wide traces to both the V+ and GND pins reduces the inductive voltage spikes that occur during switching which can corrupt the V+ line
- Place C<sub>OUT</sub> on the top layer (same layer as the LM2664) and as close as possible to the OUT and GND pin. The returns for both C<sub>IN</sub> and C<sub>OUT</sub> should come together at one point, as close to the GND pin as possible. Connecting C<sub>OUT</sub> through short, wide traces reduce the series inductance on the OUT and GND pins that can corrupt the V<sub>OUT</sub> and GND lines and cause excessive noise in the device and surrounding circuitry.
- Place C1 on the top layer (same layer as the LM2664) and as close to the device as possible. Connect the flying capacitor through short, wide traces to both the CAP+ and CAP- pins.

## 11.2 Layout Example



Figure 17. LM2664 Layout Example

TEXAS INSTRUMENTS

www.ti.com

## **12 Device and Documentation Support**

### 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### 12.2 Trademarks

All trademarks are the property of their respective owners.

#### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LM2664M6/NOPB    | ACTIVE        | SOT-23       | DBV                | 6    | 1000           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 85    | S03A                    | Samples |
| LM2664M6X/NOPB   | ACTIVE        | SOT-23       | DBV                | 6    | 3000           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 85    | S03A                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

17-Sep-2024



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM2664M6                    | SOT-23          | DBV                | 6 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM2664M6/NOPB               | SOT-23          | DBV                | 6 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM2664M6X/NOPB              | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |



# PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM2664M6       | SOT-23       | DBV             | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| LM2664M6/NOPB  | SOT-23       | DBV             | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| LM2664M6X/NOPB | SOT-23       | DBV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |

# **DBV0006A**



# **PACKAGE OUTLINE**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- 5. Refernce JEDEC MO-178.



# **DBV0006A**

# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DBV0006A**

# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated