

#### **[www.ti.com](http://www.ti.com)** SNOSAV0E –MARCH 2006–REVISED MARCH 2013

## **Single and Dual Precision, 17 MHz, Low Noise, CMOS Input Amplifiers**

**Check for Samples: [LMP7715,](http://www.ti.com/product/lmp7715#samples) [LMP7716,](http://www.ti.com/product/lmp7716#samples) [LMP7716Q](http://www.ti.com/product/lmp7716q #samples)**

- -
	-
	-
	-
	-
	-
	-
	- precision applications. **– THD+N @ f = 1 kHz 0.001%**
	-
	- **– Rail-to-rail Output Swing** loop gains.
	- **– Space Saving SOT-23 Package (LMP7715)**
	-
	- **– LMP7716Q is AEC-Q100 Grade 1 Qualified** low supply voltage requirements.

- VSSOP. **• Active Filters and Buffers**
- 
- 
- 

## **<sup>1</sup>FEATURES DESCRIPTION**

**<sup>23</sup>** The LMP7715/LMP7716/LMP7716Q are single and **• Unless Otherwise Noted, i** dual low noise, low offset, CMOS input, rail-to-rail **Typical Values at V<sub>S</sub>** = 5V. output precision amplifiers with high gain bandwidth **– Input Offset Voltage ±150 μV (Max)** products. The LMP7715/LMP7716/LMP7716Q are **– Input Bias Current 100 fA** part of the LMP™ precision amplifier family and are ideal for a variety of instrumentation applications. **– Input Voltage Noise 5.8 nV/√Hz**

**– Gain Bandwidth Product 17 MHz** Utilizing a CMOS input stage, the LMP7715/LMP7716/LMP7716Q achieve an input bias **– Supply Current (LMP7715) 1.15 mA** current of 100 fA, an input referred voltage noise of **– Supply Current (LMP7716/LMP7716Q) 1.30** 5.8 nV/√Hz, and an input offset voltage of less than **mA**  $±150$  μV. These features make the **– Supply Voltage Range 1.8V to 5.5V** LMP7715/LMP7716/LMP7716Q superior choices for

**– Operating Temperature Range −40°C to** Consuming only 1.15 mA of supply current, the **125°C** LMP7715 offers a high gain bandwidth product of 17 MHz, enabling accurate amplification at high closed

The LMP7715/LMP7716/LMP7716Q have a supply **– 8-Pin VSSOP Package** voltage range of 1.8V to 5.5V, which makes these **(LMP7716/LMP7716Q)** ideal choices for portable low power applications with

**and is Manufactured on an Automotive**<br> **Grade Flow** The LMP7715/LMP7716/LMP7716Q are built with **Grade** Flow LMP7715 is offered in a 5-pin SOT-23 package and **APPLICATIONS** the LMP7716/LMP7716Q is offered in an 8-pin

**• Sensor Interface Applications** The LMP7716Q incorporates enhanced **Transimpedance Amplifiers**<br> **•** *•* **<b>***COND CONDOM <b>EXECUT* automotive market, including defect detection<br> **• Automotive** marked pairs and positioning defect detection **• Automotive** methodologies. Reliability qualification is compliant with the requirements and temperature grades defined in the AEC-Q100 standard.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. LMP is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

SNOSAV0E –MARCH 2006–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

### **Typical Performance**





#### **Figure 1. Offset Voltage Distribution Figure 2. Input Referred Voltage Noise**

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **Absolute Maximum Ratings(1)(2)**



(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics Tables.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC)Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

(4) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

## **Operating Ratings(1)**



(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics Tables.

(2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

EXAS



#### **[www.ti.com](http://www.ti.com)** SNOSAV0E –MARCH 2006–REVISED MARCH 2013

#### **2.5V Electrical Characteristics**

Unless otherwise specified, all limits are ensured for T<sub>A</sub> = 25°C, V<sup>+</sup> = 2.5V, V<sup>-</sup> = 0V, V<sub>O</sub> = V<sub>CM</sub> = V<sup>+</sup>/2. **Boldface** limits apply at the temperature extremes.



(1) Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the Statistical Quality Control (SQC) method.

(2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material.

(3) Offset voltage average drift is determined by dividing the change in  $V_{OS}$  at the temperature extremes by the total temperature change.

(4) This parameter is specified by design and/or characterization and is not tested in production.

(5) Positive current corresponds to current flowing into the device.

(6) The short circuit test is a momentary open loop test.

Copyright © 2006–2013, Texas Instruments Incorporated and Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAV0E&partnum=LMP7715) Feedback 3



SNOSAV0E –MARCH 2006–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

### **2.5V Electrical Characteristics (continued)**

Unless otherwise specified, all limits are ensured for T<sub>A</sub> = 25°C, V<sup>+</sup> = 2.5V, V<sup>-</sup> = 0V, V<sub>O</sub> = V<sub>CM</sub> = V<sup>+</sup>/2. **Boldface** limits apply at the temperature extremes.



## **5V Electrical Characteristics**

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}$ C, V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>CM</sub> = V<sup>+</sup>/2. **Boldface** limits apply at the temperature extremes.



(1) Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the Statistical Quality Control (SQC) method.

- (2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material.
- (3) Offset voltage average drift is determined by dividing the change in  $V_{OS}$  at the temperature extremes by the total temperature change.<br>(4) This parameter is specified by design and/or characterization and is not tes
- This parameter is specified by design and/or characterization and is not tested in production.
- (5) Positive current corresponds to current flowing into the device.
- 



**[www.ti.com](http://www.ti.com)** SNOSAV0E –MARCH 2006–REVISED MARCH 2013

### **5V Electrical Characteristics (continued)**

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}$ C, V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>CM</sub> = V<sup>+</sup>/2. **Boldface** limits apply at the temperature extremes.



(6) The short circuit test is a momentary open loop test.

### **Connection Diagram**





**Figure 3. Top View Figure 4. Top View**

## **[LMP7715,](http://www.ti.com/product/lmp7715?qgpn=lmp7715) [LMP7716](http://www.ti.com/product/lmp7716?qgpn=lmp7716), [LMP7716Q](http://www.ti.com/product/lmp7716q ?qgpn=lmp7716q )**

SNOSAV0E –MARCH 2006–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

 $V_S = 2.5V$  $V_{CM} = V<sub>S</sub>/2$ 

**Typical Performance Characteristics** Unless otherwise noted:  $T_A = 25^{\circ}C$ ,  $V_S = 5V$ ,  $V_{CM} = V_S/2$ . **Offset Voltage Distribution TCV**<sub>OS</sub> Distribution (LMP7715) 25  $-40^{\circ}$   $\leq$  T<sub>A</sub> $\leq$  125°C  $V_S = 2.5V, 5V$ UNITS TESTED:10,000 20  $V_{CM} = V_S/2$ UNITS TESTED: PERCENTAGE (%) PERCENTAGE (%) 10,000 15 10 5 0 -200 -100 0 100 200 -4 -3 -2 -1 0 1 2  $TCV_{OS}(\mu V/C)$ OFFSET VOLTAGE (µV) **Figure 5. Figure 6. Offset Voltage Distribution TCVOS Distribution (LMP7716/LMP7716Q)** 25  $-40^{\circ}C \leq T_A \leq 125^{\circ}C$  $V_S = 2.5V, 5V$ 20 UNITS TESTED: 10,000  $V_{CM} = V<sub>S</sub>/2$ UNITS TESTED: PERCENTAGE (%) PERCENTAGE (%) 10,000 15 10 5 0 -200 -100 0 100 200 -4 -3 -2 -1 0  $TCV_{OS}(\mu V/C)$ OFFSET VOLTAGE (µV) **Figure 7. Figure 8. Offset Voltage vs.**  $V_{CM}$  **Offset Voltage vs. V**<sub>CM</sub> 200  $V_S = 1.8V$  $V_S = 2.5V$ 150  $-40<sup>o</sup>$ OFFSET VOLTAGE (µV) 100 OFFSET VOLTION LING  $25$ 50 0 125°C -50 -100 -150 -200 -0.3 0 0.3 0.6 0.9 1.2 1.5 1.8 2.1 -0.3 0 0.3 0.6 0.9 1.2 1.5  $V_{CM} (V)$  $V_{CM} (V)$ **Figure 9. Figure 10.**

125°C

 $25C$ 

 $-40<sup>o</sup>$ 

OFFSET VOLTAGE (PV)

OFFSET VOLTAGE (µV)

0

5

10

15

PERCENTAGE (%)

PERCENTAGE (%)

20

25

 $_{-200}^{0}$ 

5

10

PERCENTAGE (%)

PERCENTAGE (%)

15

20

25

 $V_S = 5V$  $V_{CM} = V<sub>S</sub>/2$ 

ـــا 200-<br>0.3-

-150 -100 -50  $\Omega$ 50 100 150 200

6 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAV0E&partnum=LMP7715) Feedback Copyright © 2006–2013, Texas Instruments Incorporated

Texas **NSTRUMENTS** 

**[www.ti.com](http://www.ti.com)** SNOSAV0E –MARCH 2006–REVISED MARCH 2013



**XAS** 

**STRUMENTS** 

**Typical Performance Characteristics (continued)**

 $V_S = 5V$ 

 $V_S = 2.5V$ 

 $V_S = 5V$ 

 $V_S(V)$ 

V<sub>CM</sub>(V)

125°C



### SNOSAV0E –MARCH 2006–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



**Typical Performance Characteristics (continued)**

8 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAV0E&partnum=LMP7715) Feedback Copyright © 2006–2013, Texas Instruments Incorporated



Texas



















**Typical Performance Characteristics (continued)**

**EXAS STRUMENTS** 















**EXAS** 

**STRUMENTS** 

**Typical Performance Characteristics (continued)**

SNOSAV0E –MARCH 2006–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



12 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAV0E&partnum=LMP7715) Feedback Copyright © 2006–2013, Texas Instruments Incorporated



## **[LMP7715,](http://www.ti.com/product/lmp7715?qgpn=lmp7715) [LMP7716](http://www.ti.com/product/lmp7716?qgpn=lmp7716), [LMP7716Q](http://www.ti.com/product/lmp7716q ?qgpn=lmp7716q )**

**[www.ti.com](http://www.ti.com)** SNOSAV0E –MARCH 2006–REVISED MARCH 2013



**Typical Performance Characteristics (continued)**





SNOSAV0E –MARCH 2006–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



### **APPLICATION INFORMATION**

#### **LMP7715/LMP7716/LMP7716Q**

The LMP7715/LMP7716/LMP7716Q are single and dual, low noise, low offset, rail-to-rail output precision amplifiers with a wide gain bandwidth product of 17 MHz and low supply current. The wide bandwidth makes the LMP7715/LMP7716/LMP7716Q ideal choices for wide-band amplification in portable applications.

The LMP7715/LMP7716/LMP7716Q are superior for sensor applications. The very low input referred voltage noise of only 5.8 nV/√Hz at 1 kHz and very low input referred current noise of only 10 fA/√Hz mean more signal fidelity and higher signal-to-noise ratio.

The LMP7715/LMP7716/LMP7716Q have a supply voltage range of 1.8V to 5.5V over a wide temperature range of 0°C to 125°C. This is optimal for low voltage commercial applications. For applications where the ambient temperature might be less than 0°C, the LMP7715/LMP7716/LMP7716Q are fully operational at supply voltages of 2.0V to 5.5V over the temperature range of −40°C to 125°C.

The outputs of the LMP7715/LMP7716/LMP7716Q swing within 25 mV of either rail providing maximum dynamic range in applications requiring low supply voltage. The input common mode range of the LMP7715/LMP7716/LMP7716Q extends to 300 mV below ground. This feature enables users to utilize this device in single supply applications.

The use of a very innovative feedback topology has enhanced the current drive capability of the LMP7715/LMP7716/LMP7716Q, resulting in sourcing currents of as much as 47 mA with a supply voltage of only 1.8V.

The LMP7715 is offered in the space saving SOT-23 package and the LMP7716/LMP7716Q is offered in an 8 pin VSSOP. These small packages are ideal solutions for applications requiring minimum PC board footprint.

### **CAPACITIVE LOAD**

The unity gain follower is the most sensitive configuration to capacitive loading. The combination of a capacitive load placed directly on the output of an amplifier along with the output impedance of the amplifier creates a phase lag which in turn reduces the phase margin of the amplifier. If phase margin is significantly reduced, the response will be either underdamped or the amplifier will oscillate.

The LMP7715/LMP7716/LMP7716Q can directly drive capacitive loads of up to 120 pF without oscillating. To drive heavier capacitive loads, an isolation resistor,  $R_{\text{ISO}}$  as shown in [Figure](#page-13-0) 49, should be used. This resistor and  $C_{L}$  form a pole and hence delay the phase lag or increase the phase margin of the overall system. The larger the value of  $R_{ISO}$ , the more stable the output voltage will be. However, larger values of  $R_{ISO}$  result in reduced output swing and reduced output current drive.



**Figure 49. Isolating Capacitive Load**

### <span id="page-13-0"></span>**INPUT CAPACITANCE**

CMOS input stages inherently have low input bias current and higher input referred voltage noise. The LMP7715/LMP7716/LMP7716Q enhance this performance by having the low input bias current of only 50 fA, as well as, a very low input referred voltage noise of 5.8 nV/√Hz. In order to achieve this a larger input stage has been used. This larger input stage increases the input capacitance of the LMP7715/LMP7716/LMP7716Q. [Figure](#page-14-0) 50 shows typical input common mode capacitance of the LMP7715/LMP7716/LMP7716Q.



**[www.ti.com](http://www.ti.com)** SNOSAV0E –MARCH 2006–REVISED MARCH 2013





<span id="page-14-0"></span>This input capacitance will interact with other impedances, such as gain and feedback resistors which are seen on the inputs of the amplifier, to form a pole. This pole will have little or no effect on the output of the amplifier at low frequencies and under DC conditions, but will play a bigger role as the frequency increases. At higher frequencies, the presence of this pole will decrease phase margin and also cause gain peaking. In order to compensate for the input capacitance, care must be taken in choosing feedback resistors. In addition to being selective in picking values for the feedback resistor, a capacitor can be added to the feedback path to increase stability.

<span id="page-14-1"></span>The DC gain of the circuit shown in [Figure](#page-14-1) 51 is simply −R<sub>2</sub>/R<sub>1</sub>.



#### **Figure 51. Compensating for Input Capacitance**

For the time being, ignore  $C_F$ . The AC gain of the circuit in [Figure](#page-14-1) 51 can be calculated as follows:

$$
\frac{V_{OUT}}{V_{IN}}(s) = \frac{-R_2/R_1}{\left[1 + \frac{s}{\left(\frac{A_0 R_1}{R_1 + R_2}\right)} + \frac{s^2}{\left(\frac{A_0}{C_{IN} R_2}\right)}\right]}
$$

<span id="page-14-2"></span>This equation is rearranged to find the location of the two poles:

$$
P_{1,2} = \frac{-1}{2C_{1N}} \left[ \frac{1}{R_1} + \frac{1}{R_2} \pm \sqrt{\left(\frac{1}{R_1} + \frac{1}{R_2}\right)^2 - \frac{4A_0C_{1N}}{R_2}} \right]
$$
(2)

As shown in [Equation](#page-14-2) 2, as the values of  $R_1$  and  $R_2$  are increased, the magnitude of the poles are reduced, which in turn decreases the bandwidth of the amplifier. [Figure](#page-15-0) 52 shows the frequency response with different value resistors for R<sub>1</sub> and R<sub>2</sub>. Whenever possible, it is best to chose smaller feedback resistors.

(1)

## **[LMP7715,](http://www.ti.com/product/lmp7715?qgpn=lmp7715) [LMP7716](http://www.ti.com/product/lmp7716?qgpn=lmp7716), [LMP7716Q](http://www.ti.com/product/lmp7716q ?qgpn=lmp7716q )**



SNOSAV0E –MARCH 2006–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



**Figure 52. Closed Loop Frequency Response**

<span id="page-15-0"></span>As mentioned before, adding a capacitor to the feedback path will decrease the peaking. This is because  $C_F$  will form yet another pole in the system and will prevent pairs of poles, or complex conjugates from forming. It is the presence of pairs of poles that cause the peaking of gain. [Figure](#page-15-1) 53 shows the frequency response of the schematic presented in [Figure](#page-14-1) 51 with different values of  $C_F$ . As can be seen, using a small value capacitor significantly reduces or eliminates the peaking.



**Figure 53. Closed Loop Frequency Response**

### <span id="page-15-1"></span>**TRANSIMPEDANCE AMPLIFIER**

In many applications the signal of interest is a very small amount of current that needs to be detected. Current that is transmitted through a photodiode is a good example. Barcode scanners, light meters, fiber optic receivers, and industrial sensors are some typical applications utilizing photodiodes for current detection. This current needs to be amplified before it can be further processed. This amplification is performed using a current-tovoltage converter configuration or transimpedance amplifier. The signal of interest is fed to the inverting input of an op amp with a feedback resistor in the current path. The voltage at the output of this amplifier will be equal to the negative of the input current times the value of the feedback resistor. [Figure](#page-16-0) 54 shows a transimpedance amplifier configuration.  $C_D$  represents the photodiode parasitic capacitance and  $C_{CM}$  denotes the common-mode capacitance of the amplifier. The presence of all of these capacitances at higher frequencies might lead to less stable topologies at higher frequencies. Care must be taken when designing a transimpedance amplifier to prevent the circuit from oscillating.

With a wide gain bandwidth product, low input bias current and low input voltage and current noise, the LMP7715/LMP7716/LMP7716Q are ideal for wideband transimpedance applications.





**Figure 54. Transimpedance Amplifier**

<span id="page-16-1"></span><span id="page-16-0"></span>A feedback capacitance C<sub>F</sub> is usually added in parallel with R<sub>F</sub> to maintain circuit stability and to control the frequency response. To achieve a maximally flat, 2<sup>nd</sup> order response, R<sub>F</sub> and C<sub>F</sub> should be chosen by using [Equation](#page-16-1) 3

$$
C_F = \sqrt{\frac{C_{IN}}{GBWP * 2 \pi R_F}}
$$

(3)

Calculating  $C_F$  from [Equation](#page-16-1) 3 can sometimes result in capacitor values which are less than 2 pF. This is especially the case for high speed applications. In these instances, it is often more practical to use the circuit shown in [Figure](#page-16-2) 55 in order to allow more sensible choices for  $C_F$ . The new feedback capacitor,  $C_F'$ , is (1+  $R_B/R_A$ ) C<sub>F</sub>. This relationship holds as long as  $R_A \ll R_F$ .



**Figure 55. Modified Transimpedance Amplifier**

### <span id="page-16-2"></span>**SENSOR INTERFACE**

The LMP7715/LMP7716/LMP7716Q have low input bias current and low input referred noise, which make them ideal choices for sensor interfaces such as thermopiles, Infra Red (IR) thermometry, thermocouple amplifiers, and pH electrode buffers.

Thermopiles generate voltage in response to receiving radiation. These voltages are often only a few microvolts. As a result, the operational amplifier used for this application needs to have low offset voltage, low input voltage noise, and low input bias current. [Figure](#page-17-0) 56 shows a thermopile application where the sensor detects radiation from a distance and generates a voltage that is proportional to the intensity of the radiation. The two resistors,  $R_A$ and  $R_B$ , are selected to provide high gain to amplify this signal, while  $C_F$  removes the high frequency noise.



**Figure 56. Thermopile Sensor Interface**

## <span id="page-17-0"></span>**PRECISION RECTIFIER**

Rectifiers are electrical circuits used for converting AC signals to DC signals. [Figure](#page-17-1) 57 shows a full-wave precision rectifier. Each operational amplifier used in this circuit has a diode on its output. This means for the diodes to conduct, the output of the amplifier needs to be positive with respect to ground. If  $V_{IN}$  is in its positive half cycle then only the output of the bottom amplifier will be positive. As a result, the diode on the output of the bottom amplifier will conduct and the signal will show at the output of the circuit. If  $V_{IN}$  is in its negative half cycle then the output of the top amplifier will be positive, resulting in the diode on the output of the top amplifier conducting and delivering the signal from the amplifier's output to the circuit's output.

<span id="page-17-2"></span><span id="page-17-1"></span>For  $R_2/R_1 \ge 2$ , the resistor values can be found by using the equation shown in [Figure](#page-17-1) 57. If  $R_2/R_1 = 1$ , then  $R_3$ should be left open, no resistor needed, and  $R_4$  should simply be shorted.



**Figure 57. Precision Rectifier**

## **[LMP7715,](http://www.ti.com/product/lmp7715?qgpn=lmp7715) [LMP7716](http://www.ti.com/product/lmp7716?qgpn=lmp7716), [LMP7716Q](http://www.ti.com/product/lmp7716q ?qgpn=lmp7716q )**

**[www.ti.com](http://www.ti.com)** SNOSAV0E –MARCH 2006–REVISED MARCH 2013

### **REVISION HISTORY**







## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Dec-2020

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **OTHER QUALIFIED VERSIONS OF LMP7716, LMP7716-Q1 :**

<sub>●</sub> Catalog: [LMP7716](http://focus.ti.com/docs/prod/folders/print/lmp7716.html)

• Automotive: [LMP7716-Q1](http://focus.ti.com/docs/prod/folders/print/lmp7716-q1.html)

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

## **PACKAGE MATERIALS INFORMATION**

**TEXAS NSTRUMENTS** 

www.ti.com 9-Apr-2022

## **TAPE AND REEL INFORMATION**





### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com 9-Apr-2022

# **PACKAGE MATERIALS INFORMATION**







## **PACKAGE OUTLINE**

## **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Refernce JEDEC MO-178.
- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



# **EXAMPLE BOARD LAYOUT**

## **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

## **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

## **DGK0008A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



# **EXAMPLE BOARD LAYOUT**

#### **DGK0008A VSSOP - 1.1 mm max height** TM

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



# **EXAMPLE STENCIL DESIGN**

## **DGK0008A VSSOP - 1.1 mm max height** TM

SMALL OUTLINE PACKAGE



NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated