

[Sample &](http://www.ti.com/product/P82B96?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy



**[P82B96](http://www.ti.com/product/p82b96?qgpn=p82b96)**

SCPS144C –MAY 2006–REVISED MAY 2015

# **P82B96 I <sup>2</sup>C Compatible Dual Bidirectional Bus Buffer**

**Technical** [Documents](http://www.ti.com/product/P82B96?dcmp=dsproject&hqs=td&#doctype2)

- <span id="page-0-3"></span>
- Can Interface Between I<sup>2</sup>C Buses Operating at Different Logic Levels (2 V to 15 V)
- 
- Outputs on the Transmission Side (Tx/Ty) Have
- Into Pairs of Forward (Tx/Ty) and Reverse (Rx/Ry)
- 400-kHz Fast I<sup>2</sup>C Bus Operation Over at Least
- 
- 

- <span id="page-0-2"></span>
- **Long I<sup>2</sup>C Communication**
- Galvanic <sup>2</sup>C Isolation
- <span id="page-0-0"></span>**Industrial Communications**

## <span id="page-0-1"></span>**1 Features 3 Description**

Tools & **[Software](http://www.ti.com/product/P82B96?dcmp=dsproject&hqs=sw&#desKit)** 

Operating Power-Supply Voltage Range<br>of 2 V to 15 V<br>bidirectional data transfer between an I<sup>2</sup>C bus and a bidirectional data transfer between an I<sup>2</sup>C bus and a of 2 V to 15 V range of other bus configurations with different voltage and current levels.

Support & **[Community](http://www.ti.com/product/P82B96?dcmp=dsproject&hqs=support&#community)** 

으리

One of the advantages of the P82B96 is that it France Cables by allowing bus capacitance of supports longer cables/traces and allows for more<br>400 pF on Main Side (Sx/Sy) and 4000 pF on devices per I<sup>2</sup>C bus because it can isolate bus<br>6. Capacitance such that the total devices per  $1^2C$  bus because it can isolate bus capacitance such that the total loading (devices and trace lengths) of the new bus or remote  $1^2C$  nodes High Current Sink Capability for Driving Low- are not apparent to other I<sup>2</sup>C buses (or nodes). The Impedance or High-Capacitive Buses  $\overline{\phantom{a}}$  restrictions on the number of I<sup>2</sup>C devices in a system Impedance or High-Capacitive Buses<br>
• Interface With Optoelectrical Isolators and Similar between them, are greatly improved.<br>
Devices That Need Unidirectional Input and between them, are greatly improved.

Output Signal Paths by Splitting  $I^2C$  Bus Signals The device is able to provide galvanic isolation<br>Into Pairs of Forward (Tx/Ty) and Reverse (Rx/Ry) (optocoupling) or use balanced transmission lines Signals and the state of the state of twisted pairs), because separate directional Tx and Rx signals are provided. The Tx and Rx signals may AU-RHZ FASLI C Bus Operation Over at Least be connected directly (without causing bus latching),<br>20 Meters of Wire units 12C 20 Meters of Wire to provide an bidirectional signal line with I<sup>2</sup>C Latch-Up Performance Exceeds 100 mA Per properties (open-drain driver). Likewise, the Ty and JESD 78, Class II **Research in the Class Class Class Class** Ry signals may also be connected together to provide • ESD Protection Exceeds JESD 22  $\qquad \qquad$  an bidirectional signal line with  $\rm l^2C$  properties (opendrain driver). This allows for a simple communication design, saving design time and costs. **2 Applications**

### • HDMI DDC **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the data sheet.



## **Long-Distance I <sup>2</sup>C Communications**

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, **44** intellectual property matters and other important disclaimers. PRODUCTION DATA.

# **Table of Contents**



# <span id="page-1-0"></span>**4 Revision History**

## **Changes from Revision B (July 2007) to Revision C Page**







## <span id="page-2-0"></span>**5 Description (continued)**

Two or more Sx or Sy I/Os must not be connected to each other on the same node. The P82B96 design does not support this configuration. Bidirectional I<sup>2</sup>C signals do not have a direction control pin so, instead, slightly different logic low-voltage levels are used at Sx/Sy to avoid latching of this buffer. A standard I<sup>2</sup>C low applied at the Rx/Ry of a P82B96 is propagated to Sx/Sy as a buffered low with a slightly higher voltage level. If this special buffered low is applied to the Sx/Sy of another P82B96, the second P82B96 does not recognize it as a standard <sup>2</sup>C bus low and does not propagate it to its Tx/Ty output. The Sx/Sy side of P82B96 may not be connected to similar buffers that rely on special logic thresholds for their operation.

The Sx/Sy side of the P82B96 is intended for  $l^2C$  logic voltage levels of  $l^2C$  master and slave devices or Tx/Rx signals of a second P82B96, if required. If Rx and Tx are connected, Sx can function as either the SDA or SCL line. Similarly, if Ry and Ty are connected, Sy can function as either the SDA or SCL line. There are no restrictions on the interconnection of the Tx/Rx and Ty/Ry I/O pins to other P82B96s, for example in a star or multi-point configuration (multiple P82B96 devices share the same Tx/Rx and Ty/Ry nodes) with the Tx/Rx and Ty/Ry I/O pins on the common bus, and the Sx/Sy side connected to the line-card slave devices.

In any design, the Sx pins of different devices should never be linked, because the resulting system would be very susceptible to induced noise and would not support all I<sup>2</sup>C operating modes.



## <span id="page-3-0"></span>**6 Pin Configuration and Functions**











Ty

 $\overline{4}$ 4 5

GND<sub>I</sub>

### **Pin Functions**

<span id="page-3-1"></span>



## <span id="page-4-0"></span>**7 Specifications**

## <span id="page-4-1"></span>**7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## <span id="page-4-2"></span>**7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## <span id="page-4-3"></span>**7.3 Recommended Operating Conditions**



## <span id="page-4-4"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/lit/pdf/spra953)

## <span id="page-5-0"></span>**7.5 Electrical Characteristics:**  $V_{cc}$  **= 2.3 V to 2.7 V**

 $V_{\text{CC}}$  = 2.3 V to 2.7 V, voltages are specified with respect to GND (unless otherwise noted)



(1) Typical value is at V<sub>CC</sub> = 2.5 V, T<sub>A</sub> = 25°C<br>(2) See the *Typical [Characteristics](#page-10-0)* section of this data sheet.

(3) The output logic low depends on the sink current.

(4) The input logic threshold is independent of the supply voltage.

(5) The minimum value requirement for pullup current, 200  $\mu$ A, ensures that the minimum value for  $V_{SX}$  output low always exceeds the minimum V<sub>Sx</sub> input high level to eliminate any possibility of latching. The specified difference is specified by design within any device.<br>While the tolerances on absolute levels allow a small probability that the low fro P82B96, this has no consequences for normal applications.



## <span id="page-6-0"></span>**7.6 Electrical Characteristics:**  $V_{cc} = 3 V$  **to 3.6 V**

 $V_{\text{CC}}$  = 3 V to 3.6 V, voltages are specified with respect to GND (unless otherwise noted)



(1) Typical value is at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C<br>(2) See the *Typical [Characteristics](#page-10-0)* section of this data sheet.

(3) The output logic low depends on the sink current.<br>(4) The input logic threshold is independent of the su

The input logic threshold is independent of the supply voltage.

(5) The minimum value requirement for pullup current, 200  $\mu$ A, ensures that the minimum value for  $V_{SX}$  output low always exceeds the minimum  $V_{Sx}$  input high level to eliminate any possibility of latching. The specified difference is specified by design within any device. While the tolerances on absolute levels allow a small probability that the low from one Sx output is recognized by an Sx input of another P82B96, this has no consequences for normal applications.

## <span id="page-7-0"></span>**7.7 Electrical Characteristics:**  $V_{cc} = 4.5 V$  to 5.5 V

 $V_{CC}$  = 4.5 V to 5.5 V, voltages are specified with respect to GND (unless otherwise noted)



(1) Typical value is at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C<br>(2) See the *Typical [Characteristics](#page-10-0)* section of this data sheet.

(3) The output logic low depends on the sink current.

(4) The input logic threshold is independent of the supply voltage.

(5) The minimum value requirement for pullup current, 200 μA, ensures that the minimum value for V<sub>SX</sub> output low always exceeds the minimum V<sub>Sx</sub> input high level to eliminate any possibility of latching. The specified difference is specified by design within any device. While the tolerances on absolute levels allow a small probability that the low from one Sx output is recognized by an Sx input of another P82B96, this has no consequences for normal applications.



## **Electrical Characteristics:**  $V_{cc} = 4.5$  V to 5.5 V (continued)

 $V_{\text{CC}}$  = 4.5 V to 5.5 V, voltages are specified with respect to GND (unless otherwise noted)



## <span id="page-8-0"></span>**7.8 Electrical Characteristics: V<sub>cc</sub> = 15 V**

 $V_{CC}$  = 15 V, voltages are specified with respect to GND (unless otherwise noted)



(1) Typical value is at V<sub>CC</sub> = 15 V, T<sub>A</sub> = 25°C<br>(2) See the *Typical [Characteristics](#page-10-0)* section of this data sheet.

(3) The output logic low depends on the sink current.

(4) The input logic threshold is independent of the supply voltage.

Copyright © 2006–2015, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SCPS144C&partnum=P82B96) Feedback* 9

## **Electrical Characteristics:**  $V_{cc}$  **= 15 V (continued)**



 $V_{\text{CC}}$  = 15 V, voltages are specified with respect to GND (unless otherwise noted)

(5) The minimum value requirement for pullup current, 200  $\mu$ A, ensures that the minimum value for  $V_{SX}$  output low always exceeds the minimum  $V_{Sx}$  input high level to eliminate any possibility of latching. The specified difference is specified by design within any device. While the tolerances on absolute levels allow a small probability that the low from one Sx output is recognized by an Sx input of another P82B96, this has no consequences for normal applications.

## <span id="page-9-0"></span>**7.9 Switching Characteristics**

 $V_{CC}$  = 5 V, T<sub>A</sub> = 25°C, no capacitive loads, voltages are specified with respect to GND (unless otherwise noted)



(1) The fall time of  $V_{Tx}$  from 5 V to 2.5 V in the test is approximately 15 ns.

(2) The rise time of  $V_{Tx}$  from 0 V to 2.5 V in the test is approximately 20 ns.<br>(3) The fall time of  $V_{Tx}$  from 5 V to 2.5 V in the test is approximately 50 ns. The fall time of  $V_{Sx}$  from 5 V to 2.5 V in the test is approximately 50 ns.

(4) The rise time of  $V_{Sx}$  from 0.9 V to 2.5 V in the test is approximately 70 ns.



## **7.10 Typical Characteristics**

<span id="page-10-0"></span>



## <span id="page-11-0"></span>**8 Parameter Measurement Information**





#### **VOLTAGE WAVEFORMS PROPAGATION DELAY AND OUTPUT TRANSITION TIMES**

- A.  $C_L$  includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω, t<sub>r</sub>/t<sub>f</sub> ≤ 30 ns.

### **Figure 6. Test Circuit and Voltage Waveforms**



## <span id="page-12-0"></span>**9 Detailed Description**

## <span id="page-12-1"></span>**9.1 Overview**

The P82B96 is a bus buffer that supports bidirectional data transfer between an I<sup>2</sup>C bus and a range of other bus configurations with different voltage and current levels.

One of the advantages of the P82B96 is that it supports longer cables/traces and allows for more devices per  $I^2C$ bus because it can isolate bus capacitance such that the total loading (devices and trace lengths) of the new bus or remote I<sup>2</sup>C nodes are not apparent to other I<sup>2</sup>C buses (or nodes). The restrictions on the number of I<sup>2</sup>C devices in a system due to capacitance, or the physical separation between them, are greatly improved.

The P82B96 is able to provide galvanic isolation (optocoupling) or use balanced transmission lines (twisted pairs), because separate directional Tx and Rx signals are provided. The Tx and Rx signals may be connected directly (without causing bus latching), to provide an bidirectional signal line with I<sup>2</sup>C properties (open-drain driver). Likewise, the Ty and Ry signals may also be connected together to provide an bidirectional signal line with I<sup>2</sup>C properties (open-drain driver). This allows for a simple communication design, saving design time and costs.

Two or more Sx or Sy I/Os must not be connected to each other on the same node. The P82B96 design does not support this configuration. Bidirectional I<sup>2</sup>C signals do not have a direction control pin so, instead, slightly different logic low-voltage levels are used at Sx/Sy to avoid latching of this buffer. A standard I<sup>2</sup>C low applied at the Rx/Ry of a P82B96 is propagated to Sx/Sy as a buffered low with a slightly higher voltage level. If this special buffered low is applied to the Sx/Sy of another P82B96, the second P82B96 does not recognize it as a standard <sup>2</sup>C bus low and does not propagate it to its Tx/Ty output. The Sx/Sy side of P82B96 may not be connected to similar buffers that rely on special logic thresholds for their operation.

The Sx/Sy side of the P82B96 is intended for  $I^2C$  logic voltage levels of  $I^2C$  master and slave devices or Tx/Rx signals of a second P82B96, if required. If Rx and Tx are connected, Sx can function as either the SDA or SCL line. Similarly, if Ry and Ty are connected, Sy can function as either the SDA or SCL line. There are no restrictions on the interconnection of the Tx/Rx and Ty/Ry I/O pins to other P82B96s, for example in a star or multi-point configuration (multiple P82B96 devices share the same Tx/Rx and Ty/Ry nodes) with the Tx/Rx and Ty/Ry I/O pins on the common bus, and the Sx/Sy side connected to the line-card slave devices.

In any design, the Sx pins of different devices should never be linked, because the resulting system would be very susceptible to induced noise and would not support all  $I<sup>2</sup>C$  operating modes.

## <span id="page-12-2"></span>**9.2 Functional Block Diagram**





### <span id="page-13-0"></span>**9.3 Feature Description**

### **9.3.1 Sx and Sy**

The I<sup>2</sup>C pins, Sx and Sy, are designed to interface directly with an I<sup>2</sup>C bus. The logic threshold-voltage levels on the I<sup>2</sup>C bus are independent of the supply V<sub>CC</sub>. The maximum I<sup>2</sup>C bus supply voltage is 15 V, and the specified static sink current is 3 mA.

Sx and Sy have two identical buffers. Each buffer is made up of two logic signal paths. The first one, named Tx or Ty, is a forward path from the I<sup>2</sup>C interface pin, which drives the buffered bus. The second one, named Rx or Ry, is a reverse signal path from the buffered bus input to drive the  $I<sup>2</sup>C$  bus interface.

There are two purposes for these paths: to sense the voltage state of the  $I^2C$  pin (Sx or Sy) and transmit this state to Tx or Ty, respectively, and to detect the state of the Rx or Ry and pull the I<sup>2</sup>C pin low when Rx or Ry is low.

### **9.3.2 Tx and Ty**

Tx and Ty are open-collector outputs without ESD protection diodes to  $V_{CC}$ . Each pin may be connected through a pullup resistor to a supply voltage in excess of V $_{\rm CC}$ , as long as the 15-V rating is not exceeded. Tx and Ty have a larger current-sinking capability than a standard l<sup>2</sup>C device and can sink a static current of greater than 30 mA. They also have dynamic pulldown capability of 100-mA, typically.

A logic low is transmitted to Tx or Ty only when the voltage at the I<sup>2</sup>C pin (Sx or Sy) is less than 0.6 V. A logic low at Rx or Ry causes the I<sup>2</sup>C bus (Sx or Sy) to be pulled to a logic low level in accordance with I<sup>2</sup>C requirements (maximum 1.5 V in 5-V applications), but not low enough to be looped back to the Tx or Ty output and cause the buffer to latch low.

The minimum low level that the P82B96 can achieve on the  $I^2C$  bus by a low at Rx or Ry typically is 0.8 V.

If  $V_{CC}$  fails, neither the I<sup>2</sup>C pins nor the Tx or Ty outputs are held low. Their open-collector configuration allows them to be pulled up to the rated maximum of 15 V without  $V_{CC}$  present. The input configuration on Sx, Sy, Rx, and Ry also presents no loading of external signals when  $V_{CC}$  is not present. This ensures that communication on the main I<sup>2</sup>C bus can continue if the P82B96 has no supply.

The effective input capacitance of any signal pin, measured by its effect on bus rise times, is less than 4 pF for all bus voltages and supply voltages, including  $V_{CC} = 0$  V.

### **9.3.3 Long Cable Length**

The P82B96 supports 400 pF on the main I2C bus (Sx/Sy side) and up to 4000 pF on the transmission side (Tx/Ty). This allows for longer cables to be used due to the significant increase in capacitance allowed by the device.

## <span id="page-13-1"></span>**9.4 Device Functional Modes**

The P82B96 begins functioning once V<sub>CC</sub> reaches 2 V. When V<sub>CC</sub> is low, the P82B96 does not hold the Sx/Sy pins low, which ensures l<sup>2</sup>C communication can continue between other devices on the bus while the V<sub>CC</sub> is low.



## <span id="page-14-0"></span>**10 Application and Implementation**

### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### <span id="page-14-1"></span>**10.1 Application Information**

#### **10.1.1 Calculating System Delays and Bus-Clock Frequency for Fast Mode System**

[Figure](#page-14-2) 7 through [Figure](#page-15-0) 9 show the P82B96 used to drive extended bus wiring, with relatively large capacitance (up to 4000 pF), linking two Fast mode I<sup>2</sup>C bus nodes. It includes simplified expressions for making the relevant timing calculations for 3.3-/5-V operation. It may be necessary to decrease the nominal SCL frequency below 400 kHz, because the buffers and the wiring introduce timing delays. In most cases, the actual bus frequency is lower than the nominal master timing, due to bit-wise stretching of the clock periods.



**Falling edge of SCL at master is delayed by the buffers and bus fall times. Effective Delay of SCL at Slave = 255 + 17**  $V_{\text{ccm}}$  **+ (2.5 + 4**  $\times$  **10<sup>9</sup> Cb)**  $V_{\text{ccB}}$  **(ns) C = F, V = Volts**

<span id="page-14-2"></span>



**Rising edge of SCL at master is delayed (clock stretch) by buffer and bus rise times. Effective delay of SCL at master = 270 + RmCm + 0.7RbCb (ns) C = F, R =** Ω



## **Application Information (continued)**



**Rising edge of SDA at slave is delayed by the buffers and bus rise times. Effective delay of SDA at master = 270 + 0.2RsCs + 0.7(RbCb + RmCm) (ns) C = F, R =** Ω

### **Figure 9. Linking Two I <sup>2</sup>C Bus Nodes Over a Long Cable, Slave to Master**

<span id="page-15-0"></span>The delay factors involved in calculation of the allowed bus speed are:

- The propagation delay of the master signal through the buffers and wiring to the slave. The important delay is that of the falling edge of SCL, because this edge requests the data or ACK from a slave.
- The effective stretching of the nominal low period of SCL at the master, caused by the buffer and bus rise times.
- The propagation delay of the slave response signal through the buffers and wiring back to the master. The important delay is that of a rising edge in the SDA signal. Rising edges always are slower and, therefore, are delayed by a longer time than falling edges. (The rising edges are limited by the passive pullup, while falling edges actively are driven.)

The timing requirement in any I<sup>2</sup>C system is that a slave's data response (which is provided in response to a falling edge of SCL) must be received at the master before the end of the corresponding low period of SCL as it appears on the bus wiring at the master. Because all slaves, as a minimum, satisfy the worst-case timing requirements of a 400-kHz part, they must provide their response within the minimum allowed clock low period of 1300 ns. Therefore, in systems that introduce additional delays, it is necessary only to extend that minimum clock low period by any effective delay of the slave response. The effective delay of the slave's response equals the total delays in SCL falling edge from the master reaching the slave (A) minus the effective delay (stretch) of the SCL rising edge (B) plus total delays in the slave response data, carried on SDA, and reaching the master (C).

The master microcontroller should be programmed to produce a nominal SCL low period of  $(1300 + A - B + C)$  ns and should be programmed to produce the nominal minimum SCL high period of 600 ns. Then, a check should be made to ensure the cycle time is not shorter than the minimum 2500 ns. If found to be necessary, increase either clock period.

Due to clock stretching, the SCL cycle time always is longer than  $(600 + 1300 + A + C)$  ns.

### *10.1.1.1 Sample Calculations*

The master bus has an RmCm product of 100 ns and  $V_{CCM} = 5$  V.

The buffered bus has a capacitance of 1 nF and a pullup resistor of 160  $\Omega$  to 5 V, giving an RbCb product of 160 ns. The slave bus also has an RsCs product of 100 ns.

The master low period should be programmed to be  $\geq$ (1300 + 372.5 – 482 + 472) ns, which calculates to ≥1662.5 ns.

The master high period may be programmed to the minimum 600 ns. The nominal master clock period is  $\ge$ (1662.5 + 600) ns = 2262.5 ns, equivalent to a frequency of 442 kHz.

The actual bus-clock period, including the 482-ns clock stretch effect, is below (nominal + stretch) =  $(2262.5 + 482)$  ns or  $\geq 2745$  ns, equivalent to an allowable frequency of 364 kHz.



### <span id="page-16-0"></span>**10.2 Typical Applications**

### **10.2.1 Driving Ribbon or Flat Telephone Cables**



**Figure 10. Driving Ribbon or Flat Telephone Cables**

### <span id="page-16-2"></span>*10.2.1.1 Design Requirements*

In this application, the P82B96 is used to drive a ribbon cable. The following are assumed to be true

- Sy/Sx side of  $I^2C$  bus is at a known voltage from 3.3 V to 5 V
- Tx/Ty and Rx/Ry side of  $I^2C$  bus is at a known voltage from 2 V to 15V
- SCL Clock Speed <= 400kHz

### *10.2.1.2 Detailed Design Procedure*

<span id="page-16-1"></span>

| $V_{CC1}$<br>$(V)$ | $+V$<br><b>CABLE</b><br>(V) | V <sub>CC2</sub><br>(V) | R <sub>1</sub><br>(Ω) | R <sub>2</sub><br>(kΩ) | C <sub>2</sub><br>(pF) | <b>CABLE</b><br><b>LENGTH</b><br>(m) | <b>CABLE</b><br><b>CAPACITANCE</b> | <b>CABLE</b><br><b>DELAY</b><br>(ns) | <b>MASTER SCL</b><br><b>PULSE</b><br><b>DURATION</b><br>(ns) |      | <b>BUS</b><br><b>CLOCK</b><br><b>SPEED</b><br>(kHz) | <b>MAXIMUM</b><br><b>SLAVE</b><br><b>RESPONSE</b><br><b>DELAY</b> |
|--------------------|-----------------------------|-------------------------|-----------------------|------------------------|------------------------|--------------------------------------|------------------------------------|--------------------------------------|--------------------------------------------------------------|------|-----------------------------------------------------|-------------------------------------------------------------------|
|                    |                             |                         |                       |                        |                        |                                      |                                    |                                      | <b>HIGH</b>                                                  | LOW  |                                                     |                                                                   |
| 5                  | 12                          | 5                       | 750                   | 2.2                    | 400                    | 250                                  | (1)                                | 1250                                 | 600                                                          | 4000 | 120                                                 | (2)                                                               |
| 5                  | 12                          | 5                       | 750                   | 2.2                    | 220                    | 100                                  | (1)                                | 500                                  | 600                                                          | 2600 | 185                                                 | (2)                                                               |
| 3.3                | 5                           | 3.3                     | 330                   |                        | 220                    | 25                                   | 1 nF                               | 125                                  | 600                                                          | 1500 | 390                                                 | (2)                                                               |
| 3.3                | 5                           | 3.3                     | 330                   |                        | 100                    | 3                                    | 120 pF                             | 15                                   | 600                                                          | 1000 | 500                                                 | 600 ns                                                            |

**Table 1. Bus Capabilities**

(1) Not applicable; calculations are delay based.

(2) Normal 400-kHz bus specification

When the master SCL high and low periods can be programmed separately, the timings can allow for bus delays. The low period should be programmed to achieve the minimum 1300 ns plus the net delay in the slave response data signal caused by bus and buffer delays. The longest data delay is the sum of the delay of the falling edge of SCL from master to slave and the delay of the rising edge of SDA from slave data to master. The actual SCL frequency is lower than calculated from the programmed clock periods because the buffer stretches the programmed SCL low period. In the example for the 25-m cable in [Table](#page-16-1) 1, the clock is stretched 400 ns, the falling edge of SCL is delayed 490 ns, and the SDA rising edge is delayed 570 ns. The required additional low period is (490 + 570) = 1060 ns and the I<sup>2</sup>C bus specifications already include an allowance for a worst-case bus rise time (0% to 70%) of 425 ns. The bus rise time can be 300 ns (30% to 70%), which means it can be 425 ns (0% to 70%). The 25-m cable delay times include all rise and fall times. Therefore, the device only needs to be programmed with an additional (1060 – 400 – 425) = 235 ns, making a total programmed low period 1535 ns. The programmed low is stretched by 400 ns to yield an actual bus low time of 1935 ns, which, allowing the minimum high period of 600 ns, yields a cycle period of 2535 ns or 394 kHz.

#### **[P82B96](http://www.ti.com/product/p82b96?qgpn=p82b96)** SCPS144C –MAY 2006–REVISED MAY 2015 **[www.ti.com](http://www.ti.com)**

Note in both the 100-m and 250-m examples, the capacitive loading on the I<sup>2</sup>C buses at each end is within the maximum allowed Standard mode loading of 400 pF, but exceeds the Fast mode limit. This is an example of a hybrid mode, because it relies on the response delays of Fast mode parts, but uses (allowable) Standard mode bus loadings with rise times that contribute significantly to the system delays. The cables cause large propagation delays. Therefore, these systems must operate well below the 400-kHz limit, but illustrate how they still can exceed the 100-kHz limit, provided all parts are capable of Fast mode operation. The fastest example illustrates how the 400-kHz limit can be exceeded, provided master and slave parts have delay specifications smaller than the maximum allowed. Many TI slaves have delays shorter than 600 ns, but none have that specified.

### *10.2.1.3 Application Curve*



D001

**Figure 11. Propagation Delay Through P82B96 With 400-KHz Data**

### **10.2.2 Galvanic Isolation**

[Figure](#page-17-0) 12 shows how the P82B96 can be used to galvanically isolate an  $I^2C$  bus. This is achieved with the use of optocouplers to provide the isolation, and wiring the Rx/Ry and Tx/Ty pins to the appropriate diodes to allow for bidirectional operation.



<span id="page-17-0"></span>**Figure 12. Galvanic Isolation of I <sup>2</sup>C Nodes**



#### **[www.ti.com](http://www.ti.com)** SCPS144C –MAY 2006–REVISED MAY 2015

### <span id="page-18-1"></span>**10.2.3 Long-Distance I 2C**

[Figure](#page-18-0) 13 shows how the P82B96 can be used for long-distance  $I^2C$  communications over a twisted pair. Tx and Rx share the same node and connect to one wire of a twisted pair, and Ty and Ry share the same node and connect to another twisted pair. One twisted pair should have 1 wire tied to  $V_{CC}$  and the other twisted pair should have one of the wires tied to GND.



**Figure 13. Long-Distance I <sup>2</sup>C Communications**

### <span id="page-18-0"></span>**10.2.4 Extend I <sup>2</sup>C/DDC Bus With Short-Circuit Protection**

[Figure](#page-19-0) 14 shows how a master I<sup>2</sup>C bus can be protected against short circuits or failures in applications that involve plug/socket connections and long cables that may become damaged. A simple circuit is added to monitor the SDA bus and, if its low time exceeds the design value, disconnect the master bus. P82B96 frees all of its I/Os if its supply is removed, so one option is to connect its  $V_{CC}$  to the output of a logic gate from, for example, the LVC family. The SDA and SCL lines could be timed, and  $V_{CC}$  disabled through the gate, if a line exceeds a design value of the low period. If the supply voltage of logic gates restricts the choice of  $V_{CC}$  supply, the low-cost discrete circuit in [Figure](#page-19-0) 14 can be used. If the SDA line is held low, the 100-nF capacitor charges, and Ry is pulled toward  $V_{CC}$ . When it exceeds  $V_{CC}/2$ , Ry sets Sy high, which effectively releases it.

In this example, the SCL line is made unidirectional by tying Rx to  $V_{CC}$ . The state of the buffered SCL line cannot affect the master clock line, which is allowed when clock stretching is not required. It is simple to add an additional transistor or diode to control the Rx input in the same way as Ry, when necessary. The +V cable drive can be any voltage up to 15 V, and the bus may be run at a lower impedance by selecting pullup resistors for a static sink current up to 30 mA.  $V_{CC1}$  and  $V_{CC2}$  may be chosen to suit the connected devices. Because DDC uses relatively low speeds (<100 kHz), the cable length is not restricted to 20 m by the I<sup>2</sup>C signaling, but it may be limited by the video signaling.

[Figure](#page-16-2) 10 and [Table](#page-16-1) 1 show that P82B96 can achieve high clock rates over long cables. While calculating with lumped wiring capacitance yields reasonable approximations to actual timing; even 25 m of cable is better treated using transmission line theory. Flat ribbon cables connected as shown, with the bus signals on the outer edge, have a characteristic impedance in the range 100–200  $\Omega$ . For simplicity, they cannot be terminated in their characteristic impedance, but a practical compromise is to use the minimum pullup allowed for P82B96 and place half this termination at each end of the cable. When each pullup is less than 330  $Ω$ , the rising-edge waveforms have their first voltage step level above the logic threshold at Rx, and cable timing calculations can be based on the fast rise/fall times of resistive loading, plus simple one-way propagation delays. When the pullup is larger, but less than 750 Ω, the threshold at Rx is crossed after one signal reflection. So, at the sending end, it is crossed after two times the one-way propagation delay and, at the receiving end, after three times that propagation delay. For flat cables with partial plastic dielectric insulation (by using outer cores) the one-way propagation delays are about 5 ns/m. The 10% to 90% rise and fall times on the cable are from 20 ns and 50 ns, so their delay contributions are small. There is ringing on falling edges that can be damped, if required, using Schottky diodes.

**[P82B96](http://www.ti.com/product/p82b96?qgpn=p82b96)**





**Figure 14. Extending DDC Bus**

## <span id="page-19-0"></span>**10.2.5 Voltage Translation**

<span id="page-19-1"></span>[Figure](#page-19-1) 15 shows how the P82B96 can be used for I<sup>2</sup>C Voltage Translation.



**Figure 15. Interfacing I <sup>2</sup>C Bus With Different Logic Levels**



## <span id="page-20-0"></span>**11 Power Supply Recommendations**

VCC accepts supply voltages from 2 V up to 15 V. The GND pin must be tied to ground. TI recommends that decoupling capacitor with a value of approximately 100 nF be placed near VCC.

## <span id="page-20-1"></span>**12 Layout**

## <span id="page-20-2"></span>**12.1 Layout Guidelines**

The recommended decoupling capacitors should be placed as close to the VCC pin of the P82B96 as possible.

## <span id="page-20-3"></span>**12.2 Layout Example**

[Figure](#page-20-4) 16 is an example layout for the typical application seen in the *[Long-Distance](#page-18-1)*  ${}^{\rho}C$  section, using the DGK package.



<span id="page-20-4"></span>



## <span id="page-21-0"></span>**13 Device and Documentation Support**

## <span id="page-21-1"></span>**13.1 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### <span id="page-21-2"></span>**13.2 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## <span id="page-21-3"></span>**13.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## <span id="page-21-4"></span>**13.4 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## <span id="page-21-5"></span>**14 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com 3-May-2024

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



## **TEXAS NSTRUMENTS**

www.ti.com 3-May-2024

## **TUBE**



## **B - Alignment groove width**

\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



 $P (R-PDIP-T8)$ 

PLASTIC DUAL-IN-LINE PACKAGE



- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.





# **PACKAGE OUTLINE**

# **PW0008A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **PW0008A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **PW0008A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

# **DGK0008A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



# **EXAMPLE BOARD LAYOUT**

#### **DGK0008A VSSOP - 1.1 mm max height** TM

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



# **EXAMPLE STENCIL DESIGN**

# **DGK0008A VSSOP - 1.1 mm max height** TM

SMALL OUTLINE PACKAGE



NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated