



Sample &

Buy







TPS7A8101-Q1

SLVSCK0A - APRIL 2014 - REVISED JUNE 2014

## TPS7A8101-Q1 Low-Noise, Wide-Bandwidth, High PSRR, Low-Dropout 1-A Linear Regulator

## 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to 125°C
     Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C4B
- Low-Dropout 1-A Regulator with Enable
- Adjustable Output Voltage: 0.8 V to 6 V
- Wide-Bandwidth High PSRR:
  - 80 dB at 1 kHz
  - 60 dB at 100 kHz
  - 54 dB at 1 MHz
- Low Noise: 23.5 μV<sub>RMS</sub> typical (100 Hz to 100 kHz)
- Stable With 4.7-µF Output Capacitance
- Excellent Load and Line Transient Response
- 3% Overall Accuracy (Over Load, Line, Temperature)
- Over-Current and Overtemperature Protection
- Very Low Dropout: 170 mV Typical at 1 A

**Typical Application Circuit** 

• Package: 3-mm × 3-mm SON-8

4

## 2 Applications

- RF Power in Automotive Applications
- Automotive ADAS ECUs
- Telematic Control Units
- Audio
- High-Speed I/F (PLL and VCO)

## **3** Description

The TPS7A8101-Q1 low-dropout linear regulator (LDO) offers very good performance in output noise and power-supply rejection ratio (PSRR). This LDO uses an advanced BiCMOS process and a PMOSFET pass device to achieve very low noise, excellent transient response, and excellent PSRR performance.

The TPS7A8101-Q1 device is stable with a  $4.7-\mu$ F ceramic output capacitor and uses a precision voltage reference and feedback loop to achieve a worst-case accuracy of 3% over all load, line, process, and temperature variations.

This device is fully specified over the temperature range of  $T_A = -40$ °C to 125°C and is offered in a 3-mm × 3-mm, SON-8 package with a thermal pad.

## Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE | BODY SIZE (NOM)   |
|--------------|---------|-------------------|
| TPS7A8101-Q1 | SON (8) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



## **Typical Power-Supply Ripple Rejection**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

2

## **Table of Contents**

| 1 | Feat           | tures 1                            |  |  |  |  |  |
|---|----------------|------------------------------------|--|--|--|--|--|
| 2 | Applications 1 |                                    |  |  |  |  |  |
| 3 | Des            | cription 1                         |  |  |  |  |  |
| 4 | Тур            | ical Application Circuit1          |  |  |  |  |  |
| 5 |                | ision History 2                    |  |  |  |  |  |
| 6 | Pin            | Configuration and Functions 3      |  |  |  |  |  |
| 7 | Spe            | cifications4                       |  |  |  |  |  |
|   | 7.1            | Absolute Maximum Ratings 4         |  |  |  |  |  |
|   | 7.2            | Handling Ratings 4                 |  |  |  |  |  |
|   | 7.3            | Recommended Operating Conditions 4 |  |  |  |  |  |
|   | 7.4            | Thermal Information 4              |  |  |  |  |  |
|   | 7.5            | Electrical Characteristics 5       |  |  |  |  |  |
|   | 7.6            | Typical Characteristics 6          |  |  |  |  |  |
| 8 | Deta           | ailed Description 11               |  |  |  |  |  |
|   | 8.1            | Overview 11                        |  |  |  |  |  |
|   | 8.2            | Functional Block Diagram 11        |  |  |  |  |  |

|    | 8.3  | Feature Description               | 11 |
|----|------|-----------------------------------|----|
|    | 8.4  | Device Functional Modes           | 12 |
| 9  | Арр  | lication and Implementation       | 13 |
|    | 9.1  | Application Information           | 13 |
|    | 9.2  | Typical Application               | 13 |
| 10 | Pow  | ver Supply Recommendations        | 17 |
| 11 | Lay  | out                               | 17 |
|    | 11.1 | Layout Guidelines                 | 17 |
|    |      | Layout Example                    |    |
|    | 11.3 | Thermal Information               | 18 |
| 12 | Dev  | ice and Documentation Support     | 21 |
|    | 12.1 | Documentation Support             | 21 |
|    | 12.2 | Trademarks                        | 21 |
|    | 12.3 | Electrostatic Discharge Caution   | 21 |
|    | 12.4 | Glossary                          | 21 |
| 13 | Mec  | hanical, Packaging, and Orderable |    |
|    |      | rmation                           | 21 |

## 5 Revision History

# Changes from Original (April 2014) to Revision A Page • Changed device status from Product Preview to Production Data 1

www.ti.com



## 6 Pin Configuration and Functions

| 8-Pin SON<br>DRB Package<br>(Top View) |      |     |    |  |  |
|----------------------------------------|------|-----|----|--|--|
| OUT                                    | []][ | 8   | IN |  |  |
| OUT                                    | 2    | [7] | IN |  |  |
| FB/SNS                                 | 3    | 6   | NR |  |  |
| GND                                    | 4    | 5   | EN |  |  |

## **Pin Functions**

| PIN         DESCRIPTION |   | DESCRIPTION                                                                                                                                                                                                                                         |  |  |
|-------------------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                         |   | DESCRIPTION                                                                                                                                                                                                                                         |  |  |
| EN                      | 5 | Driving this pin high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. See to the <i>Shutdown</i> section for more details. The EN pin must not be left floating and can be connected to the IN pin if not used. |  |  |
| FB/SNS                  | 3 | This pin is the input to the error amplifier and is used to set the output voltage of the device.                                                                                                                                                   |  |  |
| GND                     | 4 | Ground                                                                                                                                                                                                                                              |  |  |
| IN                      | 7 |                                                                                                                                                                                                                                                     |  |  |
| IIN                     | 8 | Unregulated input supply                                                                                                                                                                                                                            |  |  |
| NR                      | 6 | Connect an external capacitor between this pin and ground to reduce output noise to very low levels. The capacitor also slows down the $V_0$ ramp (RC soft start).                                                                                  |  |  |
|                         | 1 |                                                                                                                                                                                                                                                     |  |  |
| OUT                     | 2 | Regulator output. A 4.7-µF or larger ceramic capacitor is required for stability.                                                                                                                                                                   |  |  |
| Thermal Pad             | — | The Thermal Pad should be connected to GND.                                                                                                                                                                                                         |  |  |

## 7 Specifications

## 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted).<sup>(1)</sup>

|                                       |            | MIN      | MAX               | UNIT |
|---------------------------------------|------------|----------|-------------------|------|
|                                       | IN         | -0.3     | 7                 | V    |
| Voltage                               | FB/SNS, NR | -0.3     | 3.6               | V    |
| Voltage                               | EN         | -0.3     | $V_1 + 0.3^{(2)}$ | V    |
|                                       | OUT        | -0.3     | 7                 | V    |
| Current                               | OUT        | Internal | lly Limited       | A    |
| Operating junction temperature, $T_J$ |            | -55      | 150               | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum-rated conditions for extended periods my affect device reliability.

(2)  $V_{(EN)}$  absolute maximum rating is  $V_1 + 0.3$  V or + 7 V, whichever is smaller.

## 7.2 Handling Ratings

|                    |                                                                                  |                                                     |                                 | MIN  | MAX | UNIT |
|--------------------|----------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------|------|-----|------|
| T <sub>stg</sub>   | Storage temperature                                                              | Storage temperature range                           |                                 |      |     |      |
|                    | Human body model (HBM), per AEC Q100-002, classification level H2 <sup>(1)</sup> |                                                     | -2                              | 2    | kV  |      |
| V <sub>(ESD)</sub> | Electrostatic<br>discharge                                                       | Charged device model (CDM), per JEDEC               | Corner pins<br>(1, 4, 5, and 8) | -750 | 750 | V    |
|                    | -                                                                                | specification JESD22-C101, classification level C4B | Other pins                      | -500 | 500 |      |

(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 Specification.

## 7.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|                |                                | MIN | MAX | UNIT |
|----------------|--------------------------------|-----|-----|------|
| VI             | Input voltage                  | 2.2 | 6.5 | V    |
| I <sub>O</sub> | Output current                 | 0   | 1   | А    |
| T <sub>A</sub> | Operating free air temperature | -40 | 125 | °C   |

## 7.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | DRB<br>(8 PINS) | UNIT   |
|-----------------------|----------------------------------------------|-----------------|--------|
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 45.7            |        |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 53.1            |        |
| $R_{	extsf{	heta}JB}$ | Junction-to-board thermal resistance         | 21.2            | °C /// |
| ΨJT                   | Junction-to-top characterization parameter   | 0.9             | °C/W   |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 21.4            |        |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 5.2             |        |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953A.

## 7.5 Electrical Characteristics

Over the temperature range of  $-40^{\circ}C \le T_A$ ,  $T_J \le 125^{\circ}C$ ,  $V_I = V_{Onom} + 0.5$  V or 2.2 V (whichever is greater),  $I_O = 1$  mA,  $V_{(EN)} = 2.2$  V,  $C_{(OUT)} = 4.7$  µF,  $C_{(NR)} = 0.01$  µF, and  $C_{(BYPASS)} = 0$  µF, unless otherwise noted. The device is tested at  $V_O = 0.8$  V and  $V_0 = 6 V$ . Typical values are at  $T_J = 25^{\circ}C$ .

|                           | PARAMETER                              | TEST COND                                                                                                                                                   | ITIONS                      | MIN  | TYP   | MAX  | UNIT              |
|---------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|-------|------|-------------------|
| VI                        | Input voltage range <sup>(1)</sup>     |                                                                                                                                                             |                             | 2.2  |       | 6.5  | V                 |
| V <sub>(NR)</sub>         | Internal reference                     |                                                                                                                                                             |                             | 0.79 | 0.8   | 0.81 | V                 |
|                           | Output voltage range                   |                                                                                                                                                             |                             | 0.8  |       | 6    | V                 |
| Vo                        | Quitaut annua (2)                      | $V_0 + 0.5 V \le V_1 \le 6 V, V_1 \ge 2$<br>100 mA $\le I_0 \le 500$ mA, 0°C                                                                                |                             | -2%  |       | 2%   |                   |
|                           | Output accuracy <sup>(2)</sup>         | $V_0 + 0.5 V \le V_1 \le 6.5 V, V_1 \ge$<br>100 mA $\le I_0 \le 1 A$                                                                                        | 2.2 V,                      | -3%  | ±0.3% | 3%   |                   |
| $\Delta V_{O(\Delta VI)}$ | Line regulation                        | $V_{Onom}$ + 0.5 V ≤ V <sub>I</sub> ≤ 6.5 V, V<br>I <sub>O</sub> = 100 mA                                                                                   | $V_{\rm I} \ge 2.2  \rm V,$ |      | 150   |      | μV/V              |
| $\Delta V_{O(\Delta IL)}$ | Load regulation                        | 100 mA ≤ I <sub>O</sub> ≤ 1 A                                                                                                                               |                             |      | 2     |      | µV/mA             |
|                           |                                        | $\begin{array}{l} V_{O} + 0.5 \ V \leq V_{I} \leq 6.5 \ V, \ V_{I} \geq \\ I_{O} = 500 \ \text{mA}, \ V_{(\text{FB/SNS})} = \text{GN} \end{array}$          |                             |      |       | 250  | mV                |
| V <sub>DO</sub>           | Dropout voltage <sup>(3)</sup>         | $\label{eq:V_O} \begin{array}{l} V_{O} + 0.5 \; V \leq V_{I} \leq 6.5 \; V, \; V_{I} \geq \\ I_{O} = 750 \; mA, \; V_{(FB/SNS)} = GN \end{array}$           |                             |      |       | 350  | mV                |
|                           |                                        | $\begin{array}{l} V_{O} + 0.5 \; V \leq V_{I} \leq 6.5 \; V, \; V_{I} \geq \\ I_{O} = 1 \; A, \; V_{(FB/SNS)} = GND \end{array}$                            | 2.5 V,                      |      |       | 500  | mV                |
| I <sub>L</sub>            | Output current-limit                   | $V_{O} = 0.85 \times V_{Onom}, V_{I} \ge 3.3$                                                                                                               | V                           | 1100 | 1400  | 2000 | mA                |
|                           | Ground pin current                     | $I_0 = 1 \text{ mA}$                                                                                                                                        |                             |      | 60    | 100  | μA                |
| I <sub>(GND)</sub>        | Glound pin current                     | I <sub>O</sub> = 1 A                                                                                                                                        |                             |      |       | 350  | μA                |
| I <sub>L(sd)</sub>        | Shutdown current (I <sub>(GND)</sub> ) | $V_{(EN)} \le 0.4 \text{ V}, V_I \ge 2.2 \text{ V}, R_L = 1 \text{ k}\Omega,$<br>0°C $\le T_J \le 125$ °C                                                   |                             |      | 0.2   | 2.5  | μA                |
| I(FB/SNS)                 | Feedback pin current                   | $V_{I} = 6.5 \text{ V}, V_{(FB/SNS)} = 0.8 \text{ V}$                                                                                                       |                             |      | 0.02  | 1    | μA                |
|                           |                                        | f =                                                                                                                                                         | <i>f</i> = 100 Hz           |      | 80    |      | dB                |
|                           |                                        |                                                                                                                                                             | f = 1  kHz                  |      | 82    |      | dB                |
| PSRR                      | Power-supply rejection ratio           | $V_{I} = 4.3 V, V_{O} = 3.3 V,$<br>$I_{O} = 750 mA$                                                                                                         | f = 10 kHz                  |      | 78    |      | dB                |
|                           |                                        |                                                                                                                                                             | <i>f</i> = 100 kHz          |      | 60    |      | dB                |
|                           |                                        |                                                                                                                                                             | f = 1  MHz                  |      | 54    |      | dB                |
| V <sub>n</sub>            | Output noise voltage                   | $\begin{array}{l} BW = 100 \; Hz \; to \; 100 \; kHz, \\ V_{I} = 3.8 \; V, \; V_{O} = 3.3 \; V, \\ I_{O} = 100 \; mA, \; C_{(NR)} = C_{(BYPA)} \end{array}$ | <sub>SS)</sub> = 470 nF     |      | 23.5  |      | μV <sub>RMS</sub> |
| V                         | Enable high (anabled)                  | $2.2 \text{ V} \le \text{V}_{\text{I}} \le 3.6 \text{ V}, \text{ R}_{\text{L}} = 1 \text{ kG}$                                                              | 2                           | 1.2  |       |      | V                 |
| V <sub>(EN)H</sub>        | Enable high (enabled)                  | $3.6 \text{ V} < \text{V}_{\text{I}} \le 6.5 \text{ V}, \text{ R}_{\text{L}} = 1 \text{ kG}$                                                                | 2                           | 1.35 |       |      | V                 |
| V <sub>(EN)L</sub>        | Enable low (shutdown)                  | $R_L = 1 k\Omega$                                                                                                                                           |                             | 0    |       | 0.4  | V                 |
| I <sub>(EN)</sub>         | Enable pin current, enabled            | $V_{\rm I} = V_{\rm (EN)} = 6.5 \text{ V}$                                                                                                                  |                             |      | 0.02  | 1    | μA                |
| t <sub>st</sub>           | Startup time                           | $V_{Onom} = 3.3 \text{ V}, V_O = 0\% \text{ to } 90\% \text{ V}_{Onom},$<br>R1 = 3.3 kΩ, C <sub>(OUT)</sub> = 10 µF, C <sub>(NR)</sub> = 470 nF             |                             |      | 80    |      | ms                |
| UVLO                      | Undervoltage lockout                   | $V_{I}$ rising, $R_{L} = 1 \ k\Omega$                                                                                                                       |                             | 1.86 | 2     | 2.1  | V                 |
| UVLO                      | Hysteresis                             | $V_I$ falling, $R_L = 1 \ k\Omega$                                                                                                                          |                             |      | 75    |      | mV                |
| -<br>-                    | Shutdown, temperature increasing       |                                                                                                                                                             | easing                      |      | 160   |      | °C                |
| T <sub>sd</sub>           | Thermal shutdown temperature           | Reset, temperature decreas                                                                                                                                  | ing                         |      | 140   |      | °C                |

(1)

Minimum  $V_I = V_O + V_{DO}$  or 2.2 V, whichever is greater. The TPS7A8101-Q1 does not include external resistor tolerances and it is not tested at this condition:  $V_O = 0.8$  V, 4.5 V  $\leq V_I \leq 6.5$  V, (2)

and 750 mA  $\leq I_0 \leq 1$  A because the power dissipation is greater than the maximum rating of the package.

 $V_{DO}$  is not measured for fixed output voltage devices with  $V_O < 1.7$  V because minimum  $V_I = 2.2$  V. (3)

TPS7A8101-Q1



www.ti.com

## 7.6 Typical Characteristics

At  $V_{Onom} = 3.3 \text{ V}$ ,  $V_I = V_{Onom} + 0.5 \text{ V}$  or 2.2 V (whichever is greater),  $I_O = 100 \text{ mA}$ ,  $V_{(EN)} = V_I$ ,  $C_{(IN)} = 1 \mu\text{F}$ ,  $C_{(OUT)} = 4.7 \mu\text{F}$ , and  $C_{(NR)} = 0.01 \mu\text{F}$ ; all temperature values refer to  $T_J$ , unless otherwise noted.





## **Typical Characteristics (continued)**

At  $V_{Onom} = 3.3 \text{ V}$ ,  $V_I = V_{Onom} + 0.5 \text{ V}$  or 2.2 V (whichever is greater),  $I_O = 100 \text{ mA}$ ,  $V_{(EN)} = V_I$ ,  $C_{(IN)} = 1 \mu\text{F}$ ,  $C_{(OUT)} = 4.7 \mu\text{F}$ , and  $C_{(NR)} = 0.01 \mu\text{F}$ ; all temperature values refer to  $T_J$ , unless otherwise noted.





**TPS7A8101-Q1** 

1800

1600

1200

1000

800

(mA) 1400

## Typical Characteristics (continued)

At  $V_{Onom} = 3.3 \text{ V}$ ,  $V_I = V_{Onom} + 0.5 \text{ V}$  or 2.2 V (whichever is greater),  $I_O = 100 \text{ mA}$ ,  $V_{(EN)} = V_I$ ,  $C_{(IN)} = 1 \mu\text{F}$ ,  $C_{(OUT)} = 4.7 \mu\text{F}$ , and  $C_{(NR)} = 0.01 \ \mu$ F; all temperature values refer to T<sub>J</sub>, unless otherwise noted.

100

90 (gg

80

70

60

50

8



www.ti.com



## **Typical Characteristics (continued)**

At  $V_{Onom} = 3.3 \text{ V}$ ,  $V_I = V_{Onom} + 0.5 \text{ V}$  or 2.2 V (whichever is greater),  $I_O = 100 \text{ mA}$ ,  $V_{(EN)} = V_I$ ,  $C_{(IN)} = 1 \mu\text{F}$ ,  $C_{(OUT)} = 4.7 \mu\text{F}$ , and  $C_{(NR)} = 0.01 \mu\text{F}$ ; all temperature values refer to  $T_J$ , unless otherwise noted.



## TPS7A8101-Q1

SLVSCK0A - APRIL 2014 - REVISED JUNE 2014

EXAS

## **Typical Characteristics (continued)**

At  $V_{Onom} = 3.3 \text{ V}$ ,  $V_I = V_{Onom} + 0.5 \text{ V}$  or 2.2 V (whichever is greater),  $I_O = 100 \text{ mA}$ ,  $V_{(EN)} = V_I$ ,  $C_{(IN)} = 1 \mu\text{F}$ ,  $C_{(OUT)} = 4.7 \mu\text{F}$ , and  $C_{(NR)} = 0.01 \mu\text{F}$ ; all temperature values refer to  $T_J$ , unless otherwise noted.





## 8 Detailed Description

## 8.1 Overview

The TPS7A8101-Q1 device belongs to a family of new-generation LDO regulators that use innovative circuitry to achieve wide bandwidth and high loop gain, resulting in extremely high PSRR (over a 1-MHz range) even with very low headroom ( $V_I - V_O$ ). A noise-reduction capacitor ( $C_{(NR)}$ ) at the NR pin and a bypass capacitor ( $C_{(BYPASS)}$ ) decrease noise generated by the bandgap reference in order to improve PSRR, while a quick-start circuit fast-charges the noise-reduction capacitor. This family of regulators offers sub-bandgap output voltages, current-limit, and thermal protection, and is fully specified from -40°C to 125°C.

## 8.2 Functional Block Diagram



Figure 30. Functional Block Diagram

### 8.3 Feature Description

### 8.3.1 Internal Current-Limit

The TPS7A8101-Q1 internal current-limit helps protect the regulator during fault conditions. During the currentlimit, the output sources a fixed amount of current that is largely independent of the output voltage. For reliable operation, the device should not be operated in a current-limit state for extended periods of time.

The PMOS pass element in the TPS7A8101-Q1 device has a built-in body diode that conducts current when the voltage at the OUT pin ( $V_{(OUT)}$ ) exceeds the voltage at the IN pin ( $V_{(IN)}$ ). This current is not limited, so if extended reverse-voltage operation is anticipated, external limiting may be appropriate.

### 8.3.2 Shutdown

The enable pin (EN) is active high and is compatible with standard-voltage and low-voltage TTL-CMOS levels. When shutdown capability is not required, the EN pin can connect to the IN pin.

## Feature Description (continued)

## 8.3.3 Startup

Through a lower resistance, the bandgap reference can quickly charge the noise-reduction capacitor ( $C_{(NR)}$ ). The TPS7A8101-Q1 device has a quick-start circuit to quickly charge C(NR), if present; see Figure 30. At startup, this quick-start switch is closed, with only 33 k $\Omega$  of resistance between the bandgap reference and the NR pin. The quick-start switch opens approximately 100 ms after any device-enabling event, and the resistance between the bandgap reference and the NR pin becomes higher in value (approximately 250 kΩ) to form a very-good lowpass (RC) filter. This low-pass filter reduces the noise present on the reference voltage; therefore, reducing the noise on the output.

Inrush current can cause problems in many applications. The  $33-k\Omega$  resistance during the startup period is intentionally placed between the bandgap reference and the NR pin in order to slow down the reference voltage rampup, thus reducing the inrush current.

Use Equation 1 to calculate the startup time with other C(NR) values. For example, the capacitance of connecting the recommended  $C_{(NR)}$  value of 0.47 µF along with the 33-k $\Omega$  resistance causes an 80-ms RC delay (approximately).

$$t_{st}(s) = 170000 \times C_{(NR)}(F)$$

(1)

Although the noise-reduction effect is nearly saturated at 0.47  $\mu$ F, connecting a C<sub>(NR)</sub> value greater than 0.47  $\mu$ F can additionally help reduce noise. However, when connecting a C(NR) value greater than 0.47 µF, the startup time is extremely long because the quick-start switch opens after approximately 100 ms. That is, if C(NR) is not fully charged during this 100-ms period,  $C_{(NR)}$  finishes charging through a higher resistance of 250 k $\Omega$ , and takes much longer to fully charge.

## NOTE

A low-leakage capacitor should be used for  $C_{(NR)}$ . Most ceramic capacitors are suitable

## 8.3.4 Undervoltage Lockout (UVLO)

The TPS7A8101-Q1 device uses an undervoltage-lockout (UVLO) circuit to ensure that the output is shut off until the internal circuitry has enough voltage to operate properly. The UVLO circuit has a deglitch feature so that the circuit typically ignores undershoot transients on the input if the duration is less than 50-µs.

## 8.4 Device Functional Modes

Driving the EN pin over 1.2 V for V<sub>1</sub> between 2.2 V to 3.6 V or 1.35 V for V<sub>1</sub> between 3.6 V and 6.5 V turns on the regulator. Driving the EN pin below 0.4 V causes the regulator to enter shutdown mode.

In shutdown, the current consumption of the device is reduced to 0.02 µA typically.





## 9 Application and Implementation

## 9.1 Application Information

The TPS7A8101-Q1 device belongs to a family of new-generation LDO regulators that use innovative circuitry to achieve wide bandwidth and high loop gain, resulting in extremely high PSRR (over a 1-MHz range) even with very low headroom ( $V_I - V_O$ ). A noise-reduction capacitor ( $C_{(NR)}$ ) at the NR pin and a bypass capacitor ( $C_{(BYPASS)}$ ) decrease noise generated by the bandgap reference in order to improve PSRR, while a quick-start circuit fast-charges the noise-reduction capacitor. This family of regulators offers sub-bandgap output voltages, current-limit, and thermal protection, and is fully specified from  $-40^{\circ}$ C to  $125^{\circ}$ C.

## 9.2 Typical Application

Figure 31 shows the connections for the device.



Figure 31. Typical Application Circuit

The voltage on the FB pin sets the output voltage and is determined by the values of the resistors R1 and R2. Use Equation 2 to calculate the values of R1 and R2 any voltage.

$$V_{\rm O} = \frac{(R1+R2)}{R2} \times 0.8 \tag{2}$$

Table 1 lists sample resistor values for common output voltages. In Table 1, E96 series resistors are used, and all values meet 1% of the target  $V_0$ , assuming resistors with zero error. For the actual design, pay attention to any resistor error-factors. Using lower values for R1 and R2 reduces the noise injected into the FB pin.

### 9.2.1 Design Requirements

### 9.2.1.1 Dropout Voltage

The TPS7A8101-Q1 device uses a PMOS pass transistor to achieve low dropout. When  $(V_I - V_{Onom})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the  $r_{DS(on)}$  of the PMOS pass element.  $V_{DO}$  is proportional to the output current because the PMOS device in dropout functions in the same way as a resistor.

As with any linear regulator, PSRR and transient responses are degraded as  $(V_1 - V_0)$  approaches dropout. Figure 19 and Figure 20 in the *Typical Characteristics* section shown this effect.

## 9.2.1.2 Minimum Load

The TPS7A8101-Q1 device is stable and functions well with no output load. Traditional PMOS-LDO regulators suffer from lower loop gain at very light output loads. The TPS7A8101-Q1 device employs an innovative low-current mode circuit to increase loop gain under very light or no-load conditions, resulting in improved output voltage regulation performance down to zero output current.

## 9.2.1.3 Input And Output Capacitor Requirements

Although an input capacitor is not required for stability, connecting a  $0.1-\mu$ F to  $1-\mu$ F low-equivalent seriesresistance (ESR) capacitor from the input supply near the regulator to ground is good analog-design practice. This capacitor counteracts reactive input sources and improves transient response and ripple rejection. A highervalue capacitor may be necessary if large, fast load transients are anticipated or if the device is located several inches from the power source. If source impedance is not sufficiently low, a  $0.1-\mu$ F input capacitor may be necessary to ensure stability.

Copyright © 2014, Texas Instruments Incorporated

## TPS7A8101-Q1

SLVSCK0A – APRIL 2014–REVISED JUNE 2014



## Typical Application (continued)

The TPS7A8101-Q1 device is designed to be stable with standard ceramic capacitors of capacitance values 4.7  $\mu$ F or larger. This device was evaluated using a 10- $\mu$ F ceramic capacitor of 10-V rating, 10% tolerance, X5R type, and 0805 size (2 mm × 1,25 mm).

X5R-type and X7R-type capacitors are highly recommended because they have minimal variation in capacitance and ESR over temperature. The maximum ESR should be less than 1  $\Omega$ .

### Table 1. Recommended Feedback Resistor Values for Common Output Voltages

| Vo    | R1          | R2    |
|-------|-------------|-------|
| 0.8 V | 0 Ω (Short) | 10 kΩ |
| 1 V   | 2.49 kΩ     | 10 kΩ |
| 1.2 V | 4.99 kΩ     | 10 kΩ |
| 1.5 V | 8.87 kΩ     | 10 kΩ |
| 1.8 V | 12.5 kΩ     | 10 kΩ |
| 2.5 V | 21 kΩ       | 10 kΩ |
| 3.3 V | 30.9 kΩ     | 10 kΩ |
| 5 V   | 52.3 kΩ     | 10 kΩ |

| NAME                  | DESCRIPTION                                           | VALUE  |
|-----------------------|-------------------------------------------------------|--------|
| C <sub>(NR)</sub>     | Noise-reduction capacitor between the NR and GND pins | 470 nF |
| C <sub>(BYPASS)</sub> | Noise-reduction capacitor across R1                   | 470 nF |
| C <sub>(OUTPUT)</sub> | Output capacitor                                      | 10 µF  |
| C <sub>(IN)</sub>     | Input capacitor                                       | 10 µF  |

### 9.2.1.4 Transient Response

As with any regulator, increasing the size of the output capacitor reduces overshoot and undershoot magnitude but increases the duration of the transient response. Using a larger noise-reduction capacitor ( $C_{(NR)}$ ), bypass capacitor ( $C_{(BYPASS)}$ ), or both types of capacitors can improve line-transient performance.

### 9.2.2 Detailed Design Procedure

### 9.2.2.1 Output Noise

In most LDOs, the bandgap is the dominant noise source. If a noise reduction capacitor  $(C_{(NR)})$  is used with the TPS7A8101-Q1 device, the bandgap does not contribute significantly to noise. Instead, noise is dominated by the output resistor-divider and the error-amplifier input. If a bypass capacitor  $(C_{(BYPASS)})$  across the high-side feedback resistor (R1) is used with the TPS7A8101-Q1 device, noise from these other sources can also be significantly reduced.

To maximize noise performance in a given application, use a 0.47-µF noise-reduction capacitor plus a 0.47-µF bypass capacitor.



### 9.2.3 Application Curves



## **TPS7A8101-Q1**



SLVSCK0A - APRIL 2014-REVISED JUNE 2014





## **10** Power Supply Recommendations

The device is designed to operate from an input voltage supply range between 2.2 V and 6.5 V. The input voltage range should provide adequate headroom in order for the device to have a regulated output. This input supply should be well regulated. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

## 11 Layout

## 11.1 Layout Guidelines

### 11.1.1 Board Layout Recommendations To Improve PSRR And Noise Performance

To improve AC performance such as PSRR, output noise, and transient response, designing with separate ground planes for  $V_1$  and  $V_0$ , with each ground plane connected only at the GND pin of the device, is recommended. In addition, the ground connection for the noise-reduction capacitor should connect directly to the GND pin of the device.

High ESR capacitors may degrade PSRR.

## 11.2 Layout Example



Figure 44. TPS7A8101-Q1 Layout Example



## **11.3 Thermal Information**

## 11.3.1 Thermal Protection

Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage because of overheating.

Any activation of the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to 125°C (maximum). To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least 35°C above the maximum expected ambient condition of your particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS7A8101-Q1 device has been designed to protect against overload conditions. The internal thermal protection circuitry was not intended to replace proper heatsinking. Continuously running the TPS7A8101-Q1 device into thermal shutdown degrades device reliability.

## 11.3.2 Package Mounting

See the Mechanical, Packaging, and Orderable Information section for solder pad footprint recommendations and recommended land patterns.

## 11.3.3 Power Dissipation

Knowing the device power dissipation and proper sizing of the thermal plane that is connected to the tab or pad is critical to avoiding thermal shutdown and ensuring reliable operation.

The power dissipation of the device depends on input voltage and load conditions. To calculate the device power dissipation, use Equation 3.

$$\mathsf{P}_\mathsf{D} = (\mathsf{V}_\mathsf{I} - \mathsf{V}_\mathsf{O}) \times \mathsf{I}_\mathsf{O}$$

(3)

Using the lowest possible input voltage necessary to achieve the required output voltage regulation minimizes power dissipation and achieves greater efficiency.

On the SON (DRB) package, the primary conduction path for heat is through the exposed pad to the printed circuit board (PCB). The pad can be connected to ground or can be left floating; however, the pad should be attached to an appropriate amount of copper PCB area to ensure the device does not overheat. The maximum junction-to-ambient thermal resistance depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device. Calculate the maximum junction-to-ambient thermal resistance using Equation 4.

$$\mathsf{R}_{\theta \mathsf{J}\mathsf{A}} = \frac{\left(125^{\circ}\mathsf{C} - \mathsf{T}_{\mathsf{A}}\right)}{\mathsf{P}_{\mathsf{D}}}$$

(4)

Once the maximum  $R_{\theta JA}$  value is calculated, use Figure 45 to estimate the minimum amount of PCB copper area needed for appropriate heatsinking.



## **Thermal Information (continued)**



Note: The  $R_{\theta,JA}$  value at board size of 9 in<sup>2</sup> (that is, 3 in × 3 in) is a JEDEC standard.

Figure 45.  $R_{\theta JA}$  vs Board Size

Figure 45 shows the variation of  $R_{\theta JA}$  as a function of ground plane copper area in the board. Figure 45 is intended as a guideline only to demonstrate the effects of heat spreading in the ground plane and should not be used to estimate actual thermal performance in real application environments.

### NOTE

When the device is mounted on an application PCB, using  $\Psi_{JT}$  and  $\Psi_{JB}$ , as explained in the section is strongly recommended.

### **11.3.4 Estimating Junction Temperature**

Using the thermal metrics  $\Psi_{JT}$  and  $\Psi_{JB}$ , as shown in the *Thermal Information* table, the junction temperature can be estimated with the corresponding equations, Equation 5 and Equation 6. For backwards compatibility, an older  $\theta_{JC}$ , *Top* parameter is listed as well.

$$\varphi_{JT}$$
:  $T_J = T_T + \varphi_{JT} \times P_D$ 

where

- P<sub>D</sub> is the power dissipation (see Equation 4)
- $T_{\rm T}$  is the temperature at the center-top of the IC package

(5)

(6)

 $\varphi_{JB}$ :  $T_J = T_B + \varphi_{JB} \times P_D$ 

where

 T<sub>B</sub> is the PCB temperature measured 1-mm away from the IC package on the PCB surface as shown in Figure 46

Copyright © 2014, Texas Instruments Incorporated



## Thermal Information (continued)



**NOTE** Both  $T_T$  and  $T_B$  can be measured on actual application boards using an infrared thermometer.

For more information about measuring  $T_T$  and  $T_B$ , see TI's application report SBVA025, Using New Thermal Metrics.

As shown in Figure 47, the new thermal metrics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) have very little dependency on board size. That is, using  $\Psi_{JT}$  or  $\Psi_{JB}$  with Equation 5 is a good way to estimate  $T_J$  by simply measuring  $T_T$  or  $T_B$ , regardless of the application board size.



Figure 47.  $\Psi_{JT}$  and  $\Psi_{JB}$  vs Board Size

For a more detailed discussion of why TI does not recommend using R<sub>0JC(top)</sub> to determine thermal characteristics, refer to TI's application report SBVA025, *Using New Thermal Metrics*. For further information, refer to TI's application report SPRA953, *IC Package Thermal Metrics*.



## **12 Device and Documentation Support**

## **12.1** Documentation Support

## 12.1.1 Related Documentation

For related documentation see the following:

- LDO noise examined in detail, SLYT489
- LDO Performance Near Dropout, SBVA029
- TPS7A8101EVM Evaluation Module, SLVU600
- Wide Bandwidth PSRR of LDOs by Nogawa and Van Renterghem in Bodo's Power Systems<sup>®</sup>: Electronics in Motion and Conversion, March 2011

## 12.2 Trademarks

Bodo's Power Systems is a registered trademark of Arlt Bodo. All other trademarks are the property of their respective owners.

### **12.3 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | e Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|----------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS7A8101QDRBRQ1 | ACTIVE        | SON          | DRB                  | 8    | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | SLY                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS7A8101-Q1 :



## PACKAGE OPTION ADDENDUM

10-Dec-2020

• Catalog: TPS7A8101

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



TEXAS

www.ti.com

## TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS7A8101QDRBRQ1            | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



## PACKAGE MATERIALS INFORMATION

8-May-2023



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS7A8101QDRBRQ1 | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 33.0        |

## **GENERIC PACKAGE VIEW**

# VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L



## DRB0008A



## **PACKAGE OUTLINE**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **DRB0008A**

## **EXAMPLE BOARD LAYOUT**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **DRB0008A**

## **EXAMPLE STENCIL DESIGN**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated