













TPSM84A22

JAJSD45B-DECEMBER 2016-REVISED JULY 2017

# TPSM84A22 8V~14V入力、1.2V~2.05V出力、10A SWIFT™パワ ジュール

## 特長

- 完全に統合された電源ソリューションで、入力お よび出力コンデンサを内蔵
- 単一の電圧設定抵抗だけで動作
- 9mm×15mmの占有面積
  - 最大高2.3mm
  - TPSM84A21とピン互換
- 超高速の負荷ステップ応答
- 最高90%の効率
- 1%の出力電圧精度
- スイッチング周波数: 4MHz
- 外部クロックに同期
- パワー・グッド出力
- プリバイアス出力によるスタートアップ
- プログラム可能な低電圧誤動作防止(UVLO)
- 動作時のIC接合部温度範囲: -40℃~+125℃
- 動作時周囲温度範囲: -40℃~+85℃
- EN55022 Class Bの放射規格に準拠

## アプリケーション

- 電気通信および無線インフラストラクチャ
- 試験/測定機器
- Compact PCI/PCI Express/PXI Express

## 3 概要

す。

TPSM84A22は使いやすい統合電源ソリューションで、 10AのDC/DC同期整流降圧型コンバータのTPS54A20 を、パワーMOSFET、シールド付きインダクタ、入力およ び出力コンデンサ、受動部品とともに、低プロファイルの パッケージに搭載したものです。この総合的な電源ソ リューションは、電圧を設定する1つの抵抗だけで動作し、 設計においてループ補償や磁性部品の選択が不要にな ります。

完全に統合された電源ソリューションであるため、標準の アプリケーションは追加の入力または出力コンデンサを必 要とせず、出力電圧を設定するための外付けの抵抗1 つだけで動作します。高い周波数での動作、非常に高速 な過渡応答、正確な電圧レギュレーションにより、 TPSM84A22は厳しい規制の仕様を満たすことができま

PCB占有面積9x15mmで、プリント基板へ簡単にハンダ 付けでき、コンパクトで低プロファイルのポイント・オブ・ ロード設計が可能です。

## 製品情報<sup>(1)</sup>

| 型番        | パッケージ | 本体サイズ(公称)      |
|-----------|-------|----------------|
| TPSM84A22 | QFM   | 9.00mm×15.00mm |

(1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。

### デバイスの比較

| 型番        | V <sub>OUT</sub> の可変範囲 |
|-----------|------------------------|
| TPSM84A21 | 0.55V~1.35V            |
| TPSM84A22 | 1.2V~2.05V             |

#### 過渡応答



#### 概略回路図



Copyright © 2016, Texas Instruments Incorporated



| 1 | 特長1                                   | 7.4 Device Functional Modes       | 16    |
|---|---------------------------------------|-----------------------------------|-------|
| 2 | アプリケーション1                             | 8 Application and Implementation. | 17    |
| 3 | 概要1                                   | 8.1 Application Information       | 17    |
| 4 | 改訂履歴2                                 | 8.2 Typical Application           | 17    |
| 5 | Pin Configuration and Functions       | 9 Power Supply Recommendations    |       |
| 6 | Specifications4                       | 10 Layout                         | 20    |
| ٠ | 6.1 Absolute Maximum Ratings          | 10.1 Layout Guidelines            | 20    |
|   | 6.2 ESD Ratings                       | 10.2 Layout Examples              | 20    |
|   | 6.3 Recommended Operating Conditions4 | 10.3 EMI                          | 22    |
|   | 6.4 Thermal Information               | 11 デバイスおよびドキュメントのサポート             | 23    |
|   | 6.5 Electrical Characteristics        | 11.1 ドキュメントのサポート                  | 23    |
|   | 6.6 Switching Characteristics         | 11.2 ドキュメントの更新通知を受け取るプ            | ラ法 23 |
|   | 6.7 Package Specifications 7          | 11.3 コミュニティ・リソース                  | 23    |
|   | 6.8 Typical Characteristics           | 11.4 商標                           | 23    |
| 7 | Detailed Description 11               | 11.5 静電気放電に関する注意事項                | 23    |
|   | 7.1 Overview                          | 11.6 Glossary                     | 23    |
|   | 7.2 Functional Block Diagram 11       | 12 メカニカル、パッケージ、および注文情             | 手報 23 |
|   | 7.3 Feature Description               |                                   |       |
|   |                                       |                                   |       |

# 4 改訂履歴

| Revision A (April 2017) から Revision B に変更                            | Page |
|----------------------------------------------------------------------|------|
| <ul><li>「特長」からMSL 3/260℃ピーク・リフローを削除(パッケージ・オプションについての付録を参照)</li></ul> | 1    |
| Added the <i>EMI</i> section                                         | 22   |
| 2016年12月発行のものから更新                                                    | Page |
| • 最大リフロー温度を245℃から260℃に変更                                             | 1    |



# **5 Pin Configuration and Functions**



**Pin Functions** 

| F       | PIN                             | 1/0 | D TOOD INTO IN                                                                                                                                                                                                                                                                      |
|---------|---------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME    | NO.                             | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                         |
| AGND    | 16                              | _   | Zero voltage reference for analog control circuitry. Connect RSET between this pin and VADJ close to the device. Do not connect this pin to PGND; the connection is made internal to the device.                                                                                    |
| EN/UVLO | 2                               | I   | Enable and UVLO adjust pin. When this pin voltage is low, the device is disabled. Use an open drain, open collector, or a suitable logic gate device to control the enable function. A resistor divider between this pin, PGND, and VIN adjusts the UVLO voltage.                   |
| ILIM    | 3                               | I   | Current limit setting pin. Leave this open for the full current limit threshold of 15 A. Connect a 47 k $\Omega$ resistor between this pin and PGND to reduce the current limit threshold to 11.25 A.                                                                               |
| PGND    | 1, 4, 5, 6, 7,<br>8, 10, 18, 20 | ı   | Power ground of the device. Connect these pins to the power ground plane of the PCB. Thermal vias to internal ground planes should be added beneath pin 20.                                                                                                                         |
| PGOOD   | 12                              | 0   | Power good indicator. This pin is an open-drain output and will assert low if the output voltage is greater than ±5% from the programmed value or due to thermal shutdown, under-voltage, or EN shutdown. A pull-up resistor is required. VG can be used as a PGOOD pull-up source. |
| VS+     | 14                              | I   | Remote sense connection. This pin must be connected to VOUT at the load or at the device pins. Connect the pin to VOUT at the load for improved regulation.                                                                                                                         |
| SYNC    | 11                              | I   | External clock synchronization pin. An external clock signal can be applied to this pin to synchronize the switching frequency within ±10% of the nominal switching frequency (4 MHz).                                                                                              |
| VADJ    | 15                              |     | Output voltage adjust pin. Connecting a resistor between this pin and AGND sets the output voltage.                                                                                                                                                                                 |
| VG      | 13                              | I   | Gate driver supply pin. If this pin is left open, an internal LDO will generate the gate driver supply voltage from the VIN pin. To reduce power consumption and improve efficiency, power this pin with an external 5-V supply. This pin can be used as a PGOOD pull-up source.    |
| VIN     | 17, 19                          | I   | Input Voltage. These pins supply all of the power to the converter. Connect VIN to a supply voltage between 8 V and 14 V.                                                                                                                                                           |
| VOUT    | 9                               | 0   | Output voltage. Connect any external output capacitors between these pins and PGND.                                                                                                                                                                                                 |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                  |                                                        | MIN  | MAX | UNIT |
|------------------------------------------------------------------|--------------------------------------------------------|------|-----|------|
|                                                                  | VIN                                                    | -0.3 | 15  | V    |
|                                                                  | EN/UVLO                                                | -0.3 | 7   | V    |
| Input voltage                                                    | PGOOD, SYNC, VG                                        | -0.3 | 6   | V    |
|                                                                  | ILIM, VADJ, VS+                                        | -0.3 | 3   | V    |
|                                                                  | PGND                                                   | -0.3 | 0.3 | V    |
| Output voltage                                                   | VOUT                                                   | -0.3 | 3   | V    |
| Source current                                                   | EN/UVLO                                                |      | 100 | μA   |
| Cial accuracy                                                    | VG                                                     |      | 100 | mA   |
| Sink current                                                     | PGOOD                                                  |      | 4   | mA   |
| Mechanical shock                                                 | Mil-STD-883D, Method 2002.3, 1 msec, 1/2 sine, mounted |      | 500 | G    |
| Mechanical vibration                                             | Mil-STD-883D, Method 2007.2, 20-2000Hz                 |      | 20  | G    |
| Operating IC junction temperature, T <sub>J</sub> <sup>(2)</sup> |                                                        | -40  | 125 | °C   |
| Operating ambient temperature, T <sub>A</sub> <sup>(2)</sup>     |                                                        | -40  | 85  | °C   |
| Storage temperature, T <sub>stq</sub>                            |                                                        | -55  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                       |                                            |                                                                     | VALUE | UNIT |
|-----------------------|--------------------------------------------|---------------------------------------------------------------------|-------|------|
| V Flacture static dia | Floatroatotic discharge                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2500 | V    |
| V(ESD)                | V <sub>(Fob)</sub> Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                       | MIN | NOM MAX | UNIT |
|-------------------|---------------------------------------|-----|---------|------|
| V <sub>IN</sub>   | Input voltage                         | 8   | 14      | V    |
| $V_{OUT}$         | Output voltage                        | 1.2 | 2.05    | V    |
| $V_{VG}$          | Gate drive voltage                    | 5.0 | 5.5     | V    |
| V <sub>EN</sub>   | EN voltage                            | 0   | 5.5     | V    |
| $V_{PGOOD}$       | PGOOD pull-up voltage                 | 0   | 5.5     | V    |
| V <sub>SYNC</sub> | SYNC voltage                          | 0   | 5.5     | V    |
| I <sub>OUT</sub>  | Output current                        | 0   | 10      | Α    |
| T <sub>J</sub>    | Operating IC junction temperature (1) | -40 | 125     | °C   |
| T <sub>A</sub>    | Operating ambient temperature (1)     | -40 | 85      | °C   |

The ambient temperature is the air temperature of the surrounding environment. The junction temperature is the temperature of the internal power IC when the device is powered. Operating below the maximum ambient temperature, as shown in the safe operating area (SOA) curves, ensures that the maximum junction temperature of any component inside the module is never exceeded.

<sup>(2)</sup> The ambient temperature is the air temperature of the surrounding environment. The junction temperature is the temperature of the internal power IC when the device is powered. Operating below the maximum ambient temperature, as shown in the safe operating area (SOA) curves, ensures that the maximum junction temperature of any component inside the module is never exceeded.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                 |                                                  | TPSM84A22 |      |
|-----------------|--------------------------------------------------|-----------|------|
|                 | THERMAL METRIC <sup>(1)</sup>                    | MOJ (QFM) | UNIT |
|                 |                                                  | 20 PINS   |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2)       | 14.9      | °C/W |
| ΨЈТ             | Junction-to-top characterization parameter (3)   | 2.2       | °C/W |
| ΨЈВ             | Junction-to-board characterization parameter (4) | 5.7       | °C/W |

- (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.
- (2) The junction-to-ambient thermal resistance, Θ<sub>JA</sub>, applies to devices soldered directly to a 50 mm x 100 mm double-sided PCB with 2 oz. copper and natural convection cooling. Additional airflow reduces Θ<sub>JA</sub>.
- (3) The junction-to-top board characterization parameter, Θ<sub>JT</sub>, estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (section 6 and 7). T<sub>J</sub> = ψ<sub>JT</sub> \* Pdis + T<sub>T</sub>; where Pdis is the power dissipated in the device and T<sub>T</sub> is the temperature of the top of the device.
- (4) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). T<sub>J</sub> = ψ<sub>JB</sub> \* Pdis + T<sub>B</sub>; where Pdis is the power dissipated in the device and T<sub>B</sub> is the temperature of the board 1mm from the device.

## 6.5 Electrical Characteristics

Over  $-40^{\circ}$ C to  $+85^{\circ}$ C free-air temperature range,  $V_{IN} = 12$  V,  $V_{OUT} = 1.5$  V,  $I_{OUT} = I_{OUT}$  max,  $F_{SW} = 4$  MHz, External  $C_{IN} = 2 \times 22$  µF 25 V 1210 ceramic plus 1 × 100 µF electrolytic (unless otherwise noted)

|                            | PARAMETER                    | TEST CONDITIONS                                                                                        | MIN              | TYP                  | MAX                  | UNIT |
|----------------------------|------------------------------|--------------------------------------------------------------------------------------------------------|------------------|----------------------|----------------------|------|
| INPUT VO                   | LTAGE (VIN)                  |                                                                                                        |                  |                      |                      |      |
| V <sub>IN</sub>            | VIN input voltage range      | Over V <sub>OUT</sub> range                                                                            | 8 <sup>(1)</sup> |                      | 14                   | V    |
| \/                         | \/INI under veltere leek out | V <sub>IN</sub> increasing                                                                             |                  | 7.65                 | 7.95                 | V    |
| $V_{IN\_UVLO}$             | VIN under voltage lock out   | V <sub>IN</sub> decreasing                                                                             |                  | 7.4                  |                      | V    |
| V <sub>IN_HYS</sub>        | VIN UVLO hysteresis          |                                                                                                        |                  | 250                  |                      | mV   |
| I <sub>VIN_EN</sub>        | VIN standby current          | EN = 0 V                                                                                               |                  | 47                   |                      | μΑ   |
| OUTPUT \                   | OLTAGE (VOUT)                |                                                                                                        |                  |                      |                      |      |
| V <sub>OUT(ADJ)</sub>      | Output voltage adjust range  | Over I <sub>OUT</sub> range                                                                            | 1.2              |                      | 2.05                 | V    |
|                            | Set-point voltage tolerance  | V <sub>OUT</sub> = 1.5 V, T <sub>A</sub> = 25°C, I <sub>OUT</sub> = 0 A                                | -1.0%            |                      | +1.0% <sup>(2)</sup> |      |
| \ <i>/</i>                 | Temperature variation        | $V_{OUT} = 1.5 \text{ V}, -40^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}, I_{OUT} = 0 \text{ A}$ |                  | ±0.2% <sup>(3)</sup> |                      |      |
| V <sub>OUT</sub>           | Line regulation              | $V_{OUT} = 1.5 \text{ V}$ , over $V_{IN}$ range, $I_{OUT} = 0 \text{ A}$ , $T_A = 25^{\circ}\text{C}$  |                  | ±0.03%               |                      |      |
|                            | Load regulation              | V <sub>OUT</sub> = 1.5 V, over I <sub>OUT</sub> range, T <sub>A</sub> = 25°C                           |                  | ±0.1%                |                      |      |
| V <sub>OUT</sub><br>Ripple | Output voltage ripple        | 20 MHz bandwidth, peak-to-peak                                                                         |                  | 9                    |                      | mV   |
| OUTPUT (                   | CURRENT                      |                                                                                                        |                  |                      |                      |      |
|                            | Output current               | See SOA graph for derating over temperature.                                                           | 0                |                      | 10                   | Α    |
| $I_{OUT}$                  | Overcurrent threshold        | ILIM = open                                                                                            |                  | 15                   |                      | Α    |
|                            |                              | ILIM = 47 k $\Omega$                                                                                   |                  | 11.25                |                      | Α    |

<sup>(1)</sup> The minimum VIN is 8V or (VOUT x 5.3), whichever is greater.

<sup>(2)</sup> The stated limit of the set-point tolerance includes the tolerance of both the internal voltage reference and the internal adjustment resistor. The overall output voltage tolerance will be affected by the tolerance of the external R<sub>SET</sub> resistor.

<sup>(3)</sup> Specified by design. Not production tested.



## **Electrical Characteristics (continued)**

Over  $-40^{\circ}$ C to  $+85^{\circ}$ C free-air temperature range,  $V_{IN} = 12$  V,  $V_{OUT} = 1.5$  V,  $I_{OUT} = I_{OUT}$  max,  $F_{SW} = 4$  MHz, External  $C_{IN} = 2 \times 22$  µF 25 V 1210 ceramic plus 1 × 100 µF electrolytic (unless otherwise noted)

|                  | PARAMETER                                              | TEST CO                                        | ONDITIONS                           | MIN   | TYP   | MAX                 | UNIT |
|------------------|--------------------------------------------------------|------------------------------------------------|-------------------------------------|-------|-------|---------------------|------|
| PERFOR           | MANCE                                                  |                                                |                                     |       |       |                     |      |
|                  |                                                        |                                                | V <sub>OUT</sub> = 1.2 V, VG = open |       | 84.2% |                     |      |
|                  |                                                        |                                                | V <sub>OUT</sub> = 1.2 V, VG = 5 V  |       | 86.2% |                     |      |
|                  | <b>-</b> (3)                                           |                                                | V <sub>OUT</sub> = 1.5 V, VG = open |       | 85.7% |                     |      |
| η                | Efficiency <sup>(3)</sup>                              | $V_{IN} = 12 \text{ V}, I_{OUT} = 5 \text{ A}$ | V <sub>OUT</sub> = 1.5 V, VG = 5 V  |       | 87.5% |                     |      |
|                  |                                                        |                                                | V <sub>OUT</sub> = 1.8 V, VG = open |       | 87.4% |                     |      |
|                  |                                                        |                                                | V <sub>OUT</sub> = 1.8 V, VG = 5 V  |       | 89.0% |                     |      |
|                  |                                                        | 1 A/µs load step,                              | VOUT over/undershoot                |       | 15    |                     | mV   |
|                  | T(3)                                                   | 25% to 75% IOUT(max),<br>COUT= 0 μF            | Recovery time                       |       | 10    |                     | μs   |
|                  | Transient response (3)                                 | 5 A/µs load step,                              | VOUT over/undershoot                |       | 30    |                     | mV   |
|                  |                                                        | 25% to 75% IOUT(max),<br>COUT= 0 μF            | Recovery time                       |       | 10    |                     | μs   |
| SOFT ST          | ART                                                    |                                                |                                     |       |       |                     |      |
| T <sub>SS</sub>  | Internal soft start time (3)                           |                                                |                                     |       | 4.1   |                     | ms   |
| INTERNA          | L REGULATOR (VG)                                       | •                                              |                                     |       |       |                     | ,    |
| V <sub>VG</sub>  | VG pin output voltage                                  |                                                |                                     | 4.4   | 4.8   | 5.0                 | V    |
| ENABLE           | AND UNDER-VOLTAGE LOCK-C                               | OUT (EN/UVLO)                                  |                                     |       |       |                     |      |
| V <sub>EN</sub>  | EN threshold range                                     |                                                |                                     | 1.17  | 1.23  | 1.27                | V    |
|                  | Input current                                          | EN threshold + 50 mV                           |                                     |       | -4    |                     | μΑ   |
| I <sub>EN</sub>  | Hysteresis current                                     | EN threshold – 50 mV                           |                                     |       | -1    |                     | μΑ   |
| POWER 0          | GOOD (PGOOD)                                           |                                                |                                     |       |       |                     |      |
|                  |                                                        | V <sub>VOUT</sub> falling (Fault)              |                                     |       | 89%   |                     |      |
| .,               | DCOOD throoholdo(3)                                    | V <sub>VOUT</sub> rising (Good)                |                                     |       | 95%   |                     |      |
| $V_{PGOOD}$      | PGOOD thresholds (3)                                   | V <sub>VOUT</sub> rising (Fault)               |                                     |       | 109%  |                     |      |
|                  |                                                        | V <sub>VOUT</sub> falling (Good)               |                                     |       | 104%  |                     |      |
|                  | Minimum V <sub>IN</sub> for valid PGOOD <sup>(3)</sup> | V <sub>PGOOD</sub> ≤ 0.5 V at 100 μA           |                                     |       | 1.2   | 2.75                | V    |
|                  | PGOOD low voltage                                      | I <sub>PGOOD</sub> = 1.7 mA                    |                                     |       | 0.25  | 0.3                 | V    |
| THERMAI          | L SHUTDOWN                                             |                                                |                                     |       |       |                     |      |
|                  | Thermal shutdown threshold                             |                                                |                                     |       | 135   |                     | °C   |
|                  | Thermal shutdown hysteresis                            |                                                |                                     |       | 20    |                     | °C   |
| CAPACIT          | ANCE                                                   |                                                |                                     |       |       |                     |      |
| 0                | Futamal input consists : -                             | Ceramic type                                   |                                     | 0 (4) | 44    |                     | μF   |
| C <sub>IN</sub>  | External input capacitance                             | Non-ceramic type                               |                                     | 0 (4) | 100   |                     | μF   |
|                  |                                                        | Ceramic type                                   |                                     | 0 (5) |       | 1000 <sup>(6)</sup> | μF   |
| C <sub>OUT</sub> | External output capacitance                            | Non-ceramic type                               |                                     | 0 (5) |       | 2200 <sup>(6)</sup> | μF   |
|                  |                                                        | Equivalent series resistan                     | ce (ESR)                            |       |       | 35                  | mΩ   |

<sup>(4)</sup> Internal to the device, 14.2 µF (nominal) ceramic input capacitance is present. This device does not require additional input capacitance. If adding additional input capacitance, locate the capacitors close to the device.

Internal to the device, 135 µF (nominal) ceramic output capacitance is present. This device does not require additional output

capacitance to operate. Adding additional output capacitance near the load improves the response of the device to load transients.

The maximum output capacitance listed in the table is the maximum amount that has been tested and validated for proper start-up, stability, and transient response. It may be possible to operate with additional output capacitance, however, additional validation is required.



# 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

| - · · · · · · · · · · · · · · · · · · ·  |                                 |                 |     |     |     |      |  |  |  |
|------------------------------------------|---------------------------------|-----------------|-----|-----|-----|------|--|--|--|
|                                          | PARAMETER                       | TEST CONDITIONS | MIN | TYP | MAX | UNIT |  |  |  |
| FREQUENCY AND SYNCHRONIZATION (SYNC) (1) |                                 |                 |     |     |     |      |  |  |  |
| F <sub>SW</sub>                          | Switching frequency             | SYNC = open     | 3.7 | 4   | 4.3 | MHz  |  |  |  |
| F <sub>SYNC</sub>                        | Synchronization frequency range |                 | 3.6 |     | 4.4 | MHz  |  |  |  |
| V <sub>SYNC-H</sub>                      | SYNC high threshold             | SVNC control    | 2.0 |     |     | V    |  |  |  |
| V <sub>SYNC-L</sub>                      | SYNC low threshold              | SYNC control    |     |     | 0.8 | V    |  |  |  |
| D <sub>SYNC</sub>                        | SYNC duty cycle                 |                 | 20% |     | 80% |      |  |  |  |

<sup>(1)</sup> Specified by design. Not production tested.

## 6.7 Package Specifications

|                             | TPSM84A22                                                             |      |       |  |  |  |
|-----------------------------|-----------------------------------------------------------------------|------|-------|--|--|--|
| Weight                      |                                                                       | 0.91 | grams |  |  |  |
| Flammability                | Meets UL 94 V-O                                                       |      |       |  |  |  |
| MTBF Calculated Reliability | Per Bellcore TR-332, 50% stress, T <sub>A</sub> = 40°C, ground benign | 30.6 | MHrs  |  |  |  |



## 6.8 Typical Characteristics

The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to  $\boxtimes$  1,  $\boxtimes$  2,  $\boxtimes$  3,  $\boxtimes$  4 and  $\boxtimes$  11.

The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 50 mm x 100 mm double-sided PCB with 2 oz. copper. Applies to 25 and 25 6.





## **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





## 7 Detailed Description

#### 7.1 Overview

The TPSM84A22 is a 14-V, 10-A, synchronous series capacitor step-down (buck) power module. The TPSM84A22 combines a 10-A DC/DC converter with power MOSFETs, shielded inductors, series capacitor, input and output capacitors, and passives into a low profile, overmolded package. The integrated input and output capacitors allows standard applications to operate with no additional input or output capacitors and only a single resistor to set the output voltage.

The integrated components allow for high-efficiency, high-density, complete power supply designs with continuous output currents up to 10 A. The TPSM84A22 reduces the external component count by integrating both the input and output capacitors. The TPSM84A22 input voltage range is 8 V to 14 V with an output voltage range of 1.2 V to 2.05 V.

The TPSM84A22 is a two-phase power supply with each phase switching at a fixed 2 MHz frequency, resulting in the internal oscillator frequency of 4 MHz. An external synchronization clock can also be provided via the SYNC pin.

The TPSM84A22 starts up safely into loads with pre-biased outputs (non-zero volts at startup). The device implements an internal input voltage under voltage lockout (UVLO) feature which can be adjusted higher by adding an external resistor divider on the EN/UVLO pin. Electrical ON/OFF control is provided using the enable (EN) feature. The TPSM84A22 is disabled by pulling the EN pin low. When the device is disabled, the supply current is typically less than  $50~\mu A$ .

The TPSM84A22 has a power good comparator (PGOOD) which monitors the output voltage through the VS+ pin. The PGOOD pin is an open-drain MOSFET which is held low until the output voltage is within ±5% of the set voltage. The PGOOD pin is held low during startup or when a fault occurs.

## 7.2 Functional Block Diagram





## 7.3 Feature Description

## 7.3.1 Adjusting the Output Voltage (VADJ)

The VADJ pin programs the output voltage of the TPSM84A22. The output voltage adjustment range is from 1.2 V to 2.05 V. The adjustment method requires the addition of  $R_{\text{SET}}$  connected between VADJ and AGND. If an  $R_{\text{SET}}$  resistor is not populated, the module will default to 0.508 V, which is outside of the operation range of this device. The VS+ pin (pin 14) must be connected to VOUT. TI recommends to make the VS+ connection at the load for the best load regulation performance. The  $R_{\text{SET}}$  resistor must be connected directly between the VADJ pin (pin 15) and AGND (pin 16).

式 1 can be used to calculate the ideal  $R_{SET}$  resistor value for a given output voltage,  $V_{OUT}$ . Use 式 2 to calculate the actual  $V_{OUT}$  for a given  $R_{SET}$  resistor. 表 1 lists the ideal  $R_{SET}$  resistor values for a number of common voltages. 表 1 also lists the closest E96 standard resistor values to the ideal  $R_{SET}$  values along with the actual output voltage and the set-point error when using the E96 resistor value. For the most accurate output voltage set-point it is best to use the ideal resistor value. The ideal resistor value may not be a standard value and may require two standard value resistors in series or parallel to obtain the desired output voltage.

$$R_{SET} = \frac{1}{\frac{V_{OUT}}{0.508} - 1} (k\Omega)$$

$$V_{OUT} = 0.508 * \left(\frac{1}{R_{SET}(k\Omega)} + 1\right) (V)$$
(2)

#### 表 1. R<sub>SET</sub> Resistor Values

|                      |                             |                       | Closest E96 Resistor Value  |        |
|----------------------|-----------------------------|-----------------------|-----------------------------|--------|
| V <sub>OUT</sub> (V) | ldeal R <sub>SET</sub> (kΩ) | R <sub>SET</sub> (kΩ) | Actual V <sub>OUT</sub> (V) | %      |
| 1.20                 | 0.734                       | 0.732                 | 1.202                       | 0.166  |
| 1.25                 | 0.685                       | 0.681                 | 1.254                       | 0.317  |
| 1.30                 | 0.641                       | 0.649                 | 1.291                       | -0.712 |
| 1.35                 | 0.603                       | 0.604                 | 1.349                       | -0.070 |
| 1.40                 | 0.570                       | 0.576                 | 1.390                       | -0.718 |
| 1.45                 | 0.539                       | 0.536                 | 1.456                       | 0.397  |
| 1.50                 | 0.512                       | 0.511                 | 1.502                       | 0.142  |
| 1.55                 | 0.488                       | 0.487                 | 1.551                       | 0.072  |
| 1.60                 | 0.465                       | 0.464                 | 1.603                       | 0.177  |
| 1.65                 | 0.445                       | 0.442                 | 1.657                       | 0.444  |
| 1.70                 | 0.426                       | 0.422                 | 1.712                       | 0.694  |
| 1.75                 | 0.409                       | 0.412                 | 1.741                       | -0.514 |
| 1.80                 | 0.393                       | 0.392                 | 1.804                       | 0.218  |
| 1.85                 | 0.379                       | 0.383                 | 1.834                       | -0.845 |
| 1.90                 | 0.365                       | 0.365                 | 1.899                       | -0.012 |
| 1.95                 | 0.352                       | 0.348                 | 1.968                       | 0.911  |
| 2.00                 | 0.341                       | 0.340                 | 2.002                       | 0.106  |
| 2.05                 | 0.329                       | 0.332                 | 2.038                       | -0.579 |



## 7.3.2 Input and Output Capacitance

The TPSM84A22 requires no external input or output capacitance to operate. Internal to the TPSM84A22 there is 14.2  $\mu$ F (nominal) of ceramic input capacitance. Additionally, internal to the TPSM84A22 there is 135  $\mu$ F (nominal) of ceramic output capacitance.

Applications requiring additional ripple voltage reduction should add ceramic input and output capacitors directly at the VIN and VOUT pins of the device. Applications requiring improved transient response can also benefit by adding additional ceramic or low-ESR bulk output capacitance. See the Capacitance section of the *Electrical Characteristics* table for more information when adding external input and output capacitors.

## 7.3.3 Transient Response

The exceptional transient response of the TPSM84A22 allows many applications to operate with little or no additional output capacitance. ☑ 12 through ☑ 15 show typical transient waveforms for the TPSM84A22 with no output capacitance added.

#### 7.3.3.1 Transient Response Waveforms



### 7.3.4 Oscillator Frequency

The oscillator frequency of this converter is set at 4 MHz. The per phase switching frequency of the converter is half the oscillator frequency, or 2 MHz per phase. The oscillator frequency is fixed internally.

During load transients, the internal control loop will momentarily change the switching frequency in order to meet the output voltage recovery.

## 7.3.5 External Clock Syncronization

An external clock can be connected to the SYNC pin. The external clock signal overrides the internal oscillator and is used as the system clock. This feature enables the user to synchronize the switching events to a master clock on their board. The internal phase locked loop (PLL) has been implemented to allow synchronization at frequencies between ±10% of the nominal oscillator frequency. This allows the user to easily switch between the internal oscillator mode and the external clock mode while converting power. Before the external clock is present or after it is removed, the device with default to the internal oscillator setting.

To implement the synchronization feature, connect a square wave clock signal to the SYNC pin with a duty cycle between 20% and 80%. The clock signal amplitude must transition lower than 0.8 V and higher than 2 V. The start of the switching cycle is synchronized to the rising edge of the SYNC pin. The device can be configured for operation in applications where both an internal oscillator mode and an external synchronization clock mode are needed. Before the external clock is present, the switching frequency of the device is set by the internal oscillator. When the external clock is present, the SYNC mode overrides the internal oscillator. The first time the SYNC pin is pulled above the SYNC high threshold (2 V), the device switches from the internal oscillator mode to the SYNC mode and the PLL starts to lock onto the frequency of the external clock. When the external SYNC clock is removed, the converter will transition back to the internal oscillator after 4 internal clock cycles.

#### 7.3.6 Soft Start

The TPSM84A22 has a pre-programmed soft start time of 4.1 ms (typ). The soft start time is the time it takes for the output voltage to rise from zero volts to the voltage set by the R<sub>SET</sub> resistor. Soft start is an important feature that limits inrush current and reduces the load on the input supply to this device. During soft start, the internal reference voltage is slowly ramped up to the internal reference voltage. This slowly increases the commanded output voltage of the converter and reduces the initial surge in current. During soft start PGOOD remains low, the PLL is not active, and output UVP/OVP faults are disabled.

#### 7.3.7 Power Good (PGOOD)

The Power Good (PGOOD) pin is an open drain output. After startup, when the VADJ pin is typically between 95% and 105% of the internal voltage reference, the PGOOD pin pull-down is released and the pin floats. The recommended pull-up resistor value is between 10 k $\Omega$  and 100 k $\Omega$  to a voltage source of 5.5 V or less. For convenience, VG can be used as the pull-up voltage. The PGOOD is in a defined state once the VIN input voltage is greater than approximately 1.2 V, but with reduced current sinking capability. The PGOOD achieves full current sinking capability once the VIN input voltage is above the input UVLO. The PGOOD pin is pulled low when the VADJ pin voltage is typically lower than 95% or greater than 105% of the nominal internal reference voltage. The PGOOD pin is also pulled low if a fault is detected, the EN pin is pulled low, or the converter is performing its soft-start power up sequence.

#### 7.3.8 Gate Driver (VG)

A linear regulator internal to the TPSM84A22 generates a 4.8 V internal supply rail on the VG pin. The input of the linear regulator comes from the VIN pin. The VG supply rail is used to power the internal gate drivers and is the input to another regulator that generates the internal supply rails used by the controller. To improve converter efficiency, an external 5 V supply is recommended to be connected to the VG pin, thereby overriding the internal 4.8 V regulator. This external supply must be between 5.0 V and 5.5 V and must be present before applying input voltage to the VIN pin. If not supplying an external voltage to this pin, leave this pin open.

#### 7.3.9 Startup into Pre-biased Outputs

The TPSM84A22 prevents the low-side MOSFETs from discharging a pre-biased output. During pre-biased startup, the low-side MOSFETs do not turn on until after the high-side MOSFETs have started switching. The high-side MOSFETs do not start switching until the internal soft-start reference voltage exceeds the voltage at the VADJ pin.



#### 7.3.10 Thermal Shutdown

The internal thermal shutdown fault is triggered if the junction temperature exceeds 135°C (typ). This interrupts regulation by making the output high impedance. The device reinitiates the power up sequence when the junction temperature drops below 115°C (typ).

#### 7.3.11 Overcurrent Protection

For protection against load faults, the TPSM84A22 incorporates output overcurrent protection. Applying a load that exceeds the module's overcurrent threshold causes the output to shut down and PGOOD is pulled low. Following shut down, the module attempts to restart after a 32.8-ms hiccup interval counter has expired. This provides a hiccup response to an overcurrent condition. During this period, the average current flowing into the fault is significantly reduced which reduces power dissipation. Once the fault is removed, the module automatically recovers and returns to normal operation.

The TPSM84A22 overcurrent trip point is 15 A (typ) when the ILIM pin is left open. This provides enough margin for brief overshoots in inductor currents during a load transient while at the same time protecting against short circuits or other potentially catastrophic faults on the output. The overcurrent trip point can be reduced to 11.25 A (typ) by placing a 47 k $\Omega$  between the ILIM pin and PGND. Programming resistors with up to  $\pm 5\%$  variation can be used. The current limit selection is latched in at power up and cannot be changed without cycling input power or the EN pin voltage.

## 7.3.12 Output Undervoltage/Overvoltage Protection

The device incorporates an output undervoltage/overvoltage protection (UVP/OVP) circuit to prevent damage to the load. This fault can be triggered during large, fast load transients if insufficient output capacitance is used. The UVP/OVP feature compares the VADJ pin voltage to internal thresholds. If the VADJ pin voltage is lower than 90% or greater than 110% of the nominal internal reference voltage, the module is turned off, a fault is triggered, and the PGOOD pin is pulled low. When the fault hiccup interval is complete, the module will attempt to restart.

#### 7.3.13 Enable (EN)

The EN pin provides electrical on and off control of the TPSM84A22. Once the EN pin voltage exceeds the threshold voltage, the device starts operation. If the EN pin voltage is pulled below the threshold voltage, the module stops switching and enters a low power state. There is no voltage hysteresis in the EN threshold. The rising and falling voltage thresholds occur at the same level. The EN pin has an internal pull-up current source, allowing the user to float the EN pin for enabling the device.

If an application requires controlling the EN pin, use an open drain/collector device or a suitable logic gate to interface with the pin. 2 16 shows controlling the EN/UVLO pin using a MOSFET, Q1. Turning Q1 on, disables the device. Using a voltage superviser to control the EN pin allows control of the turn-on and turn-off of the device as opposed to relying on the ramp up or down of the input voltage source.



図 16. Enable Control

(4)



### 7.3.14 Undervoltage Lockout (UVLO)

The TPSM84A22 implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage is below the internal VIN UVLO threshold. The internal VIN UVLO rising threshold is 7.65 V(max) with a typical hysteresis of 250 mV.

If an application requires a higher UVLO threshold, the UVLO pin can be configured as shown in 2 17. The value of R<sub>UVLO1</sub> and R<sub>UVLO2</sub> can be calculated using 式 3 and 式 4 or selected from 表 2. It is recommended to set the UVLO hysteresis of approximately 500 mV in order to avoid repeated chatter during start up or shut down. 表 2 shows recommended R<sub>UVLO1</sub> and R<sub>UVLO2</sub> values for various VIN UVLO rising thresholds, with 500 mV of hysteresis.

$$R_{UVLO1} = \frac{V_{IN(RISE)} - V_{IN(FALL)}}{3 \,\mu A} \tag{3}$$

$$R_{UVLO2} = \frac{R_{UVLO1} \times 1.23}{V_{IN(FALL)} - 1.23 + (R_{UVLO1} \times 4 \,\mu A)} \tag{4}$$



図 17. Adjustable UVLO

### 表 2. Standard Resistor Values For Adjusting VIN UVLO

| VIN UVLO RISING THRESHOLD (V)  | 8.0  | 8.5  | 9.0  | 9.5  | 10.0 |
|--------------------------------|------|------|------|------|------|
| VIN UVLO FALLING THRESHOLD (V) | 7.5  | 8.0  | 8.5  | 9.0  | 9.5  |
| $R_{UVLO1}$ ( $k\Omega$ )      | 169  | 169  | 169  | 169  | 169  |
| $R_{UVLO2}$ ( $k\Omega$ )      | 29.4 | 27.4 | 25.5 | 24.3 | 22.6 |

### 7.4 Device Functional Modes

#### 7.4.1 Active Mode

The TPSM84A22 is in Active Mode when VIN is above the UVLO threshold and the EN/UVLO pin voltage is above the EN high threshold. The simplest way to enable the TPSM84A22 is to leave the EN/UVLO pin floating. This allows self start-up of the TPSM84A22 when the input voltage is above the UVLO threshold.

### 7.4.2 Light Load Operation

The TPSM84A22 operates in forced continuous conduction mode (FCCM) under light load conditions. When operating in FCCM, the switching frequency remains constant and the high side and low side MOSFETs are turned on and off in a complementary fashion allowing negative inductor current for part of the switching cycle.

#### 7.4.3 Shutdown Mode

The EN/UVLO pin provides electrical ON and OFF control for the TPSM84A22. When the EN/UVLO pin voltage is below the EN threshold, the device is in shutdown mode. In shutdown mode the stand-by current is typically less than 50 μA. The TPSM84A22 also employs under voltage lock out protection. If VIN is below the UVLO level, the output of the regulator turns off.



## 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The TPSM84A22 is a synchronous series capacitor step down DC-DC power module. It is used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 10 A. The following design procedure can be used to select components for the TPSM84A22. Alternately, the WEBENCH® software may be used to generate complete designs. When generating a design, the WEBENCH software utilizes an iterative design procedure and accesses comprehensive databases of components. Please visit www.ti.com/webench for more details.

## 8.2 Typical Application

The TPSM84A22 includes both input and output capacitors internal to the device, therefore it only requires a voltage setting resistor and possibly a pull-up resistor on the PGOOD pin in most applications. ☒ 18 shows a typical TPSM84A22 schematic with only the minimum required components.



Copyright © 2016, Texas Instruments Incorporated

☑ 18. Typical Application Schematic

#### 8.2.1 Design Requirements

For this design example, use the parameters listed in 表 3 and follow the design procedures below.

### 表 3. Design Parameters

| DESIGN PARAMETER                | VALUE                                                              |
|---------------------------------|--------------------------------------------------------------------|
| Input Voltage V <sub>IN</sub>   | 12 V typical                                                       |
| Output Voltage V <sub>OUT</sub> | 1.2 V                                                              |
| Output Current Rating           | 10 A                                                               |
| Key care-abouts                 | Transient response, small footprint, high efficiency, PGOOD signal |
| Transient Response Requirements | ±2% voltage deviation, 5 A load step, 5 A/μs slew rate             |

### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Setting the Output Voltage

The output voltage of the TPSM84A22 is externally adjustable using a single resistor ( $R_{SET}$ ). Select the value of  $R_{SET}$  from  $\frac{1}{8}$  1 or calculate using  $\frac{1}{8}$  5:

$$R_{\text{set}} = \frac{1}{\frac{V_{\text{out}}}{0.508} - 1} (k\Omega) \tag{5}$$

To set the output voltage to 1.2 V, the calculated value for  $R_{SET}$  is 734  $\Omega$ . The closest E96 value is 732  $\Omega$ .

## 8.2.2.2 Input and Output Capacitance

The TPSM84A22 requires no external input or output capacitance to operate. Input and output capacitors can be added to improve ripple or transient response. However, in this design example as in many applications, no additional input or output capacitors are required.

## 8.2.2.3 Power Good (PGOOD)

Applications requiring voltage rail sequencing can benefit from the PGOOD signal present with the TPSM84A22. The PGOOD pin is an open drain output. When the output voltage is typically between 95% and 105% of the set point, the PGOOD pin pull-down is released and the pin floats, requiring an external pull-up resistor for a high signal. A  $10-k\Omega$  pull-up resistor is placed between the PGOOD pin and an external 5V rail.

## 8.2.2.4 External VG Voltage

The VG supply rail is used to power the internal gate drivers and other internal supply rails used by the controller. For best efficiency, supply an external 5 V to the VG pin, thereby overriding the internal 4.8 V regulator. Expect a 2-3% efficiency improvement by driving the VG pin with an external 5 V.

## 8.2.3 Application Curves





## 9 Power Supply Recommendations

The TPSM84A22 is designed to operate from an input voltage supply range between 8 V and 14 V. This input supply should be well regulated and able to withstand maximum input current and maintain a stable voltage. The resistance of the input supply rail should be low enough that an input current transient does not cause a high enough drop at the supply voltage that can cause a false UVLO fault triggering and system reset.

If the input supply is located more than a few inches from the TPSM84A22, additional bulk capacitance may be required at the input pins. A typical recommended amount of bulk input capacitance is 47  $\mu$ F - 100  $\mu$ F.



## 10 Layout

## 10.1 Layout Guidelines

To achieve optimal electrical and thermal performance, an optimized PCB layout is required. 

■ 21 and ■ 23 show typical, top-side PCB layouts. Some considerations for an optimized layout are:

- Use large copper areas for power planes (VIN, VOUT, and PGND) to minimize conduction loss and thermal stress.
- When adding input and output ceramic capacitors, place them close to the device pins to minimize high frequency noise.
- Locate any additional output capacitors between the ceramic capacitors and the load.
- Keep AGND and PGND separate from one another. The connection is made internal to the device.
- Place R<sub>SET</sub> as close as possible to the VADJ pin.
- Use multiple vias to connect the power planes to internal layers.

## 10.2 Layout Examples

The layout shown in ☑ 21 shows the minimum solution size with only a single voltage setting resistor (R1) as the only additional required component. ☑ 22 shows a typical internal PCB layer with a trace connecting the VS+ pin to VOUT near the load.



図 21. Minimum Component Layout



図 22. VS+ Trace on Internal Layer



## **Layout Examples (continued)**

☑ 23 shows a layout with the placement of additional ceramic input capacitors (C1, C3) and ceramic output capacitors (C2, C4) for designs that require additional ripple reduction or improved transient response. ☑ 24 shows a typical internal PCB layer with a trace connecting the VS+ pin to VOUT near the load.



図 23. Layout with Optional CIN and COUT



図 24. VS+ Trace on Internal Layer



### 10.3 EMI

The TPSM84A22 is compliant with EN55022 Class B radiated emissions. 

☑ 25 to ☑ 28 show typical examples of radiated emissions plots for the TPSM84A22. Graphs included show plots of the antenna in the horizontal and vertical positions.





## 11 デバイスおよびドキュメントのサポート

## 11.1 ドキュメントのサポート

#### 11.1.1 関連資料

関連資料については、以下を参照してください:

TPSM84A21データシート、SLVSDF7 TPS54A20データシート、SLVSCQ8

## 11.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の隅にある「通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

### 11.3 コミュニティ・リソース

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™オンライン・コミュニティ *TIのE2E(Engineer-to-Engineer)コミュニティ。*エンジニア間の共同作業を促進するために開設されたものです。e2e.ti.comでは、他のエンジニアに質問し、知識を共有し、アイディアを検討して、問題解決に役立てることができます。

設計サポート *TIの設計サポート* 役に立つE2Eフォーラムや、設計サポート・ツールをすばやく見つけることができます。技術サポート用の連絡先情報も参照できます。

#### 11.4 商標

SWIFT, E2E are trademarks of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 11.5 静電気放電に関する注意事項



これらのデバイスは、限定的なESD(静電破壊)保護機能を内蔵しています。保存時または取り扱い時は、MOSゲートに対する静電破壊を防止するために、リード線同士をショートさせておくか、デバイスを導電フォームに入れる必要があります。

## 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS    | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|---------|-------------------------------|----------------------------|--------------|------------------|
|                       | (1)    | (2)           |                |                       | (3)     | (4)                           | (5)                        |              | (0)              |
| TPSM84A22MOJR         | Active | Production    | QFM (MOJ)   20 | 500   LARGE T&R       | In-Work | NIAU                          | Level-3-260C-168 HR        | -40 to 85    | TPSM84A22        |
| TPSM84A22MOJR.A       | Active | Production    | QFM (MOJ)   20 | 500   LARGE T&R       | In-Work | NIAU                          | Level-3-260C-168 HR        | -40 to 85    | TPSM84A22        |
| TPSM84A22MOJR.B       | Active | Production    | QFM (MOJ)   20 | 500   LARGE T&R       | -       | Call TI                       | Call TI                    | -40 to 85    |                  |
| TPSM84A22MOJT         | Active | Production    | QFM (MOJ)   20 | 250   SMALL T&R       | In-Work | NIAU                          | Level-3-260C-168 HR        | -40 to 85    | TPSM84A22        |
| TPSM84A22MOJT.A       | Active | Production    | QFM (MOJ)   20 | 250   SMALL T&R       | In-Work | NIAU                          | Level-3-260C-168 HR        | -40 to 85    | TPSM84A22        |
| TPSM84A22MOJT.B       | Active | Production    | QFM (MOJ)   20 | 250   SMALL T&R       | -       | Call TI                       | Call TI                    | -40 to 85    |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Nov-2025

## PACKAGE MATERIALS INFORMATION

www.ti.com 10-Mar-2021

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPSM84A22MOJR | QFM             | MOJ                | 20 | 500 | 330.0                    | 24.4                     | 9.35       | 15.35      | 3.1        | 16.0       | 24.0      | Q1               |
| TPSM84A22MOJT | QFM             | MOJ                | 20 | 250 | 330.0                    | 24.4                     | 9.35       | 15.35      | 3.1        | 16.0       | 24.0      | Q1               |

www.ti.com 10-Mar-2021



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| TPSM84A22MOJR | QFM          | MOJ             | 20   | 500 | 383.0       | 353.0      | 58.0        |
| TPSM84A22MOJT | QFM          | MOJ             | 20   | 250 | 383.0       | 353.0      | 58.0        |



QUAD FLAT MODULE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



QUAD FLAT MODULE



NOTES: (continued)

- 3. This package is designed to be soldered to thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 4. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view.



QUAD FLAT MODULE



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月