ADC12D1800RF SNAS518J - JULY 2011-REVISED JULY 2015 # ADC12D1800RF 12-Bit, Single 3.6 GSPS RF Sampling ADC #### **Device Overview** #### **Features** - Excellent Noise and Linearity Up to and Above fin - Configurable to Either 3.6 GSPS Interleaved or 1800 MSPS Dual ADC - New DESCLKIQ Mode for High Bandwidth, High Sampling Rate Apps - Pin-Compatible with ADC1xD1x00, ADC12Dx00RF - AutoSync Feature for Multi-Chip Synchronization - Internally Terminated, Buffered, Differential Analog Inputs - Interleaved Timing Automatic and Manual Skew Adjust - Test Patterns at Output for System Debug - Time Stamp Feature to Capture External Trigger - Programmable Gain, Offset, and t<sub>AD</sub> Adjust - 1:1 Non-Demuxed or 1:2 Demuxed LVDS Outputs - **Key Specifications** - Resolution: 12 Bits - Interleaved 3.6 GSPS ADC (all typical) - IMD3 (Fin = 2.7GHz at -13dBFS) -62 dBc - IMD3 (Fin = 2.7GHz at -16dBFS) -64 dBc - Noise Floor Density -155.0 dBm/Hz - Power 4.29 W - Dual 1800 MSPS ADC, Fin = 498 MHz - ENOB 9.3 Bits (typ) - SNR 58.1 dB (typ) - SFDR 71.7 dBc (typ) - Power per Channel 2.15 W (typ) #### **Applications** - 3G/4G Wireless Basestation - Receive Path - DPD Path - Wideband Microwave Backhaul - RF Sampling Software Defined Radio - Military Communications - SIGINT - RADAR / LIDAR - Wideband Communications - Consumer RF - Test and Measurement #### 1.3 **Description** The 12-bit 1.8 GSPS ADC12D1800RF is an RF-sampling GSPS ADC that can directly sample input frequencies up to and above 2.7 GHz. The ADC12D1800RF augments the very large Nyquist zone of TI's GSPS ADCs with excellent noise and linearity performance at RF frequencies, extending its usable range beyond the 3<sup>rd</sup> Nyquist zone. The ADC12D1800RF provides a flexible LVDS interface which has multiple SPI programmable options to facilitate board design and FPGA/ASIC data capture. The LVDS outputs are compatible with IEEE 1596.3-1996 and supports programmable common mode voltage. The product is packaged in a lead-free 292-ball thermally enhanced BGA package over the rated industrial temperature range of -40°C to +85°C. To achieve the full rated performance for Fclk > 1.6 GHz, it is necessary to write the max power settings once to Register 6h via the Serial Interface; see Section 5.6.1, Register Definitions, for more information. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |--------------|-----------|---------------------| | ADC12D1800RF | BGA (292) | 27.00 mm x 27.00 mm | (1) For all available packages, see the orderable addendum at the end of the datasheet. # 1.4 Functional Block Diagram # **Table of Contents** | 3 Pin Configuration and Functions | 1 | Devi | ce Overview | 1 | | 4.14 | Converter Electrical Characteristics: Serial Port | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|------------------------------------------------------|-----------|--------|-------------------|---------------------------------------------------|------------| | 1.3 Description | | 1.1 | Features | 1 | | | | | | 1.4 Functional Block Diagram 2 5 5 Detailed Description 34 2 Revision History 3 5.1 Overview 34 3 Pin Configuration and Functions 4 5.2 Functional Block Diagram 35 3.1 Pin Diagram 4 5.3 Feature Description 35 4 Specifications 13 5.4 Device Functional Modes 42 2 ESD Ratings 13 5.5 Programming 44 4.2 ESD Ratings 13 5.5 Programming 44 4.2 ESD Ratings 13 5.6 Register Maps 43 4.3 Recommended Operating Conditions 14 6 4.4 Thermal Information 56 4.5 Converter Electrical Characteristics Static Converter Converter Characteristics Converter Characteristics Characteristics Static Converter Characteristics Converter Characteristics Converter Characteristics Converter Characteristics Characteristics Converter Characteristics Characteristics Converter Characteristics | | 1.2 | Applications | 1 | | 4.15 | | | | Revision History Repaire Revision H (Aprill 2013) to Revision H Page Changes from Revision H (Aprill 2013) to Revision H Page Page Page Page Revision H Carrol Revision G (April 2013) to Revision H Page Revision G (April 2013) to Revision H Page P | | 1.3 | Description | 1 | | 4.16 | Typical Characteristics | <u>29</u> | | Pin Configuration and Functions | | 1.4 | Functional Block Diagram | 2 | 5 | Deta | iled Description | <u>34</u> | | 3 Pin Configuration and Functions | 2 | Revi | sion History | 3 | | 5.1 | Overview | <u>34</u> | | 3.1 Pin Diagram | 3 | | | _ | | 5.2 | Functional Block Diagram | <u>35</u> | | 4 Specifications. 13 5.4 Device Functional Modes 42 4.1 Absolute Maximum Ratings 13 5.5 Programming 44 4.2 ESD Ratings 13 5.6 Register Maps 49 4.3 Recommended Operating Conditions. 14 6 Application and Implementation 56 4.4 Thermal Information. 56 4.5 Converter Electrical Characteristics: Static 50 Converter Characteristics: Static 6.2 Typical Application . 55 4.6 Converter Electrical Characteristics: Dynamic 71 System Power-on Considerations. 67 4.7 Converter Electrical Characteristics: Autology 19 4.8 Converter Electrical Characteristics: Autology 19 4.9 Converter Electrical Characteristics. 10 4.9 Converter Electrical Characteristics. 10 4.9 Converter Electrical Characteristics. 10 4.9 Converter Electrical Characteristics. 20 4.9 Converter Electrical Characteristics. 20 4.9 Converter Electrical Characteristics. 20 4.9 Converter Electrical Characteristics. 20 4.9 Converter Electrical Characteristics. 20 4.10 Converter Electrical Characteristics. 20 4.11 Converter Electrical Characteristics. 30 4.11 Converter Electrical Characteristics. 30 4.12 Converter Electrical Characteristics. 20 4.13 Converter Electrical Characteristics. 20 4.14 Converter Electrical Characteristics. 20 4.15 Converter Electrical Characteristics. 20 4.16 Converter Electrical Characteristics. 20 4.17 Converter Electrical Characteristics. 20 4.18 Converter Electrical Characteristics. 20 4.19 Converter Electrical Characteristics. 20 4.10 Converter Electrical Characteristics. 20 4.11 Converter Electrical Characteristics. 20 4.12 Converter Electrical Characteristics. 30 4.13 Converter Electrical Characteristics. 30 4.14 Converter Electrical Characteristics. 30 5.6 Electrostatic Discharge Caution. 30 5.7 Electrostatic Discharge Caution. 30 5.8 Electrostatic Discharge Caution. 30 5.9 Electrostatic Discharge Caution. 30 5.9 Electrostatic Discharge Caution. 30 5.0 Electrostatic Discharge Caution. 30 5.0 Electrostatic Discharge Caution. 30 5.0 Electrostatic Discharge Caution. 30 5.0 Electrostatic Discharge Caution. 30 5.0 Electrostatic Discharge Cau | | | _ | _ | | 5.3 | Feature Description | <u>35</u> | | 4.1 Absolute Maximum Ratings | 4 | Spec | | _ | | 5.4 | Device Functional Modes | <u>42</u> | | 4.2 ESD Ratings 13 6.6 Register Maps. 49 4.3 Recommended Operating Conditions. 14 6 Application and Implementation 56 4.4 Thermal Information. 56 4.5 Converter Electrical Characteristics: Static Converter Characteristics: Static Converter Characteristics: Static Converter Characteristics: Dynamic Converter Characteristics: Dynamic Converter Characteristics: Malog Input Output and Reference Characteristics: Analog Input Output and Reference Characteristics: Nanlog Input Ocharacteristics: Characteristics: Nanlog Input Ocharacteristics: Characteristics: Sampling Clock Characteristics: Sampling Clock Characteristics: Sampling Clock Characteristics: Malog Input Ocharacteristics: O | | • | | _ | | 5.5 | Programming | <u>44</u> | | 4.3 Recommended Operating Conditions | | 4.2 | | | | 5.6 | Register Maps | <u>49</u> | | 4.4 Thermal Information | | | | | 6 | Appl | ication and Implementation | <u>56</u> | | 4.5 Converter Electrical Characteristics: Static Converter Characteristics: | | | · - | | | 6.1 | Application Information | <u>56</u> | | 4.6 Converter Electrical Characteristics: Dynamic Converter Characteristics: Malog Input / Output and Reference Characteristics: Analog Input / Output and Reference Characteristics: Analog Input / Output and Reference Characteristics: I-Channel to Q- Channel Characteristics: I-Channel to Q- Channel Characteristics: I-Channel to Q- Channel Characteristics: I-Channel to Q- Channel Characteristics: I-Channel to Q- Channel Characteristics: I-Channel to Q- Channel Characteristics: I-Channel I-Characteristics: I-Characteristics | | 4.5 | | | | 6.2 | Typical Application | <u>65</u> | | Converter Electrical Characteristics: Analog Input / Output and Reference Characteristics: Analog Input / Output and Reference Characteristics: I-Channel to Q- | | | | <u>15</u> | 7 | Pow | er Supply Recommendations | <u>67</u> | | 4.7 Converter Electrical Characteristics: Analog Input / Output and Reference Characteristics | | 4.6 | | | | 7.1 | System Power-on Considerations | <u>67</u> | | Output and Reference Characteristics | | | | <u>16</u> | 8 | Layo | out | <u>70</u> | | 4.8 Converter Electrical Characteristics: I-Channel to Q-Channel Characteristics: I-Channel to Q-Channel Characteristics: I-Channel to Q-Channel Characteristics: I-Channel to Q-Channel Characteristics: I-Channel I-Channe | | 4.7 | • . | 10 | | 8.1 | Layout Guidelines | <u>70</u> | | Channel Characteristics. 20 8.3 Thermal Management. 74 4.9 Converter Electrical Characteristics: Sampling Clock Characteristics: Sampling Clock Characteristics: Sampling Clock Characteristics: 20 9.1 Device and Documentation Support 76 4.10 Converter Electrical Characteristics: AutoSync 9.2 Documentation Support 78 Feature Characteristics 20 9.3 Community Resources 78 4.11 Converter Electrical Characteristics: Digital Control 9.4 Trademarks. 78 4.12 Converter Electrical Characteristics: Power Supply Characteristics: Power Supply Characteristics. 21 9.5 Electrostatic Discharge Caution 78 4.13 Converter Electrical Characteristics: AC Electrical Characteristics: AC Electrical Characteristics. 21 10 Mechanical, Packaging, and Orderable Information 79 2 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. Changes from Revision I (January 2014) to Revision J Page • Added Pin Configuration and Functions section, ESD Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section Description for CLK frequencies above 1600 MHz in multiple places where applicable. 37 Changes from Revision G (April 2013) to Revision H Page | | / R | • | 19 | | 8.2 | Layout Example | <u>71</u> | | Characteristics | | 4.0 | | 20 | | 8.3 | Thermal Management | <u>74</u> | | Characteristics | | 4.9 | Converter Electrical Characteristics: Sampling Clock | _ | 9 | Devi | ce and Documentation Support | <u>76</u> | | Feature Characteristics | | | Characteristics | <u>20</u> | | 9.1 | Device Support | <u>76</u> | | 4.11 Converter Electrical Characteristics: Digital Control and Output Pin Characteristics: Digital Control and Output Pin Characteristics: 21 9.4 Trademarks | | 4.10 | • | | | 9.2 | Documentation Support | 78 | | and Output Pin Characteristics | | | | <u>20</u> | | 9.3 | Community Resources | 78 | | 4.12 Converter Electrical Characteristics: Power Supply Characteristics | | 4.11 | | 24 | | 9.4 | Trademarks | | | Characteristics | | 4 12 | • | 21 | | 9.5 | Electrostatic Discharge Caution | 78 | | 4.13 Converter Electrical Characteristics: AC Electrical Characteristics: AC Electrical Characteristics | | 7.12 | | 21 | | 9.6 | Glossary | | | Characteristics | | 4.13 | | _ | 10 | Mec | hanical, Packaging, and Orderable | | | NOTE: Page numbers for previous revisions may differ from page numbers in the current version. Changes from Revision I (January 2014) to Revision J Added Pin Configuration and Functions section, ESD Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section Changes from Revision H (APRIL 2013) to Revision I Page Added notification that Aperture Delay Adjust feature cannot be used in DES mode (DESI, DESQ, DESIQ or DESCLKIQ) for CLK frequencies above 1600 MHz in multiple places where applicable. Changes from Revision G (April 2013) to Revision H Page | | | Characteristics | <u>22</u> | | | | <u>79</u> | | Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 2<br>Ch | | NOTE: Page numbers for previous revision | | differ | from <sub>I</sub> | <u> </u> | age | | Section | | F | unctional Modes, Application and Implementation | n sectio | n, Po | ower S | Supply Recommendations section, Layout | | | Added notification that Aperture Delay Adjust feature cannot be used in DES mode (DESI, DESQ, DESIQ or DESCLKIQ) for CLK frequencies above 1600 MHz in multiple places where applicable | | | | | | | | . <u>1</u> | | Added notification that Aperture Delay Adjust feature cannot be used in DES mode (DESI, DESQ, DESIQ or DESCLKIQ) for CLK frequencies above 1600 MHz in multiple places where applicable | | | | | | | | | | DESCLKIQ) for CLK frequencies above 1600 MHz in multiple places where applicable | Ch | | | | | | | age | | | | | | | | | | <u>37</u> | | | Ch | anges | from Revision G (April 2013) to Revision H | | | | P | ane | | | | | | at | | | | | # 3 Pin Configuration and Functions # 3.1 Pin Diagram 292-Pin NXA BGA Package Top View | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | | |---|----------|----------|----------|--------|---------|----------|----------|----------|-------|-------|-------|-------|--------|-------|-------|--------|--------|--------|--------|--------|---| | A | GND | V_A | SDO | ТРМ | NDM | V_A | GND | V_E | GND_E | Dld0+ | V_DR | Dld3+ | GND_DR | Dld6+ | V_DR | Dld9+ | GND_DR | Dld11+ | Dld11- | GND_DR | A | | В | Vbg | GND | ECEb | SDI | CalRun | V_A | GND | GND_E | V_E | Dld0- | Dld2+ | Dld3- | Dld5+ | DId6- | Dld8+ | DId9- | Dld10+ | DI0+ | DI1+ | DI1- | В | | С | Rtrim+ | Vcmo | Rext+ | SCSb | SCLK | V_A | NC | V_E | GND_E | Dld1+ | Dld2- | Dld4+ | Dld5- | Dld7+ | Dld8- | Dld10- | DI0- | V_DR | DI2+ | DI2- | С | | D | DNC | Rtrim- | Rext- | GND | GND | CAL | DNC | V_A | V_A | Dld1- | V_DR | Dld4- | GND_DR | Dld7- | V_DR | GND_DR | V_DR | DI3+ | DI4+ | DI4- | D | | E | V_A | Tdiode+ | DNC | GND | | | | | | | | | | | | | GND_DR | DI3- | DI5+ | DI5- | E | | F | V_A | GND_TC | Tdiode- | DNC | | | | | | | | | | | | | GND_DR | DI6+ | DI6- | GND_DR | F | | G | V_TC | GND_TC | V_TC | V_TC | | | | | | | | | | | | | DI7+ | DI7- | DI8+ | DI8- | G | | н | Vinl+ | V_TC | GND_TC | V_A | | | | GND | GND | GND | GND | GND | GND | | | | DI9+ | DI9- | DI10+ | DI10- | н | | J | Vinl- | GND_TC | V_TC | Vbiasl | | | | GND | GND | GND | GND | GND | GND | | | | V_DR | DI11+ | DI11- | V_DR | J | | ĸ | GND | Vbiasl | V_TC | GND_TC | | | | GND | GND | GND | GND | GND | GND | | | | ORI+ | ORI- | DCLKI+ | DCLKI- | ĸ | | L | GND | VbiasQ | V_TC | GND_TC | | | | GND | GND | GND | GND | GND | GND | | | | ORQ+ | ORQ- | DCLKQ+ | DCLKQ- | L | | М | VinQ- | GND_TC | V_TC | VbiasQ | | | | GND | GND | GND | GND | GND | GND | | | | GND_DR | DQ11+ | DQ11- | GND_DR | М | | N | VinQ+ | V_TC | GND_TC | V_A | | | | GND | GND | GND | GND | GND | GND | - | | | DQ9+ | DQ9- | DQ10+ | DQ10- | N | | Р | V_TC | GND_TC | | V_TC | | | | | | | | | | | | | DQ7+ | DQ7- | DQ8+ | DQ8- | P | | R | V_A | GND_TC | V_TC | V_TC | | | | | | | | | | | | | V DR | DQ6+ | DQ6- | V_DR | R | | т | V_A | | GND_TC | | | | | | | | | | | | | | V_DR | DQ3- | DQ5+ | DQ5- | т | | U | GND_TC | | PDI | GND | GND | RCOut1- | DNC | V_A | V_A | DQd1- | V_DR | DQd4- | GND_DR | DQd7- | V_DR | V_DR | GND_DR | DQ3+ | DQ4+ | DQ4- | U | | v | CLK- | DCLK | PDQ | CalDly | DES | RCOut2+ | RCOut2- | | GND_E | DQd1+ | DQd2- | DQd4+ | DQd5- | DQd7+ | DQd8- | DQd10- | DQ0- | GND_DR | DQ2+ | DQ2- | v | | w | DCLK | _RST+ | DNC | DDRPh | RCLK- | V_A | GND | GND_E | V_E | DQd0- | DQd2+ | DQd3- | DQd5+ | DQd6- | DQd8+ | DQd9- | DQd10+ | DQ0+ | DQ1+ | DQ1- | w | | | _RST- | | | | | | | | | | | | | | | | | | | | | | Y | GND<br>1 | V_A<br>2 | FSR<br>3 | RCLK+ | RCOut1+ | V_A<br>6 | GND<br>7 | V_E<br>8 | GND_E | DQd0+ | V_DR | DQd3+ | GND_DR | DQd6+ | V_DR | DQd9+ | GND_DR | 18 | 19 | GND_DR | Υ | The center ground pins are for thermal dissipation and must be soldered to a ground plane to ensure rated performance. See Section 4.4, Thermal Information, for more information. ### 3.1.1 Pin Functions Table 3-1. Analog Front-End and Clock Balls | BALL NO. | NAME | EQUIVALENT CIRCUIT | DESCRIPTION | |----------------|----------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | H1/J1<br>N1/M1 | Vinl±<br>VinQ± | AGND VCMO Control from VCMO AGND AGND | Differential signal I- and Q-inputs. In the Non-Dual Edge Sampling (Non-DES) Mode, each I- and Q-input is sampled and converted by its respective channel with each positive transition of the CLK input. In Non-ECM (Non-Extended Control Mode) and DES Mode, both channels sample the I-input. In Extended Control Mode (ECM), the Q-input may optionally be selected for conversion in DES Mode by the DEQ Bit (Addr: 0h, Bit 6). Each I- and Q-channel input has an internal common mode bias that is disabled when DC-coupled Mode is selected. Both inputs must be either AC- or DC-coupled. The coupling mode is selected by the V <sub>CMO</sub> Pin. In Non-ECM, the full-scale range of these inputs is determined by the FSR Pin; both I- and Q-channels have the same full-scale input range. In ECM, the full-scale input range of the I- and Q-channel inputs may be independently set via the Control Register (Addr: 3h and Addr: Bh). The input offset may also be adjusted in ECM. | | U2/V1 | CLK± | AGND 50k VBIAS | Differential Converter Sampling Clock. In the Non-DES Mode, the analog inputs are sampled on the positive transitions of this clock signal. In the DES Mode, the selected input is sampled on both transitions of this clock. This clock must be AC-coupled. | | V2/W1 | DCLK_RST± | VA<br>O<br>AGND<br>VA<br>O<br>AGND | Differential DCLK Reset. A positive pulse on this input is used to reset the DCLKI and DCLKQ outputs of two or more ADC12D1800RFs in order to synchronize them with other ADC12D1800RFs in the system. DCLKI and DCLKQ are always in phase with each other, unless one channel is powered down, and do not require a pulse from DCLK_RST to become synchronized. The pulse applied here must meet timing relationships with respect to the CLK input. Although supported, this feature has been superseded by AutoSync. | Table 3-1. Analog Front-End and Clock Balls (continued) | BALL NO. | NAME | 1. Analog Front-End and Clock Ba | DESCRIPTION | |----------|------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C2 | V <sub>СМО</sub> | V <sub>A</sub> V <sub>CMO</sub> V <sub>CMO</sub> V <sub>CMO</sub> S pF | Common Mode Voltage Output or Signal Coupling Select. If AC-coupled operation at the analog inputs is desired, this pin should be held at logic-low level. This pin is capable of sourcing/ sinking up to 100 µA. For DC-coupled operation, this pin should be left floating or terminated into high-impedance. In DC-coupled Mode, this pin provides an output voltage which is the optimal commonmode voltage for the input signal and should be used to set the common-mode voltage of the driving buffer. | | B1 | $V_{BG}$ | VA<br>GND | Bandgap Voltage Output or LVDS Common-mode Voltage Select. This pin provides a buffered version of the bandgap output voltage and is capable of sourcing / sinking 100 uA and driving a load of up to 80 pF. Alternately, this pin may be used to select the LVDS digital output common-mode voltage. If tied to logic-high, the 1.2V LVDS common-mode voltage is selected; 0.8V is the default. | | C3/D3 | Rext± | VA<br>GND | External Reference Resistor terminals. A 3.3 k $\Omega$ ±0.1% resistor should be connected between Rext±. The Rext resistor is used as a reference to trim internal circuits which affect the linearity of the converter; the value and precision of this resistor should not be compromised. | | C1/D2 | Rtrim± | VA<br>WA<br>WA<br>WA<br>WA<br>WA<br>WA<br>WA<br>WA<br>WA<br>WA<br>WA<br>WA<br>WA | Input Termination Trim Resistor terminals. A 3.3 k $\Omega$ ±0.1% resistor should be connected between Rtrim±. The Rtrim resistor is used to establish the calibrated 100 $\Omega$ input impedance of VinI, VinQ and CLK. These impedances may be fine tuned by varying the value of the resistor by a corresponding percentage; however, the tuning range and performance is not ensured for such an alternate value. | | E2/F3 | Tdiode± | Tdiode_P GND VA Tdiode_N GND | Temperature Sensor Diode Positive (Anode) and Negative (Cathode) Terminals. This set of pins is used for die temperature measurements. It has not been fully characterized. | Table 3-1. Analog Front-End and Clock Balls (continued) | BALL NO. | NAME | EQUIVALENT CIRCUIT | DESCRIPTION | |----------------|--------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Y4/W5 | RCLK± | AGND 50k VBIAS AGND | Reference Clock Input. When the AutoSync feature is active, and the ADC12D1800RF is in Slave Mode, the internal divided clocks are synchronized with respect to this input clock. The delay on this clock may be adjusted when synchronizing multiple ADCs. This feature is available in ECM via Control Register (Addr: Eh). | | Y5/U6<br>V6/V7 | RCOut1±<br>RCOut2± | 100Ω \$ 100Ω A GND | Reference Clock Output 1 and 2. These signals provide a reference clock at a rate of CLK/4, when enabled, independently of whether the ADC is in Master or Slave Mode. They are used to drive the RCLK of another ADC12D1800RF, to enable automatic synchronization for multiple ADCs (AutoSync feature). The impedance of each trace from RCOut1 and RCOut2 to the RCLK of another ADC12D1800RF should be $100\Omega$ differential. Having two clock outputs allows the autosynchronization to propagate as a binary tree. Use the DOC Bit (Addr: Eh, Bit 1) to enable/ disable this feature; default is disabled. | Table 3-2. Control and Status Balls | BALL NO. | NAME | EQUIVALENT CIRCUIT | DESCRIPTION | |----------|--------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V5 | DES | V <sub>A</sub><br>GND | Dual Edge Sampling (DES) Mode select. In the Non-Extended Control Mode (Non-ECM), when this input is set to logic-high, the DES Mode of operation is selected, meaning that the Vinl input is sampled by both channels in a time-interleaved manner. The VinQ input is ignored. When this input is set to logic-low, the device is in Non-DES Mode, i.e. the I- and Q-channels operate independently. In the Extended Control Mode (ECM), this input is ignored and DES Mode selection is controlled through the Control Register by the DES Bit (Addr: 0h, Bit 7); default is Non-DES Mode operation. | | V4 | CalDly | VA<br>GND | Calibration Delay select. By setting this input logichigh or logic-low, the user can select the device to wait a longer or shorter amount of time, respectively, before the automatic power-on self-calibration is initiated. This feature is pin-controlled only and is always active during ECM and Non-ECM. | Table 3-2. Control and Status Balls (continued) | BALL NO. | NAME | EQUIVALENT CIRCUIT | DESCRIPTION | |----------|------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D6 | CAL | VA<br>GND | Calibration cycle initiate. The user can command the device to execute a self-calibration cycle by holding this input high a minimum of t <sub>CAL_H</sub> after having held it low a minimum of t <sub>CAL_L</sub> . If this input is held high at the time of power-on, the automatic power-on calibration cycle is inhibited until this input is cycled low-then-high. This pin is active in both ECM and Non-ECM. In ECM, this pin is logically OR'd with the CAL Bit (Addr: Oh, Bit 15) in the Control Register. Therefore, both pin and bit must be set low and then either can be set high to execute an on-command calibration. | | B5 | CalRun | VA<br>GND | Calibration Running indication. This output is logic-high while the calibration sequence is executing. This output is logic-low otherwise. | | U3<br>V3 | PDI<br>PDQ | V <sub>A</sub> 50 kΩ GND | Power Down I- and Q-channel. Setting either input to logic-high powers down the respective I- or Q-channel. Setting either input to logic-low brings the respective I- or Q-channel to an operational state after a finite time delay. This pin is active in both ECM and Non-ECM. In ECM, each Pin is logically OR'd with its respective Bit. Therefore, either this pin or the PDI and PDQ Bit in the Control Register can be used to power-down the I- and Q-channel (Addr: 0h, Bit 11 and Bit 10), respectively. | | A4 | TPM | V <sub>A</sub><br>GND | Test Pattern Mode select. With this input at logichigh, the device continuously outputs a fixed, repetitive test pattern at the digital outputs. In the ECM, this input is ignored and the Test Pattern Mode can only be activated through the Control Register by the TPM Bit (Addr: 0h, Bit 12). | | A5 | NDM | VA<br>GND | Non-Demuxed Mode select. Setting this input to logic-high causes the digital output bus to be in the 1:1 Non-Demuxed Mode. Setting this input to logic-low causes the digital output bus to be in the 1:2 Demuxed Mode. This feature is pin-controlled only and remains active during ECM and Non-ECM. | Table 3-2. Control and Status Balls (continued) | BALL NO. | NAME | EQUIVALENT CIRCUIT | DESCRIPTION | |----------|-------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Y3 | FSR | V <sub>A</sub><br>GND | Full-Scale input Range select. In Non-ECM, this input must be set to logic-high; the full-scale differential input range for both I- and Q-channel inputs is set by this pin. In the ECM, this input is ignored and the full-scale range of the I- and Q-channel inputs is independently determined by the setting of Addr: 3h and Addr: Bh, respectively. Note that the logic-high FSR value in Non-ECM corresponds to the minimum allowed selection in ECM. | | W4 | DDRPh | V <sub>A</sub><br>GND | DDR Phase select. This input, when logic-low, selects the 0° Data-to-DCLK phase relationship. When logic-high, it selects the 90° Data-to-DCLK phase relationship, i.e. the DCLK transition indicates the middle of the valid data outputs. This pin only has an effect when the chip is in 1:2 Demuxed Mode, i.e. the NDM pin is set to logic-low. In ECM, this input is ignored and the DDR phase is selected through the Control Register by the DPS Bit (Addr: 0h, Bit 14); the default is 0° Mode. | | В3 | ECE | V <sub>A</sub> 50 kΩ GND | Extended Control Enable bar. Extended feature control through the SPI interface is enabled when this signal is asserted (logic-low). In this case, most of the direct control pins have no effect. When this signal is de-asserted (logic-high), the SPI interface is disabled, all SPI registers are reset to their default values, and all available settings are controlled via the control pins. | | C4 | SCS | VA<br>100 kΩ<br>GND | Serial Chip Select bar. In ECM, when this signal is asserted (logic-low), SCLK is used to clock in serial data which is present on SDI and to source serial data on SDO. When this signal is deasserted (logic-high), SDI is ignored and SDO is in TRI-STATE. | | C5 | SCLK | VA<br>100 kΩ<br>GND | Serial Clock. In ECM, serial data is shifted into and out of the device synchronously to this clock signal. This clock may be disabled and held logic-low, as long as timing specifications are not violated when the clock is enabled or disabled. | Table 3-2. Control and Status Balls (continued) | BALL NO. | NAME | EQUIVALENT CIRCUIT | DESCRIPTION | |---------------------------|------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B4 | SDI | VA<br>100 kΩ<br>GND | Serial Data-In. In ECM, serial data is shifted into the device on this pin while SCS signal is asserted (logic-low). | | A3 | SDO | VA<br>GND | Serial Data-Out. In ECM, serial data is shifted out of the device on this pin while SCS signal is asserted (logic-low). This output is at TRI-STATE when SCS is de-asserted. | | D1, D7, E3, F4,<br>W3, U7 | DNC | NONE | Do Not Connect. These pins are used for internal purposes and should not be connected, i.e. left floating. Do not ground. | | C7 | NC | NONE | Not Connected. This pin is not bonded and may be left floating or connected to any potential. | Table 3-3. Power and Ground Balls | BALL NO. | NAME | EQUIVALENT CIRCUIT | DESCRIPTION | |-----------------------------------------------------------------------------------------------|-----------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A2, A6, B6, C6,<br>D8, D9, E1, F1,<br>H4, N4, R1, T1,<br>U8, U9, W6, Y2,<br>Y6 | V <sub>A</sub> | NONE | Power Supply for the Analog circuitry. This supply is tied to the ESD ring. Therefore, it must be powered up before or with any other supply. | | G1, G3, G4, H2,<br>J3, K3, L3, M3,<br>N2, P1, P3, P4,<br>R3, R4 | V <sub>TC</sub> | NONE | Power Supply for the Track-and-Hold and Clock circuitry. | | A11, A15, C18,<br>D11, D15, D17,<br>J17, J20, R17,<br>R20, T17, U11,<br>U15, U16, Y11,<br>Y15 | $V_{DR}$ | NONE | Power Supply for the Output Drivers. | | A8, B9, C8, V8,<br>W9, Y8 | V <sub>E</sub> | NONE | Power Supply for the Digital Encoder. | | J4, K2 | VbiasI | NONE | Bias Voltage I-channel. This is an externally decoupled bias voltage for the I-channel. Each pin should individually be decoupled with a 100 nF capacitor via a low resistance, low inductance path to GND. | | L2, M4 | VbiasQ | NONE | Bias Voltage Q-channel. This is an externally decoupled bias voltage for the Q-channel. Each pin should individually be decoupled with a 100 nF capacitor via a low resistance, low inductance path to GND. | ### Table 3-3. Power and Ground Balls (continued) | BALL NO. | NAME | EQUIVALENT CIRCUIT | DESCRIPTION | |-----------------------------------------------------------------------------------------------|-------------------|--------------------|-----------------------------------------------------------| | A1, A7, B2, B7,<br>D4, D5, E4, K1,<br>L1, T4, U4, U5,<br>W2, W7, Y1, Y7,<br>H8:N13 | GND | NONE | Ground Return for the Analog circuitry. | | F2, G2, H3, J2,<br>K4, L4, M2, N3,<br>P2, R2, T2, T3,<br>U1 | $GND_TC$ | NONE | Ground Return for the Track-and-Hold and Clock circuitry. | | A13, A17, A20,<br>D13, D16, E17,<br>F17, F20, M17,<br>M20, U13, U17,<br>V18, Y13, Y17,<br>Y20 | GND <sub>DR</sub> | NONE | Ground Return for the Output Drivers. | | A9, B8, C9, V9,<br>W8, Y9 | GND <sub>E</sub> | NONE | Ground Return for the Digital Encoder. | # **Table 3-4. High-Speed Digital Outputs** | BALL NO. | NAME | EQUIVALENT CIRCUIT | DESCRIPTION | |--------------------|------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | K19/K20<br>L19/L20 | DCLKI±<br>DCLKQ± | DR GND | Data Clock Output for the I- and Q-channel data bus. These differential clock outputs are used to latch the output data and, if used, should always be terminated with a 100Ω differential resistor placed as closely as possible to the differential receiver. Delayed and non-delayed data outputs are supplied synchronously to this signal. In 1:2 Demux Mode or Non-Demux Mode, this signal is at ¼ or ½ the sampling clock rate, respectively. DCLKI and DCLKQ are always in phase with each other, unless one channel is powered down, and do not require a pulse from DCLK_RST to become synchronized. | | K17/K18<br>L17/L18 | ORI±<br>ORQ± | V <sub>DR</sub> V <sub>DR</sub> DR GND | Out-of-Range Output for the I- and Q-channel. This differential output is asserted logic-high while the over- or under-range condition exists, i.e. the differential signal at each respective analog input exceeds the full-scale value. Each OR result refers to the current Data, with which it is clocked out. If used, each of these outputs should always be terminated with a $100\Omega$ differential resistor placed as closely as possible to the differential receiver. ORQ $^{(f)}$ . | <sup>(1)</sup> This pin / bit functionality is not tested in production test; performance is tested in the specified / default mode only. Table 3-4. High-Speed Digital Outputs (continued) | BALL NO. | NAME | EQUIVALENT CIRCUIT | DESCRIPTION | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | J18/J19 H19/H20 H17/H18 G19/G20 G17/G18 F18/F19 E19/E20 D19/D20 D18/E18 C19/C20 B19/B20 B18/C17 . M18/M19 N19/N20 N17/N18 P19/P20 P17/P18 R18/R19 T19/T20 U19/U20 U18/T18 V19/V20 W19/W20 W18/V17 | DI11± DI10± DI9± DI8± DI7± DI6± DI5± DI4± DI3± DI2± DI1± DI0± . DQ11± DQ10± DQ9± DQ8± DQ7± DQ6± DQ5± DQ4± DQ3± DQ3± DQ2± DQ1± DQ1± DQ0± | - John DR GND | I- and Q-channel Digital Data Outputs. In Non-Demux Mode, this LVDS data is transmitted at the sampling clock rate. In Demux Mode, these outputs provide ½ the data at ½ the sampling clock rate, synchronized with the delayed data, i.e. the other ½ of the data which was sampled one clock cycle earlier. Compared with the Dld and DQd outputs, these outputs represent the later time samples. If used, each of these outputs should always be terminated with a $100\Omega$ differential resistor placed as closely as possible to the differential receiver. | | A18/A19 B17/C16 A16/B16 B15/C15 C14/D14 A14/B14 B13/C13 C12/D12 A12/B12 B11/C11 C10/D10 A10/B10 . Y18/Y19 W17/V16 Y16/W16 W15/V15 V14/U14 Y14/W14 W13/V13 V12/U12 Y12/W12 W11/V11 V10/U10 Y10/W10 | DId11± DId10± DId9± DId8± DId7± DId6± DId5± DId4± DId3± DId2± DId1± DId0± . DQd11± DQd10± DQd8± DQd8± DQd6± DQd5± DQd6± DQd5± DQd4± DQd3± DQd2± DQd1± DQd0± | - John DR GND | Delayed I- and Q-channel Digital Data Outputs. In Non-Demux Mode, these outputs are at TRI-STATE. In Demux Mode, these outputs provide $\frac{1}{2}$ the data at $\frac{1}{2}$ the sampling clock rate, synchronized with the non-delayed data, i.e. the other $\frac{1}{2}$ of the data which was sampled one clock cycle later. Compared with the DI and DQ outputs, these outputs represent the earlier time samples. If used, each of these outputs should always be terminated with a $100\Omega$ differential resistor placed as closely as possible to the differential receiver. | ## 4 Specifications # 4.1 Absolute Maximum Ratings(1)(2) | | MIN | MAX | UNIT | |---------------------------------------------------------------------------------------|-------|----------------|------| | Supply Voltage (V <sub>A</sub> , V <sub>TC</sub> , V <sub>DR</sub> , V <sub>E</sub> ) | | 2.2 | V | | Supply Difference<br>max(V <sub>A/TC/DR/E</sub> )- min(V <sub>A/TC/DR/E</sub> ) | 0 | 100 | mV | | Voltage on Any Input Pin (except $V_{\text{IN}}\pm$ ) | -0.15 | $(V_A + 0.15)$ | V | | V <sub>IN</sub> ± Voltage Range | -0.5 | 2.5 | V | | Ground Difference max(GND <sub>TC/DR/E</sub> ) -min(GND <sub>TC/DR/E</sub> ) | 0 | 100 | mV | | Input Current at Any Pin <sup>(3)</sup> | -50 | 50 | mA | | ADC12D1800RF Package Power Dissipation at T <sub>A</sub> ≤ 65°C <sup>(3)</sup> | | 4.95 | W | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. There is no specification of operation at the Absolute Maximum Ratings. Recommended Operating Conditions indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. (2) All voltages are measured with respect to $GND = GND_{TC} = GND_{DR} = GND_{E} = 0V$ , unless otherwise specified. ## 4.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | ±2500 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1000 | V | | | | Machine model (MM) | ±250 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(3)</sup> When the input voltage at any pin exceeds the power supply limits, i.e. less than GND or greater than V<sub>A</sub>, the current at that pin should be limited to 50 mA. In addition, over-voltage at a pin must adhere to the maximum voltage limits. Simultaneous over-voltage at multiple pins requires adherence to the maximum package power dissipation limits. These dissipation limits are calculated using JEDEC JESD51-7 thermal model. Higher dissipation may be possible based on specific customer thermal situation and specified package thermal resistances from junction to case. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### Recommended Operating Conditions (1)(2) 4.3 | | MIN | MAX | UNIT | |--------------------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------|------| | T <sub>A</sub> Ambient Temperature Range: ADC12D1800RF (Standard JEDEC thermal model) | -40 | 50 | °C | | T <sub>A</sub> Ambient Temperature Range: ADC12D1800RF (Enhanced thermal model / heatsink) | -40 | 50 | °C | | T <sub>J</sub> Junction Temperature Range - applies only to maximum operating speed | | 120 | °C | | Supply Voltage (V <sub>A</sub> , V <sub>TC</sub> , V <sub>E</sub> ) | 1.8 | 2 | V | | Driver Supply Voltage (V <sub>DR</sub> ) | 1.8 | $V_{A}$ | V | | V <sub>IN</sub> ± Voltage Range <sup>(3)</sup> | -0.4 | 2.4 (d.ccoupled) | V | | V <sub>IN</sub> ± Differential Voltage Range <sup>(4)</sup> | 2.0 (d.ccoupl | d at 100% duty cycle)<br>ed a t20% duty cycle)<br>ed at 10% duty cycle) | V | | V <sub>IN</sub> ± Current Range (3) | -50 5 | 50 peak (a.ccoupled) | mA | | V <sub>IN±</sub> Power | 17.1 (not maint | aining common mode<br>voltage, a.ccoupled)<br>aining common mode<br>voltage, a.ccoupled) | dBm | | Ground Difference max(GND <sub>TC/DR/E</sub> ) -min(GND <sub>TC/DR/E</sub> ) | | 0 | V | | CLK± Voltage Range | 0 | V <sub>A</sub> | V | | Differential CLK Amplitude V <sub>P-P</sub> | 0.4 | 2 | V | | Common Mode Input Voltage V <sub>CMI</sub> | V <sub>CMO</sub> - 150 | V <sub>CMO</sub> + 150 | mV | Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. There is no specification of operation at the Absolute Maximum Ratings. Recommended Operating Conditions indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. - All voltages are measured with respect to $GND = GND_{TC} = GND_{DR} = GND_{E} = 0V$ , unless otherwise specified. Proper common mode voltage must be maintained to ensure proper output codes, especially during input overdrive. - This rating is intended for d.c.-coupled applications; the voltages listed may be safely applied to V<sub>IN</sub>± for the life-time duty-cycle of the #### **Thermal Information** | | | ADC12D1800RF | | |-------------------------------|----------------------------------------------|--------------|------| | THERMAL METRIC <sup>(1)</sup> | | NXA | UNIT | | | | 292 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 16 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 2.9 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 2.5 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and C Package Thermal Metrics application report, SPRA953. #### 4.5 Converter Electrical Characteristics: Static Converter Characteristics Unless otherwise specified, the following apply after calibration for $V_A = V_{DR} = V_{TC} = V_E = +1.9$ V; I- and Q-channels, AC-coupled, unused channel terminated to AC ground, FSR Pin = High; $C_L = 10$ pF; Differential, AC coupled Sine Wave Sampling Clock, $f_{CLK} = 1.8$ GHz at 0.5 V<sub>P-P</sub> with 50% duty cycle (as specified); $V_{BG} = Floating$ ; Extended Control Mode with Register 6h written to 1C0Eh; Rext = Rtrim = $3300\Omega \pm 0.1\%$ ; Analog Signal Source Impedance = $100\Omega$ Differential; 1:2 Demultiplex Non-DES Mode; Duty Cycle Stabilizer on. Limits are $T_A = 25^{\circ}C$ , unless otherwise noted. $^{(1)(2)(3)}$ | | DADAMETER TEST CONDITIONS | | ADC12 | D1800RF | LIMIT | |-----------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------|---------|-------| | | PARAMETER | TEST CONDITIONS | TYP | LIM | UNIT | | | Resolution with No Missing Codes | $T_A = T_{MIN}$ to $T_{MAX}$ , $T_J < 105$ °C | | 12 | bits | | INL | Integral Non-Linearity (Best fit) | 1 MHz DC-coupled over-ranged sine wave | ±2.5 | | LSB | | DNL | Differential Non-Linearity | 1 MHz DC-coupled over-ranged sine wave | ±0.4 | | LSB | | V <sub>OFF</sub> | Offset Error | | 5 | | LSB | | V <sub>OFF</sub> _ADJ | Input Offset Adjustment Range | Extended Control Mode | ±45 | | mV | | PFSE | Positive Full-Scale Error | See $^{(4)}$ , $T_A = T_{MIN}$ to $T_{MAX}$ , $T_J < 105$ °C | | ±25 | mV | | NFSE | Negative Full-Scale Error | See $^{(4)}$ , $T_A = T_{MIN}$ to $T_{MAX}$ , $T_J < 105^{\circ}C$ | | ±25 | mV | | | Out-of-Range Output Code (5) | $(V_{IN}+)$ - $(V_{IN}-)$ > + Full Scale, $T_A = T_{MIN}$ to $T_{MAX}$ , $T_J < 105$ °C | | 4095 | | | | | $(V_{\text{IN}}+)$ - $(V_{\text{IN}}-)$ < - Full Scale, $T_{\text{A}}$ = $T_{\text{MIN}}$ to $T_{\text{MAX}}$ , $T_{\text{J}}$ < 105°C | | 0 | | (1) The analog inputs, labeled "I/O", are protected as shown below. Input voltage magnitudes beyond the Absolute Maximum Ratings may damage this device. - (2) To ensure accuracy, it is required that V<sub>A</sub>, V<sub>TC</sub>, V<sub>E</sub> and V<sub>DR</sub> be well-bypassed. Each supply pin must be decoupled with separate bypass capacitors. - (3) Typical figures are at T<sub>A</sub> = 25°C, and represent most likely parametric norms. Test limits are specified to TI's AOQL (Average Outgoing Quality Level). - (4) Calculation of Full-Scale Error for this device assumes that the actual reference voltage is exactly its nominal value. Full-Scale Error for this device, therefore, is a combination of Full-Scale Error and Reference Voltage Error. See Figure 4-1. For relationship between Gain Error and Full-Scale Error, see Specification Definitions for Gain Error. - (5) This parameter is specified by design and is not tested in production. # 4.6 Converter Electrical Characteristics: Dynamic Converter Characteristics<sup>(1)</sup> Limits apply $T_A = T_{MIN}$ to $T_{MAX}$ , $T_J < 105$ °C | | DADAMETER | TEST COMPLIANCE | ADC12D1800RF | | LINUT | | | |-----------------|---------------------------|-------------------------------------|-------------------|-----|-----------------|--|--| | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | | | | | Bandwidth | Non-DES Mode, DESCLKIQ Mod | de | | * | | | | | | -3 dB <sup>(2)</sup> | 2.7 | | GHz | | | | | | -6 dB | 3.1 | | GHz | | | | | | -9 dB | 3.5 | | GHz | | | | | | -12 dB | 4.0 | | GHz | | | | | | DESI Mode, DESQ Mode | | | * | | | | | | -3 dB <sup>(2)</sup> | 1.2 | | GHz | | | | | | -6 dB | 2.3 | | GHz | | | | | | -9 dB | 2.7 | | GHz | | | | | | -12 dB | 3.0 | | GHz | | | | | | DESIQ Mode | | | * | | | | | | -3 dB <sup>(2)</sup> | 1.75 | | GHz | | | | | | -6 dB | 2.7 | | GHz | | | | | Gain Flatness | Non-DES Mode | | | - 11 | | | | | | D.C. to Fs/2 | ±0.4 | | dB | | | | | | D.C. to Fs | ±1.1 | | dB | | | | | | D.C. to 3Fs/2 | ±1.7 | | dB | | | | | | D.C. to 2Fs | ±5.7 | | dB | | | | | | DESI, DESQ Mode | | | | | | | | | D.C. to Fs/2 | ±2.7 | | dB | | | | | | D.C. to Fs | ±9.2 | | dB | | | | | | DESIQ Mode | | | | | | | | | D.C. to Fs/2 | ±1.6 | | dB | | | | | | DESCLKIQ Mode | | | | | | | | | D.C. to Fs/2 | ±1.2 | | dB | | | | CER | Code Error Rate | | 10 <sup>-18</sup> | | Error/<br>Sampl | | | | MD <sub>3</sub> | 3rd order Intermodulation | DES Mode | | | 1 | | | | | Distortion | F <sub>IN</sub> = 2670 MHz ± 2.5MHz | -75 | | dBFS | | | | | | at -13 dBFS | -62 | | dBc | | | | | | F <sub>IN</sub> = 2070 MHz ± 2.5MHz | -85 | | dBFS | | | | | | at -13 dBFS | -72 | | dBc | | | | | | F <sub>IN</sub> = 2670 MHz ± 2.5MHz | -80 | | dBFS | | | | | | at -16 dBFS | -64 | | dBc | | | | | | F <sub>IN</sub> = 2070 MHz ± 2.5MHz | -83 | | dBFS | | | | | | at -16 dBFS | -67 | | dBc | | | | | Noise Floor Density | 50Ω single-ended termination, | -155.0 | | dBm/H | | | | | Noise Floor Density | DES Mode | | | | | | <sup>(1)</sup> This parameter is specified by design and/or characterization and is not tested in production. <sup>(2)</sup> The -3 dB point is the traditional Full-Power Bandwidth (FPBW) specification. Although the insertion loss is approximately half the power at this frequency, the dynamic performance of the ADC does not necessarily begin to degrade to a level below which it may be effectively used in an application. The ADC may be used at input frequencies above the -3 dB FPBW point, for example, into the 3rd Nyquist zone. Depending on system requirements, it is only necessary to compensate for the insertion loss. # Converter Electrical Characteristics: Dynamic Converter Characteristics<sup>(1)</sup> (continued) Limits apply $T_A = T_{MIN}$ to $T_{MAX}$ , $T_A < 105$ °C STRUMENTS | | DADAMETED | TEST CONDITIONS | | ADC12D1800R | F | LINIT | |-----------|---------------------------------|-----------------------------------------|------|-------------|-----|-------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | NON-DES I | MODE <sup>(3)(4)(5)</sup> | | | | | | | ENOB | Effective Number of Bits | A <sub>IN</sub> = 125 MHz at -0.5 dBFS | | 9.3 | | bits | | | | A <sub>IN</sub> = 248 MHz at -0.5 dBFS | | 9.3 | | bits | | | | A <sub>IN</sub> = 498 MHz at -0.5 dBFS | 8.4 | 9.3 | | bits | | | | A <sub>IN</sub> = 1147 MHz at -0.5 dBFS | | 8.7 | | bits | | | | A <sub>IN</sub> = 1448 MHz at -0.5 dBFS | | 8.7 | | bits | | SINAD | Signal-to-Noise Plus Distortion | A <sub>IN</sub> = 125 MHz at -0.5 dBFS | | 57.7 | | dB | | | Ratio | A <sub>IN</sub> = 248 MHz at -0.5 dBFS | | 57.7 | | dB | | | | A <sub>IN</sub> = 498 MHz at -0.5 dBFS | 52.1 | 57.7 | | dB | | | | A <sub>IN</sub> = 1147 MHz at -0.5 dBFS | | 54.1 | | dB | | | | A <sub>IN</sub> = 1448 MHz at -0.5 dBFS | | 54 | | dB | | SNR | Signal-to-Noise Ratio | A <sub>IN</sub> = 125 MHz at -0.5 dBFS | | 58.6 | | dB | | | | A <sub>IN</sub> = 248 MHz at -0.5 dBFS | | 58.2 | | dB | | | | A <sub>IN</sub> = 498 MHz at -0.5 dBFS | 52.9 | 58.1 | | dB | | | | A <sub>IN</sub> = 1147 MHz at -0.5 dBFS | | 54.9 | | dB | | | | A <sub>IN</sub> = 1448 MHz at -0.5 dBFS | | 54.3 | | dB | | THD | Total Harmonic Distortion | A <sub>IN</sub> = 125 MHz at -0.5 dBFS | | -64.9 | | dB | | | | A <sub>IN</sub> = 248 MHz at -0.5 dBFS | | -65.7 | | dB | | | | A <sub>IN</sub> = 498 MHz at -0.5 dBFS | | -67 | -60 | dB | | | | A <sub>IN</sub> = 1147 MHz at -0.5 dBFS | | -61.5 | | dB | | | | A <sub>IN</sub> = 1448 MHz at -0.5 dBFS | | -64.9 | | dB | | 2nd Harm | Second Harmonic Distortion | A <sub>IN</sub> = 125 MHz at -0.5 dBFS | | -68.8 | | dBc | | | | A <sub>IN</sub> = 248 MHz at -0.5 dBFS | | -85.6 | | dBc | | | | A <sub>IN</sub> = 498 MHz at -0.5 dBFS | | -72.5 | | dBc | | | | A <sub>IN</sub> = 1147 MHz at -0.5 dBFS | | -81.2 | | dBc | | | | A <sub>IN</sub> = 1448 MHz at -0.5 dBFS | | -70.4 | | dBc | | 3rd Harm | Third Harmonic Distortion | A <sub>IN</sub> = 125 MHz at -0.5 dBFS | | -70.4 | | dBc | | | | A <sub>IN</sub> = 248 MHz at -0.5 dBFS | | -67.5 | | dBc | | | | A <sub>IN</sub> = 498 MHz at -0.5 dBFS | | -69.8 | | dBc | | | | A <sub>IN</sub> = 1147 MHz at -0.5 dBFS | | -70.4 | | dBc | | | | A <sub>IN</sub> = 1448 MHz at -0.5 dBFS | | -73 | | dBc | | SFDR | Spurious-Free Dynamic Range | A <sub>IN</sub> = 125 MHz at -0.5 dBFS | | 68.1 | | dBc | | | | A <sub>IN</sub> = 248 MHz at -0.5 dBFS | | 67 | | dBc | | | | A <sub>IN</sub> = 498 MHz at -0.5 dBFS | 54 | 71.7 | | dBc | | | | A <sub>IN</sub> = 1147 MHz at -0.5 dBFS | | 60 | | dBc | | | | A <sub>IN</sub> = 1448 MHz at -0.5 dBFS | | 61 | | dBc | <sup>(3)</sup> The Dynamic Specifications are ensured for room to hot ambient temperature only (25°C to 85°C). Refer to the plots of the dynamic performance vs. temperature in *Typical Performance Plots* to see typical performance from cold to room temperature (-40°C to 25°C). The Fs/2 spur was removed from all the dynamic performance specifications. Typical dynamic performance is only tested at Fin = 498 MHz; other input frequencies are specified by design and / or characterization and are not tested in production. # Converter Electrical Characteristics: Dynamic Converter Characteristics<sup>(1)</sup> (continued) Limits apply $T_A = T_{MIN}$ to $T_{MAX}$ , $T_J < 105$ °C | | PARAMETER | TEST CONDITIONS | | ADC12D1800R | F | UNIT | |----------|---------------------------------|-----------------------------------------|-----|-------------|-----|------| | | | TEST CONDITIONS | MIN | TYP | MAX | UNII | | DES MODE | (3)(6)(4)(5) | | | | | | | ENOB | Effective Number of Bits | A <sub>IN</sub> = 125 MHz at -0.5 dBFS | | 9 | | bits | | | | A <sub>IN</sub> = 248 MHz at -0.5 dBFS | | 9 | | bits | | | | A <sub>IN</sub> = 498 MHz at -0.5 dBFS | | 9.1 | | bits | | | | A <sub>IN</sub> = 1147 MHz at -0.5 dBFS | | 8.6 | | bits | | | | A <sub>IN</sub> = 1448 MHz at -0.5 dBFS | | 8.6 | | bits | | SINAD | Signal-to-Noise Plus Distortion | A <sub>IN</sub> = 125 MHz at -0.5 dBFS | | 56 | | dB | | | Ratio | A <sub>IN</sub> = 248 MHz at -0.5 dBFS | | 56 | | dB | | | | A <sub>IN</sub> = 498 MHz at -0.5 dBFS | | 56.5 | | dB | | | | A <sub>IN</sub> = 1147 MHz at -0.5 dBFS | | 53.6 | | dB | | | | A <sub>IN</sub> = 1448 MHz at -0.5 dBFS | | 53.6 | | dB | | SNR | Signal-to-Noise Ratio | A <sub>IN</sub> = 125 MHz at -0.5 dBFS | | 57.2 | | dB | | | | A <sub>IN</sub> = 248 MHz at -0.5 dBFS | | 57.3 | | dB | | | | A <sub>IN</sub> = 498 MHz at -0.5 dBFS | | 57.3 | | dB | | | | A <sub>IN</sub> = 1147 MHz at -0.5 dBFS | | 54.7 | | dB | | | | A <sub>IN</sub> = 1448 MHz at -0.5 dBFS | | 54 | | dB | | THD | Total Harmonic Distortion | A <sub>IN</sub> = 125 MHz at -0.5 dBFS | | -62.1 | | dB | | | | A <sub>IN</sub> = 248 MHz at -0.5 dBFS | | -61.6 | | dB | | | | A <sub>IN</sub> = 498 MHz at -0.5 dBFS | | -64 | | dB | | | | A <sub>IN</sub> = 1147 MHz at -0.5 dBFS | | -59.7 | | dB | | | | A <sub>IN</sub> = 1448 MHz at -0.5 dBFS | | -62.8 | | dB | | 2nd Harm | Second Harmonic Distortion | A <sub>IN</sub> = 125 MHz at -0.5 dBFS | | -82 | | dBc | | | | A <sub>IN</sub> = 248 MHz at -0.5 dBFS | | -78.5 | | dBc | | | | A <sub>IN</sub> = 498 MHz at -0.5 dBFS | | -71.1 | | dBc | | | | A <sub>IN</sub> = 1147 MHz at -0.5 dBFS | | -76.9 | | dBc | | | | A <sub>IN</sub> = 1448 MHz at -0.5 dBFS | | -75.3 | | dBc | | 3rd Harm | Third Harmonic Distortion | A <sub>IN</sub> = 125 MHz at -0.5 dBFS | | -64.7 | | dBc | | | | A <sub>IN</sub> = 248 MHz at -0.5 dBFS | | -62.5 | | dBc | | | | A <sub>IN</sub> = 498 MHz at -0.5 dBFS | | -71.4 | | dBc | | | | A <sub>IN</sub> = 1147 MHz at -0.5 dBFS | | -60.4 | | dBc | | | | A <sub>IN</sub> = 1448 MHz at -0.5 dBFS | | -65.8 | | dBc | | SFDR | Spurious-Free Dynamic Range | A <sub>IN</sub> = 125 MHz at -0.5 dBFS | | 64.2 | | dBc | | | | A <sub>IN</sub> = 248 MHz at -0.5 dBFS | | 62.4 | | dBc | | | | A <sub>IN</sub> = 498 MHz at -0.5 dBFS | | 68.1 | | dBc | | | | A <sub>IN</sub> = 1147 MHz at -0.5 dBFS | | 60.3 | | dBc | | | | A <sub>IN</sub> = 1448 MHz at -0.5 dBFS | | 63.6 | | dBc | <sup>(6)</sup> These measurements were taken in Extended Control Mode (ECM) with the DES Timing Adjust feature enabled (Addr: 7h). This feature is used to reduce the interleaving timing spur amplitude, which occurs at fs/2-fin, and thereby increase the SFDR, SINAD and ENOB. # 4.7 Converter Electrical Characteristics: Analog Input / Output and Reference Characteristics MIN and MAX limits apply $T_A = T_{MIN}$ to $T_{MAX}$ , $T_J < 105$ °C | | DADAMETED | TEST COMPLETIONS | | ADC12D1800R | F | | |-----------------------|-------------------------------------------------------------|-----------------------------------|------|-------------|------|-------------------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | ANALOG II | NPUTS | | • | | | * | | V <sub>IN_FSR</sub> | Analog Differential Input Full Scale | Non-Extended Control Mode | | | | | | | Range | FSR Pin High | 740 | 800 | 860 | mV <sub>P-P</sub> | | | | Extended Control Mode | | | | | | | | FM(14:0) = 4000h (default) | | 800 | | mV <sub>P-P</sub> | | | | FM(14:0) = 7FFF <b>h</b> | | 1000 | | $mV_{P-P}$ | | C <sub>IN</sub> | Analog Input Capacitance,<br>Non-DES Mode <sup>(1)(2)</sup> | Differential | | 0.02 | | pF | | | Non-DES Mode(1)(2) | Each input pin to ground | | 1.6 | | pF | | | Analog Input Capacitance, | Differential | | 0.08 | | pF | | | DES Mode <sup>(1)(2)</sup> | Each input pin to ground | | 2.2 | | pF | | R <sub>IN</sub> | Differential Input Resistance | | 91 | 100 | 109 | Ω | | COMMON | MODE OUTPUT | | | | | | | V <sub>CMO</sub> | Common Mode Output Voltage | I <sub>CMO</sub> = ±100 μA | 1.15 | 1.25 | 1.35 | V | | $TC_V_{CMO}$ | Common Mode Output Voltage<br>Temperature Coefficient | $I_{CMO} = \pm 100 \ \mu A^{(3)}$ | | 38 | | ppm/°C | | $V_{\text{CMO\_LVL}}$ | V <sub>CMO</sub> input threshold to set DC-coupling Mode | See (3) | | 0.63 | | V | | $C_{L}V_{CMO}$ | Maximum V <sub>CMO</sub> Load Capacitance | See <sup>(1)</sup> | | | 80 | pF | | BANDGAP | REFERENCE | | | | | | | $V_{BG}$ | Bandgap Reference Output<br>Voltage | I <sub>BG</sub> = ±100 μA | 1.15 | 1.25 | 1.35 | V | | TC_V <sub>BG</sub> | Bandgap Reference Voltage<br>Temperature Coefficient | $I_{BG} = \pm 100 \ \mu A^{(3)}$ | | 32 | | ppm/°C | | $C_{L}V_{BG}$ | Maximum Bandgap Reference load Capacitance | See (1) | | | 80 | pF | - (1) This parameter is specified by design and is not tested in production. - (2) The differential and pin-to-ground input capacitances are lumped capacitance values from design; they are defined as shown below. (3) This parameter is specified by design and/or characterization and is not tested in production. #### Converter Electrical Characteristics: I-Channel to Q-Channel Characteristics | | DADAMETED | TEST COMPITIONS | ADC12D1800RF | | LINUT | |--------|------------------------------------------------------------|---------------------------------------------------|--------------|-----|--------| | | PARAMETER | TEST CONDITIONS | TYP | LIM | UNIT | | | Offset Match | See <sup>(1)</sup> | 2 | | LSB | | | Positive Full-Scale Match | Zero offset selected in<br>Control Register | 2 | | LSB | | | Negative Full-Scale Match | Zero offset selected in<br>Control Register | 2 | | LSB | | | Phase Matching (I, Q) | f <sub>IN</sub> = 1.0 GHz <sup>(1)</sup> | < 1 | | Degree | | X-TALK | Crosstalk from I-channel (Aggressor) to Q-channel (Victim) | Aggressor = 867 MHz F.S.<br>Victim = 100 MHz F.S. | -70 | | dB | | | Crosstalk from Q-channel (Aggressor) to I-channel (Victim) | Aggressor = 867 MHz F.S.<br>Victim = 100 MHz F.S. | -70 | | dB | <sup>(1)</sup> This parameter is specified by design and/or characterization and is not tested in production. ## **Converter Electrical Characteristics: Sampling Clock Characteristics** Limits apply $T_A = T_{MIN}$ to $T_{MAX}$ , $T_J < 105$ °C | PARAMETER | | TEST CONDITIONS | ADC12D1800RF | | | UNIT | |---------------------|-------------------------------------------------|------------------------------------------------|--------------|-----|-----|------------------| | | | TEST CONDITIONS | MIN | TYP | MAX | UNII | | V <sub>IN_CLK</sub> | Differential Sampling Clock Input Level (1) | Sine Wave Clock<br>Differential Peak-to-Peak | 0.4 | 0.6 | 2.0 | V <sub>P-P</sub> | | | | Square Wave Clock<br>Differential Peak-to-Peak | 0.4 | 0.6 | 2.0 | V <sub>P-P</sub> | | C <sub>IN_CLK</sub> | Sampling Clock Input Capacitance (2) | Differential | | 0.1 | | pF | | | | Each input to ground | | 1 | | pF | | R <sub>IN_CLK</sub> | Sampling Clock Differential Input<br>Resistance | See (1) | | 100 | | Ω | This parameter is specified by design and/or characterization and is not tested in production. ## 4.10 Converter Electrical Characteristics: AutoSync Feature Characteristics | | PARAMETER | TEST CONDITIONS | ADC12D1800RF | | UNIT | |----------------------|------------------------------------------------------------|---------------------------|--------------|-----|------------| | | PARAMETER | TEST CONDITIONS | TYP | LIM | UNII | | V <sub>IN_RCLK</sub> | Differential RCLK Input Level (1) | Differential Peak-to-Peak | 360 | | $mV_{P-P}$ | | C <sub>IN_RCLK</sub> | RCLK Input Capacitance <sup>(1)</sup> | Differential | 0.1 | | pF | | | | Each input to ground | 1 | | pF | | R <sub>IN_RCLK</sub> | RCLK Differential Input Resistance | See (1) | 100 | | Ω | | I <sub>IH_RCLK</sub> | Input Leakage Current;<br>V <sub>IN</sub> = V <sub>A</sub> | | 22 | | μA | | I <sub>IL_RCLK</sub> | Input Leakage Current;<br>V <sub>IN</sub> = GND | | -33 | | μA | | V <sub>O_RCOUT</sub> | Differential RCOut Output Voltage | | 360 | | mV | (1) This parameter is specified by design and/or characterization and is not tested in production. <sup>(2)</sup> This parameter is specified by design and is not tested in production. # 4.11 Converter Electrical Characteristics: Digital Control and Output Pin Characteristics Limits apply $T_A = T_{MIN}$ to $T_{MAX}$ , $T_J < 105$ °C | | DADAMETED | TEGT CONDITIONS | ADC12D1800RF | | | LINUT | |-----------------------|------------------------------------------------------------|-------------------------------------------------------------------|--------------------|---------------------|--------------------|-------------------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | DIGITAL C | ONTROL PINS (DES, CalDly, CAL, I | PDI, PDQ, TPM, NDM, FSR, DD | RPh, ECE, SCLK | (, SDI, SCS) | | * | | V <sub>IH</sub> | Logic High Input Voltage | | 0.7×V <sub>A</sub> | | 0.3×V <sub>A</sub> | V | | $V_{IL}$ | Logic Low Input Voltage | | 0.7×V <sub>A</sub> | | 0.3×v <sub>A</sub> | V | | I <sub>IH</sub> | Input Leakage Current;<br>V <sub>IN</sub> = V <sub>A</sub> | | | 0.02 | | μΑ | | I <sub>IL</sub> | Input Leakage Current;<br>V <sub>IN</sub> = GND | FSR, CalDly, CAL, NDM,<br>TPM, DDRPh, DES | | -0.02 | | μΑ | | | | SCS, SCLK, SDI | | -17 | | μA | | | | PDI, PDQ, ECE | | -38 | | μA | | $C_{IN\_DIG}$ | Digital Control Pin Input<br>Capacitance <sup>(1)</sup> | Measured from each control pin to GND | | 1.5 | | pF | | DIGITAL O | UTPUT PINS (Data, DCLKI, DCLKQ | , ORI, ORQ) | | | | | | $V_{OD}$ | LVDS Differential Output Voltage | V <sub>BG</sub> = Floating, OVS = High | 400 | 630 | 800 | $mV_{P-P}$ | | | | V <sub>BG</sub> = Floating, OVS = Low | 230 | 460 | 630 | $mV_{P-P}$ | | | | V <sub>BG</sub> = V <sub>A</sub> , OVS = High | | 670 | | mV <sub>P-P</sub> | | | | V <sub>BG</sub> = V <sub>A</sub> , OVS = Low | | 500 | | mV <sub>P-P</sub> | | $\Delta V_{O\ DIFF}$ | Change in LVDS Output Swing<br>Between Logic Levels | | | ±1 | | mV | | Vos | Output Offset Voltage (2) | V <sub>BG</sub> = Floating | | 0.8 | | V | | | | $V_{BG} = V_{A}$ | | 1.2 | | V | | ΔV <sub>OS</sub> | Output Offset Voltage Change<br>Between Logic Levels | See (1) | | ±1 | | mV | | I <sub>OS</sub> | Output Short Circuit Current <sup>(2)</sup> | V <sub>BG</sub> = Floating;<br>D+ and D− connected to<br>0.8V | | ±4 | | mA | | Z <sub>O</sub> | Differential Output Impedance | See (2) | | 100 | | Ω | | $V_{OH}$ | Logic High Output Level | CalRun, $I_{OH} = -100 \mu A$ , (2)<br>SDO, $I_{OH} = -400 \mu A$ | | 1.65 | | V | | $V_{OL}$ | Logic Low Output Level | CalRun, $I_{OL} = 100 \mu A$ , (2)<br>SDO, $I_{OL} = 400 \mu A$ | | 0.15 | | V | | DIFFEREN | TIAL DCLK RESET PINs (DCLK_RS | T) | | | | | | V <sub>CMI_DRST</sub> | DCLK_RST Common Mode Input<br>Voltage | See (2) | | 1.25 | | V | | V <sub>ID_DRST</sub> | Differential DCLK_RST Input<br>Voltage | See (2) | | V <sub>IN_CLK</sub> | | V <sub>P-P</sub> | | R <sub>IN_DRST</sub> | Differential DCLK_RST Input<br>Resistance | See (2) | | 100 | | Ω | <sup>(1)</sup> This parameter is specified by design and is not tested in production. # 4.12 Converter Electrical Characteristics: Power Supply Characteristics Limits apply $T_A = T_{MIN}$ to $T_{MAX}$ , $T_J < 105$ °C | PARAMETER | | TEST CONDITIONS | ADC12D1800RF | | LINUT | |----------------|-----------------------|-----------------------|--------------|-----|-------| | | | TEST CONDITIONS | TYP | MAX | UNIT | | I <sub>A</sub> | Analog Supply Current | PDI = PDQ = Low | 1360 | | mA | | | | PDI = Low; PDQ = High | 745 | | mA | | | | PDI = High; PDQ = Low | 745 | | mA | | | | PDI = PDQ = High | 2.7 | | mA | <sup>(2)</sup> This parameter is specified by design and/or characterization and is not tested in production. # **Converter Electrical Characteristics: Power Supply Characteristics (continued)** Limits apply $T_A = T_{MIN}$ to $T_{MAX}$ , $T_J < 105$ °C | PARAMETER | | TEST SOMBITIONS | ADC12 | D1800RF | LINUT | |--------------------|---------------------------------|-----------------------------------|-------|---------|--------------| | | | TEST CONDITIONS | TYP | MAX | UNIT | | I <sub>TC</sub> | Track-and-Hold and Clock Supply | PDI = PDQ = Low | 515 | | mA | | | Current | PDI = Low; PDQ = High | 305 | | mA | | | | PDI = High; PDQ = Low | 305 | | mA | | | | PDI = PDQ = High | 650 | | μA | | I <sub>DR</sub> | Output Driver Supply Current | PDI = PDQ = Low | 275 | | mA | | | | PDI = Low; PDQ = High | 145 | | mA | | | | PDI = High; PDQ = Low | 145 | | mA | | | | PDI = PDQ = High | 6 | | μΑ | | IE | Digital Encoder Supply Current | PDI = PDQ = Low | 110 | | mA | | | | PDI = Low; PDQ = High | 65 | | mA | | | | PDI = High; PDQ = Low | 65 | | mA | | | | PDI = PDQ = High | 34 | | μA | | I <sub>TOTAL</sub> | Total Supply Current | 1:2 Demux Mode<br>PDI = PDQ = Low | 2260 | 2481 | mA | | | | Non-Demux Mode<br>PDI = PDQ = Low | 2220 | | mA | | P <sub>C</sub> | Power Consumption | 1:2 Demux Mode | | | | | | | PDI = PDQ = Low | 4.29 | 4.7 | W | | | | PDI = Low; PDQ = High | 2.39 | | W | | | | PDI = High; PDQ = Low | 2.39 | | W | | | | PDI = PDQ = High | 6.5 | | mW | | | | Non-Demux Mode | • | | <del>.</del> | | | | PDI = PDQ = Low | 4.22 | | W | ## 4.13 Converter Electrical Characteristics: AC Electrical Characteristics Limits apply for $T_A = T_{MIN}$ to $T_{MAX}$ , $T_A < 105$ °C | DADAMETED | | TEST CONDITIONS | | ADC12D1800RF | = | LINUT | |------------------------|----------------------------------|---------------------------------------------------|-----|--------------|-----|-------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | SAMPLING | CLOCK (CLK) | | | | | | | f <sub>CLK (max)</sub> | Maximum Sampling Clock Frequency | | | | 1.8 | GHz | | f <sub>CLK (min)</sub> | Minimum Sampling Clock | Non-DES Mode; LFS = 0b | | | 300 | MHz | | | Frequency | Non-DES Mode; LFS = 1b | | | 150 | MHz | | | | DES Mode | | | 500 | MHz | | | Sampling Clock Duty Cycle | $f_{CLK(min)} \le f_{CLK} \le f_{CLK(max)}^{(1)}$ | 20% | 50% | 80% | | | t <sub>CL</sub> | Sampling Clock Low Time | See (2) | 111 | 278 | | ps | | t <sub>CH</sub> | Sampling Clock High Time | See (2) | 111 | 278 | | ps | <sup>(1)</sup> This parameter is specified by design and/or characterization and is not tested in production.(2) This parameter is specified by design and is not tested in production. # Converter Electrical Characteristics: AC Electrical Characteristics (continued) Limits apply for $T_A = T_{MIN}$ to $T_{MAX}$ , $T_J < 105$ °C | | DADAMETER | TEST COMPITIONS | | ADC12D1800RI | = | UNIT | |-----------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------|-----|--------------|------|-----------------------------| | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNII | | DATA CLO | CK (DCLKI, DCLKQ) | | | | | | | | DCLK Duty Cycle | See (2) | 45% | 50% | 55% | | | t <sub>SR</sub> | Setup Time DCLK_RST± | See (1) | | 45 | | ps | | t <sub>HR</sub> | Hold Time DCLK_RST± | See (1) | | 45 | | ps | | t <sub>PWR</sub> | Pulse Width DCLK_RST± | See (2) | 5 | | | Sampling<br>Clock<br>Cycles | | t <sub>SYNC_DLY</sub> | DCLK Synchronization Delay | 90° Mode <sup>(2)</sup> | | | 4 | Sampling | | | | 0° Mode <sup>(2)</sup> | | | 5 | Clock<br>Cycles | | t <sub>LHT</sub> | Differential Low-to-High<br>Transition Time | 10%-to-90%, $C_L = 2.5 \text{ pF}^{(1)}$ | | 200 | | ps | | t <sub>HLT</sub> | Differential High-to-Low<br>Transition Time | 10%-to-90%, $C_L = 2.5 \text{ pF}^{(1)}$ | | 200 | | ps | | t <sub>SU</sub> | Data-to-DCLK Setup Time | 90° Mode <sup>(2)</sup> | | 430 | | ps | | t <sub>H</sub> | DCLK-to-Data Hold Time | 90° Mode <sup>(2)</sup> | | 430 | | ps | | t <sub>OSK</sub> | DCLK-to-Data Output Skew | 50% of DCLK transition to 50% of Data transition (2) | | ±50 | | ps | | DATA INPL | JT-TO-OUTPUT | | | | | | | t <sub>AD</sub> | Aperture Delay <sup>(1)</sup> | Sampling CLK+ Rise to<br>Acquisition of Data | | 1.29 | | ns | | t <sub>AJ</sub> | Aperture Jitter | See (1) | | 0.2 | | ps (rms) | | t <sub>OD</sub> | Sampling Clock-to Data Output Delay (in addition to Latency) | 50% of Sampling Clock transition to 50% of Data transition (1) | | 3.2 | | ns | | t <sub>LAT</sub> | Latency in 1:2 Demux Non- | DI, DQ Outputs | | | 34 | | | | DES Mode <sup>(2)</sup> | Dld, DQd Outputs | | | 35 | | | | Latency in 1:4 Demux DES | DI Outputs | | | 34 | | | | Mode <sup>(2)</sup> | DQ Outputs | | | 34.5 | | | | | Dld Outputs | | | 35 | Sampling Clock | | | | DQd Outputs | | | 35.5 | Cycles | | | Latency in Non-Demux Non- | DI Outputs | | | 34 | | | | DES Mode <sup>(2)</sup> | DQ Outputs | | | 34 | | | | Latency in Non-Demux DES Mode <sup>(2)</sup> | DI Outputs | | | 34 | | | | Mode <sup>(2)</sup> | DQ Outputs | | | 34.5 | | | t <sub>ORR</sub> | Over Range Recovery Time | Differential V <sub>IN</sub> step from ±1.2V to 0V to accurate conversion <sup>(1)</sup> | | 1 | | Sampling<br>Clock<br>Cycle | | t <sub>WU</sub> | Wake-Up Time (PDI/PDQ low | Non-DES Mode <sup>(2)</sup> | | 500 | | ns | | | to Rated Accuracy Conversion) | DES Mode <sup>(2)</sup> | | 1 | | μs | #### 4.14 Converter Electrical Characteristics: Serial Port Interface Limits apply for $T_A = T_{MIN}$ to $T_{MAX}$ , $T_J < 105$ °C | DADAMETED | | TEST CONDITIONS | ADC12D1800RF | | LIAUT | |-------------------|--------------------------------------------------|-----------------|--------------|-----|-------| | | PARAMETER | TEST CONDITIONS | TYP | MIN | UNIT | | f <sub>SCLK</sub> | Serial Clock Frequency | See (1) | 15 | | MHz | | | Serial Clock Low Time | | | 30 | ns | | | Serial Clock High Time | | | 30 | ns | | t <sub>SSU</sub> | Serial Data-to-Serial Clock Rising<br>Setup Time | See (2) | 2.5 | | ns | | t <sub>SH</sub> | Serial Data-to-Serial Clock Rising<br>Hold Time | See (1) | 1 | | ns | | t <sub>SCS</sub> | SCS-to-Serial Clock Rising Setup Time | See (2) | 2.5 | | ns | | t <sub>HCS</sub> | SCS-to-Serial Clock Falling Hold Time | See (2) | 1.5 | | ns | | t <sub>BSU</sub> | Bus turn-around time | See (2) | 10 | | ns | <sup>(1)</sup> This parameter is specified by design and is not tested in production. #### 4.15 Converter Electrical Characteristics Calibration Limits apply for $T_A = T_{MIN}$ to $T_{MAX}$ , $T_J < 105^{\circ}C$ | PARAMETER | | TEST CONDITIONS | ADC12D1800RF | | | UNIT | |---------------------|---------------------------------|----------------------|---------------------|-----|-----------------|-----------------| | | | TEST CONDITIONS | MIN | TYP | MAX | UNII | | t <sub>CAL</sub> | Calibration Cycle Time | Non-ECM | | | | Sampling | | | | ECM CSS = 0 <b>b</b> | 4.1·10 <sup>7</sup> | | | Clock | | | | ECM CSS = 1 <b>b</b> | | | | Cycles | | t <sub>CAL_L</sub> | CAL Pin Low Time | See <sup>(1)</sup> | 1280 | | | Sampling | | t <sub>CAL_H</sub> | CAL Pin High Time | See <sup>(1)</sup> | 1280 | | | Clock<br>Cycles | | t <sub>CalDly</sub> | Calibration delay determined by | CalDly = Low | | | $2^{24}$ | Sampling | | | CalDly Pin <sup>(1)</sup> | CalDly = High | | | 2 <sup>30</sup> | Clock<br>Cycles | <sup>(1)</sup> This parameter is specified by design and is not tested in production. <sup>(2)</sup> This parameter is specified by design and/or characterization and is not tested in production. Figure 4-1. Input / Output Transfer Characteristic \*The timing for these figures is shown for the one input only (I or Q). However, both I- and Q-inputs may be used. For this case, the I-channel functions precisely the same as the Q-channel, with VinI, DCLKI, DId and DI instead of VinQ, DCLKQ, DQd and DQ. Both I- and Q-channel use the same CLK. Figure 4-2. Clocking in 1:2 Demux Non-DES Mode\* \*The timing for these figures is shown for the one input only (I or Q). However, both I- and Q-inputs may be used. For this case, the I-channel functions precisely the same as the Q-channel, with VinI, DCLKI, DId and DI instead of VinQ, DCLKQ, DQd and DQ. Both I- and Q-channel use the same CLK. Figure 4-3. Clocking in Non-Demux Non-DES Mode\* \*The timing for these figures is shown for the one input only (I or Q). However, both I- and Q-inputs may be used. For this case, the I-channel functions precisely the same as the Q-channel, with VinI, DCLKI, DId and DI instead of VinQ, DCLKQ, DQd and DQ. Both I- and Q-channel use the same CLK. Figure 4-4. Clocking in 1:4 Demux DES Mode\* \*The timing for these figures is shown for the one input only (I or Q). However, both I- and Q-inputs may be used. For this case, the I-channel functions precisely the same as the Q-channel, with VinI, DCLKI, DId and DI instead of VinQ, DCLKQ, DQd and DQ. Both I- and Q-channel use the same CLK. Figure 4-5. Clocking in Non-Demux Mode DES Mode\* Figure 4-6. Data Clock Reset Timing (Demux Mode) Figure 4-7. Power-on and On-Command Calibration Timing Figure 4-8. Serial Interface Timing #### 4.16 Typical Characteristics $V_A = V_{DR} = V_{TC} = V_E = 1.9V$ , $f_{CLK} = 1.8$ GHz, $f_{IN} = 498$ MHz, $T_A = 25$ °C, I-channel, 1:2 Demux Non-DES Mode (1:1 Demux Non-DES Mode has similar performance), unless otherwise stated. Figure 4-27. SFDR vs. Supply Voltage (ADC12D1800RF) Figure 4-28. SFDR vs. Clock Frequency (ADC12D1800RF) Figure 4-29. SFDR vs. Input Frequency (ADC12D1800RF) Figure 4-30. Spectral Response Non-DES Mode (ADC12D1800RF) Figure 4-31. Spectral Response DESI Mode (ADC12D1800RF) Figure 4-32. Spectral Response DESCLKIQ Mode (ADC12D1800RF) Figure 4-33. Crosstalk vs. Source Frequency (ADC12D1800RF) Figure 4-34. Insertion Loss (ADC12D1800RF) Figure 4-35. Power Consumption vs. Clock Frequency (ADC12D1800RF) ## 5 Detailed Description #### 5.1 Overview The ADC12D1800RF is a versatile A/D converter with an innovative architecture which permits very high speed operation. The controls available ease the application of the device to circuit solutions. Optimum performance requires adherence to the provisions discussed here and in the Section 6.1 section. This section covers an overview, a description of control modes (Extended Control Mode and Non-Extended Control Mode), and features. The ADC12D1800RF uses a calibrated folding and interpolating architecture that achieves a high Effective Number of Bits (ENOB). The use of folding amplifiers greatly reduces the number of comparators and power consumption. Interpolation reduces the number of front-end amplifiers required, minimizing the load on the input signal and further reducing power requirements. In addition to correcting other non-idealities, on-chip calibration reduces the INL bow often seen with folding architectures. The result is an extremely fast, high performance, low power converter. The analog input signal (which is within the converter's input voltage range) is digitized to twelve bits at speeds of 150 MSPS to 3.6 GSPS, typical. Differential input voltages below negative full-scale will cause the output word to consist of all zeroes. Differential input voltages above positive full-scale will cause the output word to consist of all ones. Either of these conditions at the I- or Q-input will cause the Out-of-Range I-channel or Q-channel output (ORI or ORQ), respectively, to output a logic-high signal. In ECM, an expanded feature set is available via the Serial Interface. The ADC12D1800RF builds upon previous architectures, introducing a new DES Mode Timing Adjust, AutoSync feature for multi-chip synchronization and increasing to 15-bit for gain and 12-bit plus sign for offset the independent programmable adjustment for each channel. Each channel has a selectable output demultiplexer which feeds two LVDS buses. If the 1:2 Demux Mode is selected, the output data rate is reduced to half the input sample rate on each bus. When Non-Demux Mode is selected, the output data rate on each channel is at the same rate as the input sample clock and only one 12-bit bus per channel is active. #### 5.1.1 RF Performance Figure 5-1. ADC12D1800RF Non-DES Mode IMD<sub>3</sub> Figure 5-2. ADC12D1800RF DES Mode FFT #### 5.2 Functional Block Diagram # 5.3 Feature Description The ADC12D1800RF offers many features to make the device convenient to use in a wide variety of applications. Table 5-1 is a summary of the features available, as well as details for the control mode chosen. "N/A" means "Not Applicable." Table 5-1. Features and Modes | Feature | Feature Non-ECM Control Pin Active in ECM | | Default ECM State | | | | | | | |---------------------------------|-------------------------------------------|-----|---------------------------------------------------------|-----------------|--|--|--|--|--| | | Input Control and Adjust | | | | | | | | | | AC/DC-coupled Mode<br>Selection | | | | | | | | | | | Input Full-scale Range Adjust | Selected via FSR<br>(Pin Y3) | No | Selected via the Config Reg<br>(Addr: 3h and Bh) | Low FSR value | | | | | | | Input Offset Adjust Setting | Not available | N/A | Selected via the Config Reg<br>(Addr: 2h and Ah) | Offset = 0 mV | | | | | | | DES/Non-DES Mode Selection | Selected via DES<br>(Pin V5) | No | Selected via the DES Bit (Addr: 0h; Bit: 7) | Non-DES Mode | | | | | | | DES Mode Input Selection | Not available | N/A | Selected via the DCK Bit (Addr: Eh; Bit: 6) | N/A | | | | | | | DESCLKIQ Mode <sup>(1)</sup> | Not available | N/A | Selected via the DES Timing<br>Adjust Reg<br>(Addr: 7h) | N/A | | | | | | | DES Timing Adjust | Not available | N/A | Selected via the DES Timing Adjust Reg (Addr: 7h) | Mid skew offset | | | | | | <sup>(1)</sup> The -3 dB point is the traditional Full-Power Bandwidth (FPBW) specification. Although the insertion loss is approximately half the power at this frequency, the dynamic performance of the ADC does not necessarily begin to degrade to a level below which it may be effectively used in an application. The ADC may be used at input frequencies above the -3 dB FPBW point, for example, into the 3rd Nyquist zone. Depending on system requirements, it is only necessary to compensate for the insertion loss. Table 5-1. Features and Modes (continued) | | | | | ń | |----------------------------------------------------------------|---------------------------------------|------------------------------|--------------------------------------------------|-----------------------------------| | Feature | Non-ECM | Control Pin<br>Active in ECM | ECM | Default ECM State | | Sampling Clock Phase<br>Adjust <sup>(2)</sup> | Not available | N/A | Selected via the Config Reg<br>(Addr: Ch and Dh) | t <sub>AD</sub> adjust disabled | | | Oı | utput Control and | l Adjust | | | DDR Clock Phase Selection | Selected via DDRPh<br>(Pin W4) | No | Selected via the DPS Bit<br>(Addr: 0h; Bit: 14) | 0° Mode | | DDR / SDR DCLK Selection | Not available | N/A | Selected via the SDR Bit<br>(Addr: 0h; Bit: 2) | DDR Mode | | SDR Rising / Falling DCLK<br>Selection <sup>(1)</sup> | Not available | N/A | Selected via the DPS Bit<br>(Addr: 0h; Bit: 14) | N/A | | LVDS Differential Voltage<br>Amplitude Selection | Higher amplitude only | N/A | Selected via the OVS Bit<br>(Addr: 0h; Bit: 13) | Higher amplitude | | LVDS Common-Mode Voltage<br>Amplitude Selection <sup>(1)</sup> | Selected via V <sub>BG</sub> (Pin B1) | Yes | Not available | N/A | | Output Formatting Selection | Offset Binary only | N/A | Selected via the 2SC Bit (Addr: 0h; Bit: 4) | Offset Binary | | Test Pattern Mode at Output | Selected via TPM<br>(Pin A4) | No | Selected via the TPM Bit<br>(Addr: 0h; Bit: 12) | TPM disabled | | Demux/Non-Demux Mode<br>Selection | Selected via NDM<br>(Pin A5) | Yes | Not available | N/A | | AutoSync | Not available | N/A | Selected via the Config Reg<br>(Addr: Eh) | Master Mode,<br>RCOut1/2 disabled | | DCLK Reset | Not available | N/A | Selected via the Config Reg<br>(Addr: Eh; Bit 0) | DCLK Reset disabled | | Time Stamp | Not available | N/A | Selected via the TSE Bit (Addr: 0h; Bit: 3) | Time Stamp disabled | | | | Calibration | | | | On-command Calibration | Selected via CAL<br>(Pin D6) | Yes | Selected via the CAL Bit (Addr: 0h; Bit: 15) | N/A<br>(CAL = 0) | | Power-on Calibration Delay<br>Selection <sup>(1)</sup> | Selected via CalDly<br>(Pin V4) | Yes | Not available | N/A | | Calibration Adjust <sup>(1)</sup> | Not available | N/A | Selected via the Config Reg<br>(Addr: 4h) | t <sub>CAL</sub> | | Read / Write Calibration<br>Settings <sup>(1)</sup> | Not available | N/A | Selected via the SSC Bit (Addr: 4h; Bit: 7) | R/W calibration values disabled | | | | Power-Dow | 1 | | | Power down I-channel | Selected via PDI<br>(Pin U3) | Yes | Selected via the PDI Bit (Addr: 0h; Bit: 11) | I-channel operational | | Power down Q-channel | Selected via PDQ<br>(Pin V3) | Yes | Selected via the PDQ Bit<br>(Addr: 0h; Bit: 10) | Q-channel operational | <sup>(2)</sup> Sampling Clock Phase Adjust cannot be used in DES mode (DESI, DESQ, DESIQ or DESCLKIQ) at CLK frequencies above 1600 MHz. #### 5.3.1 Input Control and Adjust There are several features and configurations for the input of the ADC12D1800RF so that it may be used in many different applications. This section covers AC/DC-coupled Mode, input full-scale range adjust, input offset adjust, DES/Non-DES Mode, DES Timing Adjust, and sampling clock phase adjust. #### 5.3.1.1 AC/DC-coupled Mode The analog inputs may be AC or DC-coupled. See Section 5.5.1.1.10 for information on how to select the desired mode and Section 6.1.1.7 and Section 6.1.1.6 for applications information. www.ti.com ### 5.3.1.2 Input Full-Scale Range Adjust The input full-scale range for the ADC12D1800RF may be adjusted in ECM. In Non-ECM, the control pin must be set to logic-high; see Section 5.5.1.1.9. In ECM, the input full-scale range may be adjusted with 15-bits of precision. See $V_{\text{IN\_FSR}}$ in Section 4.7 for electrical specification details. Note that the full-scale input range setting in Non-ECM (logic-high only) corresponds to the lowest full-scale input range settings in ECM. It is necessary to execute an on-command calibration following a change of the input full-scale range. See Section 5.6.1 for information about the registers. # 5.3.1.3 Input Offset Adjust The input offset adjust for the ADC12D1800RF may be adjusted with 12-bits of precision plus sign via ECM. See Section 5.6.1 for information about the registers. # 5.3.1.4 DES Timing Adjust The performance of the ADC12D1800RF in DES Mode depends on how well the two channels are interleaved, i.e. that the clock samples either channel with precisely a 50% duty-cycle, each channel has the same offset (nominally code 2047/2048), and each channel has the same full-scale range. The ADC12D1800RF includes an automatic clock phase background adjustment in DES Mode to automatically and continuously adjust the clock phase of the I- and Q-channels. In addition to this, the residual fixed timing skew offset may be further manually adjusted, and further reduce timing spurs for specific applications. See the Table 5-17 (Addr: 7h). As the DES Timing Adjust is programmed from 0d to 127d, the magnitude of the Fs/2-Fin timing interleaving spur will decrease to a local minimum and then increase again. The default, nominal setting of 64d may or may not coincide with this local minimum. The user may manually skew the global timing to achieve the lowest possible timing interleaving spur. # 5.3.1.5 Sampling Clock Phase (Aperture) Delay Adjust ### NOTE Sampling Clock Phase Adjust cannot be used in DES mode (DESI, DESQ, DESIQ or DESCLKIQ) at CLK frequencies above 1600 MHz. The sampling clock (CLK) phase may be delayed internally to the ADC up to 825 ps in ECM. This feature is intended to help the system designer remove small imbalances in clock distribution traces at the board level when multiple ADCs are used, or to simplify complex system functions such as beam steering for phase array antennas. Additional delay in the clock path also creates additional jitter when using the sampling clock phase adjust. Because the sampling clock phase adjust delays all clocks, including the DCLKs and output data, the user is strongly advised to use the minimal amount of adjustment and verify the net benefit of this feature in his system before relying on it. Using this feature at its maximum setting, for the maximum sampling clock rate, may affect the integrity of the sampling clock on chip. Therefore, it is not recommended to do so. The maximum setting for the coarse adjust is 825ps. The period for the maximum sampling clock rate of is 555ps, so it should not be necessary to exceed this value in any case. ### 5.3.2 Output Control and Adjust There are several features and configurations for the output of the ADC12D1800RF so that it may be used in many different applications. This section covers DDR clock phase, LVDS output differential and common-mode voltage, output formatting, Demux/Non-demux Mode, Test Pattern Mode, and Time Stamp. ### 5.3.2.1 SDR / DDR Clock The ADC12D1800RF output data can be delivered in Double Data Rate (DDR) or Single Data Rate (SDR). For DDR, the DCLK frequency is half the data rate and data is sent to the outputs on both edges of DCLK; see Figure 5-3. The DCLK-to-Data phase relationship may be either 0° or 90°. For 0° Mode, the Data transitions on each edge of the DCLK. Any offset from this timing is $t_{OSK}$ ; see Section 4.13 for details. For 90° Mode, the DCLK transitions in the middle of each Data cell. Setup and hold times for this transition, $t_{SU}$ and $t_{H}$ , may also be found in Section 4.13. The DCLK-to-Data phase relationship may be selected via the DDRPh Pin in Non-ECM (see Section 5.5.1.1.3) or the DPS bit in the Configuration Register (Addr: 0h; Bit: 14) in ECM. Note that for Non-Demux Mode, 90° DDR Mode is not available. Figure 5-3. DDR DCLK-to-Data Phase Relationship For SDR, the DCLK frequency is the same as the data rate and data is sent to the outputs on a single edge of DCLK; see Figure 5-4. The Data may transition on either rising or falling edge of DCLK. Any offset from this timing is $t_{OSK}$ ; see Section 4.13 for details. The DCLK rising / falling edge may be selected via the SDR bit in the Configuration Register (Addr: 0h; Bit: 2) in ECM only. Note that SDR is available in Demux Mode, but not in Non-Demux Mode. Figure 5-4. SDR DCLK-to-Data Phase Relationship ## 5.3.2.2 LVDS Output Differential Voltage The ADC12D1800RF is available with a selectable higher or lower LVDS output differential voltage. This parameter is $V_{OD}$ and may be found in Section 4.11. The desired voltage may be selected via the OVS Bit (Addr: 0h, Bit 13). For many applications, in which the LVDS outputs are very close to an FPGA on the same board, for example, the lower setting is sufficient for good performance; this will also reduce the possibility for EMI from the LVDS outputs to other signals on the board. See Section 5.6.1 for more information. ### 5.3.2.3 LVDS Output Common-Mode Voltage The ADC12D1800RF is available with a selectable higher or lower LVDS output common-mode voltage. This parameter is $V_{OS}$ and may be found in Section 4.11. See Section 5.5.1.1.11 for information on how to select the desired voltage. ## 5.3.2.4 Output Formatting The formatting at the digital data outputs may be either offset binary or two's complement. The default formatting is offset binary, but two's complement may be selected via the 2SC Bit (Addr: 0h, Bit 4); see Section 5.6.1 for more information. ### 5.3.2.5 Test Pattern Mode The ADC12D1800RF can provide a test pattern at the four output buses independently of the input signal to aid in system debug. In Test Pattern Mode, the ADC is disengaged and a test pattern generator is connected to the outputs, including ORI and ORQ. The test pattern output is the same in DES Mode or Non-DES Mode. Each port is given a unique 12-bit word, alternating between 1's and 0's. When the part is programmed into the Demux Mode, the test pattern's order is described in Table 5-2. If the I- or Q-channel is powered down, the test pattern will not be output for that channel. Table 5-2. Test Pattern by Output Port in Demux Mode<sup>(1)</sup> | Time | Qd | ld | Q | I | ORQ | ORI | Comments | |------|--------------|--------------|--------------|--------------|------------|------------|--------------| | T0 | 000 <b>h</b> | 004 <b>h</b> | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T1 | FFFh | FFB <b>h</b> | FF7 <b>h</b> | FEFh | 1 <b>b</b> | 1 <b>b</b> | Pattern | | T2 | 000 <b>h</b> | 004 <b>h</b> | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | Sequence | | Т3 | FFFh | FFB <b>h</b> | FF7 <b>h</b> | FEFh | 1 <b>b</b> | 1 <b>b</b> | n | | T4 | 000 <b>h</b> | 004 <b>h</b> | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T5 | 000 <b>h</b> | 004 <b>h</b> | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T6 | FFFh | FFB <b>h</b> | FF7 <b>h</b> | FEFh | 1 <b>b</b> | 1 <b>b</b> | Pattern | | T7 | 000 <b>h</b> | 004 <b>h</b> | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | Sequence | | T8 | FFFh | FFB <b>h</b> | FF7 <b>h</b> | FEFh | 1 <b>b</b> | 1 <b>b</b> | n+1 | | Т9 | 000 <b>h</b> | 004 <b>h</b> | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T10 | 000 <b>h</b> | 004 <b>h</b> | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T11 | FFFh | FFB <b>h</b> | FF7 <b>h</b> | FEFh | 1 <b>b</b> | 1 <b>b</b> | Pattern | | T12 | 000 <b>h</b> | 004 <b>h</b> | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | Sequence n+2 | | T13 | | | | | | | | <sup>(1)</sup> When the part is programmed into the Non-Demux Mode, the test pattern's order is described in Table 5-3. Table 5-3. Test Pattern by Output Port in Non-Demux Mode | Time | Q | I I | ORQ | ORI | Comments | |------|--------------|--------------|------------|------------|----------------------| | T0 | 000 <b>h</b> | 004 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T1 | 000 <b>h</b> | 004 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T2 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | Т3 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | T4 | 000 <b>h</b> | 004 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | Pattern | | T5 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | Sequence<br><b>n</b> | | T6 | 000 <b>h</b> | 004 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T7 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | Т8 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | Т9 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | T10 | 000 <b>h</b> | 004 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T11 | 000 <b>h</b> | 004 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | Pattern | | T12 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | Sequence | | T13 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | n+1 | | T14 | | | | | | ### **5.3.2.6 Time Stamp** The Time Stamp feature enables the user to capture the timing of an external trigger event, relative to the sampled signal. When enabled via the TSE Bit (Addr: 0h; Bit: 3), the LSB of the digital outputs (DQd, DQ, Dld, Dl) captures the trigger information. In effect, the 12-bit converter becomes an 11-bit converter and the LSB acts as a 1-bit converter with the same latency as the 11-bit converter. The trigger should be applied to the DCLK\_RST input. It may be asynchronous to the ADC sampling clock. # 5.3.3 Calibration Feature The ADC12D1800RF calibration must be run to achieve specified performance. The calibration procedure is exactly the same regardless of how it was initiated or when it is run. Calibration trims the analog input differential termination resistors, the CLK input resistor, and sets internal bias currents which affect the linearity of the converter. This minimizes full-scale error, offset error, DNL and INL, which results in the maximum dynamic performance, as measured by: SNR, THD, SINAD (SNDR) and ENOB. ### 5.3.3.1 Calibration Control Pins and Bits Table 5-4 is a summary of the pins and bits used for calibration. See Section 3.1.1 for complete pin information and Figure 4-7 for the timing diagram. | Pin (Bit) | Name | Function | |-----------------------------------|------------------------------------------|-----------------------------------------------------------| | D6<br>(Addr: 0 <b>h</b> ; Bit 15) | CAL<br>(Calibration) | Initiate calibration | | V4 | CalDly<br>(Calibration Delay) | Select power-on calibration delay | | (Addr: 4h) | Calibration Adjust | Adjust calibration sequence | | B5 | CalRun<br>(Calibration Running) | Indicates while calibration is running | | C1/D2 | Rtrim± (Input termination trim resistor) | External resistor used to calibrate analog and CLK inputs | | C3/D3 | Rext± (External Reference resistor) | External resistor used to calibrate internal linearity | **Table 5-4. Calibration Pins** ### 5.3.3.2 How to Execute a Calibration Calibration may be initiated by holding the CAL pin low for at least $t_{CAL\_L}$ clock cycles, and then holding it high for at least another $t_{CAL\_H}$ clock cycles, as defined in Section 4.15. The minimum $t_{CAL\_L}$ and $t_{CAL\_H}$ input clock cycle sequences are required to ensure that random noise does not cause a calibration to begin when it is not desired. The time taken by the calibration procedure is specified as $t_{CAL}$ . The CAL Pin is active in both ECM and Non-ECM. However, in ECM, the CAL Pin is logically OR'd with the CAL Bit, so both the pin and bit are required to be set low before executing another calibration via either pin or bit. # 5.3.3.3 Power-on Calibration For standard operation, power-on calibration begins after a time delay following the application of power, as determined by the setting of the CalDly Pin and measured by $t_{CalDly}$ (see Section 4.15). This delay allows the power supply to come up and stabilize before the power-on calibration takes place. The best setting (short or long) of the CalDly Pin depends upon the settling time of the power supply. It is strongly recommended to set CalDly Pin (to either logic-high or logic-low) before powering the device on since this pin affects the power-on calibration timing. This may be accomplished by setting CalDly via an external $1k\Omega$ resistor connected to GND or $V_A$ . If the CalDly Pin is toggled while the device is powered-on, it can execute a calibration even though the CAL Pin / Bit remains logic-low. The power-on calibration will be not be performed if the CAL pin is logic-high at power-on. In this case, the calibration cycle will not begin until the on-command calibration conditions are met. The ADC12D1800RF will function with the CAL pin held high at power up, but no calibration will be done and performance will be impaired. If it is necessary to toggle the CalDly Pin during the system power up sequence, then the CAL Pin / Bit must be set to logic-high before the toggling and afterwards for 10<sup>9</sup> Sampling Clock cycles. This will prevent the power-on calibration, so an on-command calibration must be executed or the performance will be impaired. ### 5.3.3.4 On-command Calibration In addition to the power-on calibration, it is recommended to execute an on-command calibration whenever the settings or conditions to the device are altered significantly, in order to obtain optimal parametric performance. Some examples include: changing the FSR via ECM, power-cycling either channel, and switching into or out of DES Mode. For best performance, it is also recommended that an on-command calibration be run 20 seconds or more after application of power and whenever the operating temperature changes significantly, relative to the specific system performance requirements. Due to the nature of the calibration feature, it is recommended to avoid unnecessary activities on the device while the calibration is taking place. For example, do not read or write to the Serial Interface or use the DCLK Reset feature while calibrating the ADC. Doing so will impair the performance of the device until it is re-calibrated correctly. Also, it is recommended to not apply a strong narrow-band signal to the analog inputs during calibration because this may impair the accuracy of the calibration; broad spectrum noise is acceptable. ## 5.3.3.5 Calibration Adjust The sequence of the calibration event itself may be adjusted. This feature can be used if a shorter calibration time than the default is required; see $t_{CAL}$ in Section 4.15. However, the performance of the device, when using this feature is not ensured. The calibration sequence may be adjusted via CSS (Addr: 4h, Bit 14). The default setting of CSS = 1b executes both $R_{IN}$ and $R_{IN\_CLK}$ Calibration (using Rtrim) and internal linearity Calibration (using Rext). Executing a calibration with CSS = 0b executes only the internal linearity Calibration. The first time that Calibration is executed, it must be with CSS = 1b to trim $R_{IN}$ and $R_{IN\_CLK}$ . However, once the device is at its operating temperature and $R_{IN}$ has been trimmed at least one time, it will not drift significantly. To save time in subsequent calibrations, trimming $R_{IN}$ and $R_{IN\_CLK}$ may be skipped, i.e. by setting CSS = 0b. # 5.3.3.6 Read / Write Calibration Settings When the ADC performs a calibration, the calibration constants are stored in an array which is accessible via the Calibration Values register (Addr: 5h). To save the time which it takes to execute a calibration, $t_{CAL}$ , or to allow for re-use of a previous calibration result, these values can be read from and written to the register at a later time. For example, if an application requires the same input impedance, $R_{IN}$ , this feature can be used to load a previously determined set of values. For the calibration values to be valid, the ADC must be operating under the same conditions, including temperature, at which the calibration values were originally determined by the ADC. To read calibration values from the SPI, do the following: - Set ADC to desired operating conditions. - 2. Set SSC (Addr: 4h, Bit 7) to 1. - 3. Read exactly 240 times the Calibration Values register (Addr: 5h). The register values are R0, R1, R2... R239 where R0 is a dummy value. The contents of R<239:1> should be stored. - 4. Set SSC (Addr: 4h, Bit 7) to 0. - 5. Continue with normal operation. To write calibration values to the SPI, do the following: - 1. Set ADC to operating conditions at which Calibration Values were previously read. - 2. Set SSC (Addr: 4h, Bit 7) to 1. - 3. Write exactly 239 times the Calibration Values register (Addr: 5h). The registers should be written R1, R2, ..., R239. - 4. Make two additional dummy writes of 0000h. - 5. Set SSC (Addr: 4h, Bit 7) to 0. - 6. Continue with normal operation. #### 5.3.3.7 Calibration and Power-Down If PDI and PDQ are simultaneously asserted during a calibration cycle, the ADC12D1800RF will immediately power down. The calibration cycle will continue when either or both channels are powered back up, but the calibration will be compromised due to the incomplete settling of bias currents directly after power up. Therefore, a new calibration should be executed upon powering the ADC12D1800RF back up. In general, the ADC12D1800RF should be recalibrated when either or both channels are powered back up, or after one channel is powered down. For best results, this should be done after the device has stabilized to its operating temperature. ## 5.3.3.8 Calibration and the Digital Outputs During calibration, the digital outputs (including DI, DId, DQ, DQd and OR) are set logic-low, to reduce noise. The DCLK runs continuously during calibration. After the calibration is completed and the CalRun signal is logic-low, it takes an additional 60 Sampling Clock cycles before the output of the ADC12D1800RF is valid converted data from the analog inputs. This is the time it takes for the pipeline to flush, as well as for other internal processes. ## 5.3.4 Power Down On the ADC12D1800RF, the I- and Q-channels may be powered down individually. This may be accomplished via the control pins, PDI and PDQ, or via ECM. In ECM, the PDI and PDQ pins are logically OR'd with the Control Register setting. See Section 5.5.1.1.6 and Section 5.5.1.1.7 for more information. # 5.4 Device Functional Modes The ADC12D1800RF has two functional modes for sampling the input signal, DES mode and Non-DES mode and two mode to output sample data, Demux mode and Non-Demux Mode. # 5.4.1 DES/Non-DES Mode The ADC12D1800RF can operate in Dual-Edge Sampling (DES) or Non-DES Mode. The DES Mode allows for a single analog input to be sampled by both I- and Q-channels. One channel samples the input on the rising edge of the sampling clock and the other samples the same input signal on the falling edge of the sampling clock. A single input is thus sampled twice per clock cycle, resulting in an overall sample rate of twice the sampling clock frequency, e.g. 3.6 GSPS with a 1.8 GHz sampling clock. Since DES Mode uses both I- and Q-channels to process the input signal, both channels must be powered up for the DES Mode to function properly. In Non-ECM, only the I-input may be used for the DES Mode input. See *Section 5.5.1.1.1* for information on how to select the DES Mode. In ECM, either the I- or Q-input may be selected by first using the DES bit (Addr: 0h, Bit 7) to select the DES Mode. The DEQ Bit (Addr: 0h, Bit: 6) is used to select the Q-input, but the I-input is used by default. Also, both I- and Q-inputs may be driven externally, i.e. DESIQ Mode, by using the DIQ bit (Addr: 0h, Bit 5). See *Section 6.1.1* for more information about how to drive the ADC in DES Mode. In DESCLKIQ Mode, the I- and Q-channels sample their inputs 180° out-of-phase with respect to one another, similar to the other DES Modes. DESCLKIQ Mode is similar to the DESIQ Mode, except that the I- and Q-channels remain electrically separate internal to the ADC12D1800RF. For this reason, both land Q-inputs must be externally driven for the DESCLKIQ Mode. The DCLK Bit (Addr: Eh, Bit 6) is used to select the 180° sampling clock mode. The DESCLKIQ Mode results in the best bandwidth for the interleaved modes. In general, the bandwidth decreases from Non-DES Mode to DES Mode (specifically, DESI or DESQ) because both channels are sampling off the same input signal and non-ideal effects introduced by interleaving the two channels lower the bandwidth. Driving both I- and Q-channels externally (DESIQ Mode and DESCLKIQ Mode) results in better bandwidth for the DES Mode because each channel is being driven, which reduces routing losses. The DESCLKIQ Mode has better bandwidth than the DESIQ Mode because the routing internal to the ADC12D1800RF is simpler, which results in less insertion loss. PLEASE NOTE: Due to the electrical separation of the I and Q signal paths in the DESCLKIQ mode the SFDR performance in this mode will be significantly worse than in any of the other DES modes. For this reason this mode is only recommended for applications where input bandwidth is more important than spurious performance. In the DES Mode, the outputs must be carefully interleaved in order to reconstruct the sampled signal. If the device is programmed into the 1:4 Demux DES Mode, the data is effectively demultiplexed by 1:4. If the sampling clock is 1.8 GHz, the effective sampling rate is doubled to 3.6 GSPS and each of the 4 output buses has an output rate of 900 MSPS. All data is available in parallel. To properly reconstruct the sampled waveform, the four bytes of parallel data that are output with each DCLK must be correctly interleaved. The sampling order is as follows, from the earliest to the latest: DQd, DId, DQ, DI. See Figure 4-2. If the device is programmed into the Non-Demux DES Mode, two bytes of parallel data are output with each edge of the DCLK in the following sampling order, from the earliest to the latest: DQ, DI. See Figure 4-5. # 5.4.2 Demux/Non-Demux Mode he ADC12D1800RF may be in one of two demultiplex modes: Demux Mode or Non-Demux Mode (also sometimes referred to as 1:1 Demux Mode). In Non-Demux Mode, the data from the input is simply output at the sampling rate on one 12-bit bus. In Demux Mode, the data from the input is output at half the sampling rate, on twice the number of buses. Demux/Non-Demux Mode may only be selected by the NDM pin; see *Section 5.5.1.1.2*. In Non-DES Mode, the output data from each channel may be demultiplexed by a factor of 1:2 (1:2 Demux Non-DES Mode) or not demultiplexed (Non-Demux Non-DES Mode). In DES Mode, the output data from both channels interleaved may be demultiplexed (1:4 Demux DES Mode) or not demultiplexed (Non-Demux DES Mode). Note that for Non-Demux Mode, 90° DDR Mode and SDR Mode are not available. See Table 5-5 for a selection of available modes. Table 5-5. Supported Demux, Data Rate Modes | | Non-Demux Mode | 1:2 Demux Mode | |-----|----------------|-----------------------| | DDR | 0° Mode Only | 0° Mode / 90° Mode | | SDR | Not Available | Rising / Falling Mode | # 5.5 Programming ### 5.5.1 Control Modes The ADC12D1800RF may be operated in one of two control modes: Non-extended Control Mode (Non-ECM) or Extended Control Mode (ECM). In the simpler Non-ECM (also sometimes referred to as Pin Control Mode), the user affects available configuration and control of the device through the control pins. The ECM provides additional configuration and control options through a serial interface and a set of 16 registers, most of which are available to the customer. #### 5.5.1.1 Non-Extended Control Mode In Non-extended Control Mode (Non-ECM), the Serial Interface is not active and all available functions are controlled via various pin settings. Non-ECM is selected by setting the $\overline{\text{ECE}}$ Pin to logic-high. Note that, for the control pins, "logic-high" and "logic-low" refer to $V_A$ and GND, respectively. Nine dedicated control pins provide a wide range of control for the ADC12D1800RF and facilitate its operation. These control pins provide DES Mode selection, Demux Mode selection, DDR Phase selection, execute Calibration, Calibration Delay setting, Power Down I-channel, Power Down Q-channel, Test Pattern Mode selection, and Full-Scale Input Range selection. In addition to this, two dual-purpose control pins provide for AC/DC-coupled Mode selection and LVDS output common-mode voltage selection. See Table 5-6 for a summary. Table 5-6. Non-ECM Pin Summary | Pin Name | Logic-Low | Logic-High | Floating | | | |---------------------------|-----------------------|---------------------------------|--------------------------------|--|--| | Dedicated Control Pins | | | | | | | DES | Non-DES Mode | DES<br>Mode | Not valid | | | | NDM | Demux<br>Mode | Non-Demux Mode | Not valid | | | | DDRPh | 0° Mode | 90° Mode | Not valid | | | | CAL | See Sect | ion 5.5.1.1.4 | Not valid | | | | CalDly | Shorter delay | Longer delay | Not valid | | | | PDI | I-channel active | Power Down<br>I-channel | Power Down<br>I-channel | | | | PDQ | Q-channel active | Power Down<br>Q-channel | Power Down<br>Q-channel | | | | TPM | Non-Test Pattern Mode | Test Pattern Mode | Not valid | | | | FSR | Not allowed | Nominal FS input Range | Not valid | | | | Dual-purpose Control Pins | | | | | | | $V_{CMO}$ | AC-coupled operation | Not allowed | DC-coupled operation | | | | $V_{BG}$ | Not allowed | Higher LVDS common-mode voltage | Lower LVDS common-mode voltage | | | # 5.5.1.1.1 Dual Edge Sampling Pin (DES) The Dual Edge Sampling (DES) Pin selects whether the ADC12D1800RF is in DES Mode (logic-high) or Non-DES Mode (logic-low). DES Mode means that a single analog input is sampled by both I- and Q-channels in a time-interleaved manner. One of the ADCs samples the input signal on the rising sampling clock edge (duty cycle corrected); the other ADC samples the input signal on the falling sampling clock edge (duty cycle corrected). In Non-ECM, only the I-input may be used for DES Mode, a.k.a. "DESI Mode". In ECM, the Q-input may be selected via the DEQ Bit (Addr: 0h, Bit: 6), a.k.a. "DESQ Mode". In ECM, both the I- and Q-inputs maybe selected, a.k.a. "DESIQ Mode". To use this feature in ECM, use the DES bit in the Configuration Register (Addr: 0h; Bit: 7). See Section 5.4.1 for more information. ## 5.5.1.1.2 Non-Demultiplexed Mode Pin (NDM) The Non-Demultiplexed Mode (NDM) Pin selects whether the ADC12D1800RF is in Demux Mode (logic-low) or Non-Demux Mode (logic-high). In Non-Demux Mode, the data from the input is produced at the sampled rate at a single 12-bit output bus. In Demux Mode, the data from the input is produced at half the sampled rate at twice the number of output buses. For Non-DES Mode, each I- or Q-channel will produce its data on one or two buses for Non-Demux or Demux Mode, respectively. For DES Mode, the selected channel will produce its data on two or four buses for Non-Demux or Demux Mode, respectively. This feature is pin-controlled only and remains active during both Non-ECM and ECM. See Section 5.4.2 for more information. ## 5.5.1.1.3 Dual Data Rate Phase Pin (DDRPh) The Dual Data Rate Phase (DDRPh) Pin selects whether the ADC12D1800RF is in 0° Mode (logic-low) or 90° Mode (logic-high) for DDR Mode. If the device is in SDR Mode, then the DDRPh Pin selects whether the ADC12D1800RF is in Falling Mode (logic low) or Rising Mode (logic high). For DDR Mode, the Data may transition either with the DCLK transition (0° Mode) or halfway between DCLK transitions (90° Mode). The DDRPh Pin selects 0° Mode or 90° Mode for both the I-channel: DI- and DId-to-DCLKI phase relationship and for the Q-channel: DQ- and DQd-to-DCLKQ phase relationship. To use this feature in ECM, use the DPS bit in the Configuration Register (Addr: 0h; Bit: 14). See Section 5.3.2.1 for more information. # 5.5.1.1.4 Calibration Pin (CAL) The Calibration (CAL) Pin may be used to execute an on-command calibration or to disable the power-on calibration. The effect of calibration is to maximize the dynamic performance. To initiate an on-command calibration via the CAL pin, bring the CAL pin high for a minimum of $t_{CAL\_H}$ input clock cycles after it has been low for a minimum of $t_{CAL\_L}$ input clock cycles. Holding the CAL pin high upon power-on will prevent execution of the power-on calibration. In ECM, this pin remains active and is logically OR'd with the CAL bit. To use this feature in ECM, use the CAL bit in the Configuration Register (Addr: 0h; Bit: 15). See Section 5.3.3 for more information. ### 5.5.1.1.5 Calibration Delay Pin (CalDly) The Calibration Delay (CalDly) Pin selects whether a shorter or longer delay time is present, after the application of power, until the start of the power-on calibration. The actual delay time is specified as t<sub>CalDly</sub> and may be found in Section 4.15. This feature is pin-controlled only and remains active in ECM. It is recommended to select the desired delay time prior to power-on and not dynamically alter this selection. See Section 5.3.3 for more information. ## 5.5.1.1.6 Power Down I-channel Pin (PDI) The Power Down I-channel (PDI) Pin selects whether the I-channel is powered down (logic-high) or active (logic-low). The digital data output pins, DI and DId, (both positive and negative) are put into a high impedance state when the I-channel is powered down. Upon return to the active state, the pipeline will contain meaningless information and must be flushed. The supply currents (typicals and limits) are available for the I-channel powered down or active and may be found in Section 4.12. The device should be recalibrated following a power-cycle of PDI (or PDQ). This pin remains active in ECM. In ECM, either this pin or the PDI bit (Addr: 0h; Bit: 11) in the Control Register may be used to power-down the I-channel. See Section 5.3.4 for more information. # 5.5.1.1.7 Power Down Q-channel Pin (PDQ) The Power Down Q-channel (PDQ) Pin selects whether the Q-channel is powered down (logic-high) or active (logic-low). This pin functions similarly to the PDI pin, except that it applies to the Q-channel. The PDI and PDQ pins function independently of each other to control whether each I- or Q-channel is powered down or active. This pin remains active in ECM. In ECM, either this pin or the PDQ bit (Addr: 0h; Bit: 10) in the Control Register may be used to power-down the Q-channel. See Section 5.3.4 for more information. ### 5.5.1.1.8 Test Pattern Mode Pin (TPM) The Test Pattern Mode (TPM) Pin selects whether the output of the ADC12D1800RF is a test pattern (logic-high) or the converted analog input (logic-low). The ADC12D1800RF can provide a test pattern at the four output buses independently of the input signal to aid in system debug. In TPM, the ADC is disengaged and a test pattern generator is connected to the outputs, including ORI and ORQ. See Section 5.3.2.5 for more information. ## 5.5.1.1.9 Full-Scale Input Range Pin (FSR) The Full-Scale Input Range (FSR) Pin sets the full-scale input range for both the I- and Q-channel; for the ADC12D1800RF, only the logic-high setting is available. The input full-scale range is specified as $V_{\text{IN\_FSR}}$ in Section 4.7. In Non-ECM, the full-scale input range for each I- and Q-channel may not be set independently, but it is possible to do so in ECM. The device must be calibrated following a change in FSR to obtain optimal performance. To use this feature in ECM, use the Configuration Registers (Addr: 3h and Bh). See Section 5.3.1 for more information. # 5.5.1.1.10 AC / DC-Coupled Mode Pin ( $V_{CMO}$ ) The $V_{CMO}$ Pin serves a dual purpose. When functioning as an output, it provides the optimal common-mode voltage for the DC-coupled analog inputs. When functioning as an input, it selects whether the device is AC-coupled (logic-low) or DC-coupled (floating). This pin is always active, in both ECM and Non-ECM. # 5.5.1.1.11 LVDS Output Common-mode Pin (V<sub>BG</sub>) The $V_{BG}$ Pin serves a dual purpose. When functioning as an output, it provides the bandgap reference. When functioning as an input, it selects whether the LVDS output common-mode voltage is higher (logic-high) or lower (floating). The LVDS output common-mode voltage is specified as $V_{OS}$ and may be found in Section 4.11. This pin is always active, in both ECM and Non-ECM. ### 5.5.1.2 Extended Control Mode In Extended Control Mode (ECM), most functions are controlled via the Serial Interface. In addition to this, several of the control pins remain active. See Table 5-1 for details. ECM is selected by setting the ECE Pin to logic-low. If the ECE Pin is set to logic-high (Non-ECM), then the registers are reset to their default values. So, a simple way to reset the registers is by toggling the ECE pin. Four pins on the ADC12D1800RF control the Serial Interface: SCS, SCLK, SDI and SDO. This section covers the Serial Interface. The Register Definitions are located at the end of the datasheet so that they are easy to find, see Section 5.6.1. ### 5.5.1.2.1 The Serial Interface The ADC12D1800RF offers a Serial Interface that allows access to the sixteen control registers within the device. The Serial Interface is a generic 4-wire (optionally 3-wire) synchronous interface that is compatible with SPI type interfaces that are used on many micro-controllers and DSP controllers. Each serial interface access cycle is exactly 24 bits long. A register-read or register-write can be accomplished in one cycle. The signals are defined in such a way that the user can opt to simply join SDI and SDO signals in his system to accomplish a single, bidirectional SDI/O signal. A summary of the pins for this interface may be found in Table 5-7. See Figure 4-8 for the timing diagram and Section 4.14 for timing specification details. Control register contents are retained when the device is put into power-down mode. If this feature is unused, the SCLK, SDI, and SCS pins may be left floating because they each have an internal pull-up. Pin Name C4 SCS (Serial Chip Select bar) C5 SCLK (Serial Clock) B4 SDI (Serial Data In) A3 SDO (Serial Data Out) **Table 5-7. Serial Interface Pins** $\overline{SCS}$ : Each assertion (logic-low) of this signal starts a new register access, i.e. the SDI command field must be ready on the following SCLK rising edge. The user is required to de-assert this signal after the 24th clock. If the $\overline{SCS}$ is de-asserted before the 24th clock, no data read / write will occur. For a read operation, if the $\overline{SCS}$ is asserted longer than 24 clocks, the SDO output will hold the D0 bit until $\overline{SCS}$ is de-asserted. For a write operation, if the $\overline{SCS}$ is asserted longer than 24 clocks, data write will occur normally through the SDI input upon the 24th clock. Setup and hold times, $t_{SCS}$ and $t_{HCS}$ , with respect to the SCLK must be observed. $\overline{SCS}$ must be toggled in between register access cycles. **SCLK**: This signal is used to register the input data (SDI) on the rising edge; and to source the output data (SDO) on the falling edge. The user may disable the clock and hold it at logic-low. There is no minimum frequency requirement for SCLK; see f<sub>SCLK</sub> in Section 4.14 for more details. **SDI:** Each register access requires a specific 24-bit pattern at this input, consisting of a command field and a data field. If the SDI and SDO wired are shared (3-wire mode), then during read operations it is necessary to tri-state the master which is driving SDI while the data field is being output by the ADC on SDO. The master must be at TRI-STATE before the falling edge of the 8th clock. If SDI and SDO are not shared (4-wire mode), then this is not necessary. Setup and hold times, t<sub>SH</sub> and t<sub>SSU</sub>, with respect to the SCLK must be observed. **SDO:** This output is normally at TRI-STATE and is driven only when $\overline{SCS}$ is asserted, the first 8 bits of command data have been received and it is a READ operation. The data is shifted out, MSB first, starting with the 8th clock's falling edge. At the end of the access, when $\overline{SCS}$ is de-asserted, this output is at TRI-STATE once again. If an invalid address is accessed, the data sourced will consist of all zeroes. If it is a read operation, there will be a bus turnaround time, t<sub>BSU</sub>, from when the last bit of the command field was read in until the first bit of the data field is written out. Table 5-8 shows the Serial Interface bit definitions. Table 5-8. Command and Data Field Definitions<sup>(1)</sup> | Bit No. | Name | Comments | |---------|--------------------|------------------------------------------------------------------------------| | 1 | Read / Write (R/W) | 1 <b>b</b> indicates a read operation 0 <b>b</b> indicates a write operation | | 2-3 | Reserved | Bits must be set to 10b | The serial data protocol is shown for a read and write operation in Figure 5-5 and Figure 5-6, respectively. Table 5-8. Command and Data Field Definitions<sup>(1)</sup> (continued) | Bit No. | Name | Comments | |---------|---------|----------------------------------------------------------| | 4-7 | A<3:0> | 16 registers may be addressed.<br>The order is MSB first | | 8 | X | This is a "don't care" bit | | 9-24 | D<15:0> | Data written to or read from addressed register | Figure 5-5. Serial Data Protocol - Read Operation Figure 5-6. Serial Data Protocol - Write Operation # 5.6 Register Maps # 5.6.1 Register Definitions Twelve read / write registers provide several control and configuration options in the Extended Control Mode. These registers have no effect when the device is in the Non-extended Control Mode. Each register description below also shows the Power-On Reset (POR) state of each control bit. See Table 5-9 for a summary. For a description of the functionality and timing to read / write the control registers, see Section 5.5.1.2.1. ### **NOTE** Register 6h must be written to 1C0Eh for the device to perform at full rated performance for Fclk > 1.6GHz. Table 5-9. Register Addresses | А3 | A2 | A1 | Α0 | Hex | Register Addressed | |----|----|----|----|------------|------------------------------| | 0 | 0 | 0 | 0 | 0 <b>h</b> | Configuration Register 1 | | 0 | 0 | 0 | 1 | 1h | Reserved | | 0 | 0 | 1 | 0 | 2 <b>h</b> | I-channel Offset | | 0 | 0 | 1 | 1 | 3 <b>h</b> | I-channel Full-Scale Range | | 0 | 1 | 0 | 0 | 4h | Calibration Adjust | | 0 | 1 | 0 | 1 | 5 <b>h</b> | Calibration Values | | 0 | 1 | 1 | 0 | 6 <b>h</b> | Bias Adjust | | 0 | 1 | 1 | 1 | 7h | DES Timing Adjust | | 1 | 0 | 0 | 0 | 8 <b>h</b> | Reserved | | 1 | 0 | 0 | 1 | 9 <b>h</b> | Reserved | | 1 | 0 | 1 | 0 | Ah | Q-channel Offset | | 1 | 0 | 1 | 1 | Bh | Q-channel Full-Scale Range | | 1 | 1 | 0 | 0 | Ch | Aperture Delay Coarse Adjust | | 1 | 1 | 0 | 1 | Dh | Aperture Delay Fine Adjust | | 1 | 1 | 1 | 0 | Eh | AutoSync | | 1 | 1 | 1 | 1 | Fh | Reserved | # **Table 5-10. Configuration Register 1** | Addr: 0 | h (0000 | )b) | | | | | | | | | | | | PC | OR state | e: 2000h | |----------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------|-------------------------------|-------------------------------------------|----------------------|----------------------|-----------------------|-----------------------|------------------------|------------------------|--------------------|--------------------------------------|------------------|-----------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | CAL | DPS | ovs | TPM | PDI | PDQ | Res | LFS | DES | DEQ | DIQ | 2SC | TSE | SDR | R | les | | POR | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit 15 | up<br>ca | on comp | letion of<br>This bit | the calib | ration. T | herefore | e, the use | er must r | eset this | bit to 0k | and the | en set it t | o 1 <b>b</b> ag | ot reset a<br>ain to ex<br>s used to | ecute ar | nother | | Bit 14 | 1 <b>b</b> | DPS: DCLK Phase Select. In DDR Mode, set this bit to 0 <b>b</b> to select the 0° Mode DDR Data-to-DCLK phase relationship and to 1 <b>b</b> to select the 90° Mode. In SDR Mode, set this bit to 0 <b>b</b> to transition the data on the Rising edge of DCLK; set this bit to 1 <b>b</b> to transition the data on the Falling edge of DCLK. | | | | | | | | | | | | | | | | Bit 13 | | OVS: Output Voltage Select. This bit sets the differential voltage level for the LVDS outputs including Data, OR, and DCLK. 0b selects the lower level and 1b selects the higher level. See V <sub>OD</sub> in Section 4.11 for details. | | | | | | | | | | | | | | | | Bit 12 | an | TPM: Test Pattern Mode. When this bit is set to 1b, the device will continually output a fixed digital pattern at the digital Data and OR outputs. When set to 0b, the device will continually output the converted signal, which was present at the analog inputs. See Section 5.3.2.5 for details about the TPM pattern. | | | | | | | | | | | | | | | | Bit 11 | | PDI: Power-down I-channel. When this bit is set to 0b, the I-channel is fully operational; when it is set to 1b, the I-channel is powered-down. The I-channel may be powered-down via this bit or the PDI Pin, which is active, even in ECM. | | | | | | | | | | | | | | | | Bit 10 | | PDQ: Power-down Q-channel may be powered-down via this bit or the PDI Pin, which is active, even in ECM. PDQ: Power-down Q-channel. When this bit is set to 0b, the Q-channel is fully operational; when it is set to 1b, the Q-channel is powered-down. The Q-channel may be powered-down via this bit or the PDQ Pin, which is active, even in ECM. | | | | | | | | | | | | | | | | Bit 9 | Re | served. | Must be | set to 0k | ). | | | | | | | | | | | | | Bit 8 | LF | S: Low-F | requenc | y Select | . If the sa | ampling | clock (C | LK) is at | or belov | v 300 MH | dz, set th | nis bit to | 1 <b>b</b> for in | nproved | perform | ance. | | Bit 7 | | | Edge Sa<br>levice wi | | | | | | | | | | e Non-D | ES Mode | e; when | it is set | | Bit 6 | | | Q-input :<br>. The def | | | | | | | | | oit select | s the inp | out that th | ne devic | e will | | Bit 5 | the<br>Mo<br>mo | e device.<br>ode, Bits-<br>ore inforn | If the bit<br><7:5> mu | is left at<br>ust be se | its defa<br>t to 101 <b>l</b> | ult 0 <b>b</b> , th<br><b>o</b> . In this | ne I- and<br>mode, b | Q-inputs<br>ooth the | s remain<br>I- and Q- | electrica<br>inputs m | ally sepa<br>nust be e | rate. To<br>externally | operate | nd Q-inpu<br>the device<br>see Sec | ce in DE | SIQ | | | Мо | ode | | | | | | Addr | 0h, Bits | <7:5> | | Ad | ddr E <b>h</b> , I | Bit<6> | | | | | No | n-DES N | Лode | | | | | 000 <b>b</b> | ı | | | Ok | ) | | | | | | DE | SI Mode | ) | | | | | 100 <b>b</b> | ) | | | Ok | ) | | | | | | DE | SQ Mod | le | | | | | 110 <b>b</b> | ) | | | Ok | ) | | | | | | DE | SIQ Mod | de | | | | | 101 <b>b</b> | ) | | | Ok | ) | | | | | | DE | SCLKIQ | Mode | | | | | 000 <b>b</b> | ) | | | 1k | ) | | | | | Bit 4 | | | Comple<br>out in Tw | | | | | ng of 0 <b>b</b> | , the data | a is outp | ut in Offs | set Binar | y format | ; when s | et to 1 <b>b</b> | , the | | Bit 3 | | | Stamp E<br>ee Section | | | | | | | np featur | re is not | enabled | when s | et to 1 <b>b</b> , | the feat | ure is | | Bit 2 | in | SDR: Single Data Rate. For the default setting of 0b, the data is clocked in Dual Data Rate; when set to 1b, the data is clocked in Single Data Rate. See Section 5.3.2 for more information about this feature. Note that for Non-Demux Mode, only 0° DDR Mode is available. See Table 5-5 for a selection of available modes. | | | | | | | | | | | | | | | | Bits 1:0 | Re | served. | Must be | set as sh | nown. | | | | | | | | | | | | <sup>(1)</sup> This pin / bit functionality is not tested in production test; performance is tested in the specified / default mode only. # Table 5-11. Reserved | Addr: 1 | h (000 | lb) | | | | | | | POR state: 2 | | | | | : 2907h | |----------|---------------------------------------|-----------------------------|--|--|--|--|--|--|--------------|--|--|--|--|---------| | Bit | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | Name | Res | | | | | | | | | | | | | | | POR | 0 | 0 0 1 0 1 0 0 1 0 0 0 0 1 1 | | | | | | | | | | | | | | Bits 15: | 5:0 Reserved. Must be set as shown. | | | | | | | | | | | | | | # Table 5-12. I-channel Offset Adjust | Addr: 2 | 2h (00 | 10b) | | | | | | | | | | | | PC | OR state | e: 0000h | |----------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------|----|----|---|------|---------|-----|-------|---|---|----|----------|----------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | Res | | os | | | | | | OM( | 11:0) | | • | | | | | POR | 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | | | | | | | 0 | 0 | 0 | | | | | Bits 15: | 13 | Reserved | Reserved. Must be set to 0b. | | | | | | | | | | | | | | | Bit 12 | | OS: Offset Sign. The default setting of 0b incurs a positive offset of a magnitude set by Bits 11:0 to the ADC output. Setting this bet to 1b incurs a negative offset of the set magnitude. | | | | | | | | | | | | | | | | Bits 11: | | The rang | : Offset M<br>e is from (<br>lly for the | ) mV for | | | | | | | | | | | | | | | | Code | | | | | | Offs | et [mV] | | | | | | | | | | | 0000 000 | 0 0000 (d | efault) | | | | 0 | | | | | | | | | | | | 1000 0000 0000 22.5 | | | | | | | | | | | | | | | | | | 1111 1111 1111 45 | | | | | | | | | | | | | | | # Table 5-13. I-channel Full Scale Range Adjust | Addr: 3 | 3h (0 | 011b) | | | | | | | | | | | | | PC | OR state | : 4000h | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------|-----------------------------|----|----|-----------|----------|----------|-------------------|-----------|----------|---------|---|---|----|----------|---------| | Bit | 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | Re | es | | | | | | | | FM(14:0) | ) | | | | | | | | POR | 0 | ) | 1 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | | | | | | | | | | | | | Bit 15 | it 15 Reserved. Must be set to 0b. | | | | | | | | | | | | | | | | | | Bits 14:0 FM(14:0): FSR Magnitude. These bits increase the ADC full-scale range marange is from 800 mV (16384d) to 1000 mV (32767d) with the default settin design only for the 9 MSBs. A greater range of FSR values is available in E Section 4.7 for characterization details. | | | | | | setting a | at 800 m | ıV (1638 | 4 <b>d</b> ). Mor | otonicity | is speci | fied by | | | | | | | | | Code FSR [mV] | | | | | | | | | | | | | | | | | | | 100 0000 0000 0000 (default) | | | | | | | | 800 | | | | | | | | | 1 | | 111 1111 1111 | | | | | | | | 1000 | | | | | | | | # Table 5-14. Calibration Adjust<sup>(1)</sup> | Addr: 4 | lh (0100 | b) | | | | | | | | | | | | POI | R state: | DB4Bh | |---------|----------|-----|----|----|----|----|---|---|-----|---|---|---|-----|-----|----------|-------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | Res | CSS | | | Re | es | | | SSC | | • | | Res | | • | | | POR | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | (1) This feature functionality is not tested in production test; performance is tested in the specified / default mode only. Bit 15 Reserved. Must be set as shown. Bit 14 CSS: Calibration Sequence Select. The default 1b selects the following calibration sequence: reset all previously calibrated elements to nominal values, do R<sub>IN</sub> Calibration, do internal linearity Calibration. Setting CSS = 0b selects the following calibration sequence: do not reset R<sub>IN</sub> to its nominal value, skip R<sub>IN</sub> calibration, do internal linearity Calibration. The calibration must be completed at least one time with CSS = 1b to calibrate $R_{IN}$ . Subsequent calibrations may be run with CSS = 0b (skip R<sub>IN</sub> calibration) or 1**b** (full R<sub>IN</sub> and internal linearity Calibration). Bits 13:8 Reserved. Must be set as shown. Bit 7 SSC: SPI Scan Control. Setting this control bit to 1b allows the calibration values, stored in Addr: 5h, to be read / written. When not reading / writing the calibration values, this control bit should left at its default 0b setting. See Section 5.3.3 for more information. Bits 6:0 Reserved. Must be set as shown. # Table 5-15. Calibration Values<sup>(1)</sup> | Addr: 5 | 5h (0101 | b) | | | | | | | | | | | | POI | R state: | XXXXh | |---------|----------|----|----|----|----|----|---|------|-------|---|---|---|---|-----|----------|-------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | | | | | | | SS(1 | 15:0) | | | | | | | | | POR | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | (1) This feature functionality is not tested in production test; performance is tested in the specified / default mode only. Bits 15:0 SS(15:0): SPI Scan. When the ADC performs a self-calibration, the values for the calibration are stored in this register and may be read from/ written to it. Set SSC (Addr: 4h, Bit 7) to read / write. See Section 5.3.3 for more information. ### Table 5-16. Bias Adjust | Addr: 6 | 6h (011 | )b) | | | | | | | | | | | | РО | R state: | 1C2Eh | |----------|---------|--------------------------|----------|----------|------------------|---------|----------|----------|----------|---------|----------|-----------|---------|----------|-----------|-------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | | | | | | | MPA | (15:0) | | | | | | | | | POR | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | | Bits 15: | | PA(15:0)<br><b>6GHz.</b> | : Max Po | wer Adju | ust. <b>This</b> | registe | r must b | e writte | n to 1C0 | Eh to a | chieve f | ull rated | perforr | nance fo | or Fclk > | • | ## Table 5-17. DES Timing Adjust | Addr: 7 | 'h (0111 | b) | | | | | | | | | | | | PC | OR state | : 8142h | |----------|----------|------------|------------|-------------------------------------|-----------|--------|---------|-----------|----------|---|---|-----|---|----|----------|---------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | | | DTA(6:0 | ) | * | • | | • | • | | Res | • | , | • | • | | POR | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | Bits 15: | the | e rising e | dge of the | de Timing<br>ne sampl<br>ore inform | ing clock | may be | adjuste | d; the au | itomatic | | | | | | | re to | | Bits 8:0 | Re | served. | Must be | set as sl | nown. | | | | | | | | | | | | Detailed Description # Table 5-18. Reserved | Addr: 8 | 3h (1000 | )b) | | | | | | | | | | | | PO | R state: | : <b>0F0F</b> h | |----------|----------|---------|---------|-----------|-------|----|---|----|----|---|---|---|---|----|----------|-----------------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | | | | | | | Re | es | | | | | | | | | POR | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Bits 15: | 0 Re | served. | Must be | set as sl | hown. | | | | | | • | • | | | | | # Table 5-19. Reserved | Addr: 9 | h (100 | 11b) | | | | | | | | | | | | PC | OR state | : 0000h | |----------|--------|----------|---------|-----------|-------|----|---|---|----|---|---|---|---|----|----------|---------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | | | | | | | R | es | | | | | | | | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits 15: | 0 R | eserved. | Must be | set as sl | nown. | | | | | | | | | | | | # Table 5-20. Q-channel Offset Adjust | Addr: A | Ah (1 | 010b) | | | | | | | | | | | | | PC | OR state | : 0000h | |----------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------|---------|----|---|------|---------|-----|-------|---|---|----|----------|---------| | Bit | 15 | 5 1 | 4 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | Re | es | | os | | | | | | OM( | 11:0) | | | | | • | | POR | 0 | ( | ) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits 15: | :13 | Reserv | Reserved. Must be set to 0b. | | | | | | | | | | | | | | | | Bit 12 | | | DS: Offset Sign. The default setting of 0 <b>b</b> incurs a positive offset of a magnitude set by Bits 11:0 to the ADC output. Setting his bet to 1 <b>b</b> incurs a negative offset of the set magnitude. | | | | | | | | | | | | | | | | Bits 11: | | The rar | nge is | s from 0 | agnitude<br>mV for<br>9 MSBs. | OM(11:0 | | | | | | | | | | | | | | | Code | | | | | | | Offs | et [mV] | | | | | | | | | | | 0000 00 | 000 ( | 0000 (de | efault) | | | | 0 | | | | | | | | | | | | 1000 00 | 000 ( | 0000 | | | | | 22.5 | | | | | | | | | | | | 1111 1 | 111 | 1111 | | | | | 45 | | | | | | | | | # Table 5-21. Q-channel Full-Scale Range Adjust | Addr: E | 3h (1 | 011b) | | | | | | | | | | | | PC | OR state | : 4000h | |----------|-------|---------------------------------------------------|------------------------|---------------------|--------------------------------|--------------------|-------------------|------------|-----------|-----------|----------|-----------|-------------------|------------|----------|---------| | Bit | 15 | 5 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | Re | es | | | | | | | FM(14:0 | ) | | | | | | | | POR | 0 | ) 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit 15 | | Reserved | . Must be | set to 0 | <b>)</b> . | * | • | | • | | | | | | • | , | | Bits 14: | | FM(14:0):<br>range is f<br>design or<br>Section 4 | om 800 r<br>ly for the | nV (1638<br>9 MSBs. | 84 <b>d</b> ) to 1<br>A greate | 000 mV<br>er range | (32767 <b>d</b> ) | ) with the | e default | setting a | at 800 m | ۱V (1638، | 4 <b>d</b> ). Mor | notonicity | is speci | fied by | | | | Code | | | | | | FSR | [mV] | | | | | | | | | | | 100 0000 | 0000 000 | 00 (defau | lt) | | | 800 | | | | | | | | | | | | 111 1111 | 1111 111 | 11 | | | | 1000 | ) | | | | | | | | ## Table 5-22. Aperture Delay Coarse Adjust | Addr: 0 | Ch (1100 | )b) | | | | | | | | | | | | PC | R state | : 0004h | |---------|----------|-----|----|----|----|-----|--------|---|---|---|---|---|-----|-----|---------|---------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | | | | | CAM | (11:0) | | | | | | STA | DCC | R | es | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Aperture Delay Adjust feature cannot be used in DES mode (DESI, DESQ, DESIQ or DESCLKIQ) for CLK frequencies above 1600 MHz. Using the t<sub>AD</sub> Adjust feature at its maximum setting, for the maximum sampling clock rate, may affect the integrity of the sampling clock on chip. Therefore, it is not recommended to do so. The maximum setting for the coarse adjust is 825ps. The period for the maximum sampling clock rate of is 555ps, so it should not be necessary to exceed this value in any case. | Bits 15:4 | CAM(11:0): Coarse Adjust Magnitude. This 12-bit value determines the amount of delay that will be applied to the input CLK signal. The range is 0 ps delay for CAM(11:0) = 0d to a maximum delay of 825 ps for CAM(11:0) = 2431d (±95 ps due to PVT variation) in steps of ~340 fs. For code CAM(11:0) = 2432d and above, the delay saturates and the maximum delay applies. Additional, finer delay steps are available in register Dh. The STA (Bit 3) must be selected to enable this function. | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 3 | STA: Select $t_{AD}$ Adjust. Set this bit to 1 <b>b</b> to enable the $t_{AD}$ adjust feature, which will make both coarse and fine adjustment settings, i.e. CAM(11:0) and FAM(5:0), available. | | Bit 2 | DCC: Duty Cycle Correct. This bit can be set to 0b to disable the automatic duty-cycle stabilizer feature of the chip. This feature is enabled by default. | | Bits 1:0 | Reserved. Must be set to 0b. | # Table 5-23. Aperture Delay Fine Adjust<sup>(1)</sup> | Addr: [ | Dh (1101 | b) | | | | | | | | | | | | PC | R state | : 0000h | |---------|----------|----|-----|-------|----|----|---|----|---|---|---|---|----|----|---------|---------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | | FAM | (5:0) | | • | R | es | | | | R | es | | | | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | (1) This feature functionality is not tested in production test; performance is tested in the specified / default mode only. Aperture Delay Adjust feature cannot be used in DES mode (DESI, DESQ, DESIQ or DESCLKIQ) for CLK frequencies above 1600 MHz. Using the t<sub>AD</sub> Adjust feature at its maximum setting, for the maximum sampling clock rate, may affect the integrity of the sampling clock on chip. Therefore, it is not recommended to do so. The maximum setting for the coarse adjust is 825ps. The period for the maximum sampling clock rate of is 555ps, so it should not be necessary to exceed this value in any case. | | FAM(5:0): Fine Aperture Adjust Magnitude. This 6-bit value determines the amount of additional delay that will be applied to the input CLK when the Clock Phase Adjust feature is enabled via STA (Addr: Ch, Bit 3). The range is straight binary from 0 ps delay for FAM(5:0) = 0d to 2.3 ps delay for FAM(5:0) = 63d (±300 fs due to PVT variation) in steps of ~36 fs. | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits 9:0 | Reserved. Must be set as shown. | # Table 5-24. AutoSync | Addr: E | Addr: Eh (1110b) | | | | | | | | POR state: 0003h | | | | | | | | | |----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|----|---|------------------|---|-----|-----|-----|------|----|-----|----| | Bit | 1: | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | DRC(8:0) | | | | | | | | | DCK | Res | SP( | 1:0) | ES | DOC | DR | | POR | C | ) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | Bits 15: | 7 | DRC(8:0): Delay Reference Clock (9:0). These bits may be used to increase the delay on the input reference clock when synchronizing multiple ADCs. The minimum delay is 0s (0d) to 1200 ps (319d). The delay remains the maximum of 1200 ps for any codes above or equal to 639d. See Section 6.1.4 for more information. | | | | | | | | | | | | | | | | | Bit 6 | | DCK: DESCLKIQ Mode. Set this bit to 1b to enable Dual-Edge Sampling, in which the Sampling Clock samples the I- and Q-channels 180° out of phase with respect to one another, i.e. the DESCLKIQ Mode. To select the DESCLKIQ Mode, Addr: 0h, Bits<7:5> must also be set to 000b. See Section 5.4.1 for more information. | | | | | | | | | | | | | | | | | Bit 5 | | Reserved. Must be set as shown. | | | | | | | | | | | | | | | | | Bits 4:3 | | SP(1:0): Select Phase. These bits select the phase of the reference clock which is latched. The codes correspond to the following phase shift: $00 = 0^{\circ}$ $01 = 90^{\circ}$ $10 = 180^{\circ}$ $11 = 270^{\circ}$ | | | | | | | | | | | | | | | | | Bit 2 | | ES: Enable Slave. Set this bit to 1b to enable the Slave Mode of operation. In this mode, the internal divided clocks are synchronized with the reference clock coming from the master ADC. The master clock is applied on the input pins RCLK. If this bit is set to 0b, then the device is in Master Mode. | | | | | | | | | | | | | | | | | Bit 1 | | DOC: Disable Output reference Clocks. Setting this bit to 0b sends a CLK/4 signal on RCOut1 and RCOut2. The default setting of 1b disables these output drivers. This bit functions as described, regardless of whether the device is operating in Master or Slave Mode, as determined by ES (Bit 2). | | | | | | | | | | | | | | | | | Bit 0 | | | DR: Disable Reset. The default setting of 1b leaves the DCLK_RST functionality disabled. Set this bit to 0b to enable DCLK_RST functionality. | | | | | | | | | | | | | | | # Table 5-25. Reserved | Addr: Fh (1111b) | | | | | | | | | | | | | РО | R state: | 001Dh | | |------------------|------------------------------------------|----|----|----|----|----|---|---|---|---|---|---|----|----------|-------|---| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | e Res | | | | | | | | | | | | | | | | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | | Bits 15: | 5:0 Reserved. This address is read only. | | | | | | | | | | | | | | | | # 6 Application and Implementation ### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 6.1 Application Information # 6.1.1 Analog Inputs The ADC12D1800RF will continuously convert any signal which is present at the analog inputs, as long as a CLK signal is also provided to the device. This section covers important aspects related to the analog inputs including: acquiring the input, driving the ADC in DES Mode, the reference voltage and FSR, out-of-range indication, AC/DC-coupled signals, and single-ended input signals. ## 6.1.1.1 Acquiring the Input The Aperture Delay, $t_{AD}$ , is the amount of delay, measured from the sampling edge of the clock input, after which the signal present at the input pin is sampled inside the device. Data is acquired at the rising edge of CLK+ in Non-DES Mode and both the falling and rising edge of CLK+ in DES Mode. In Non-DES Mode, the I- and Q-channels always sample data on the rising edge of CLK+. In DES Mode, i.e. DESI, DESQ, DESIQ, and DESCLKIQ, the I-channel samples data on the rising edge of CLK+ and the Q-channel samples data on the falling edge of CLK+. The digital equivalent of that data is available at the digital outputs a constant number of sampling clock cycles later for the DI, DQ, DId and DQd output busses, a.k.a. the latency, depending on the demultiplex mode which is selected. In addition to the latency, there is a constant output delay, $t_{OD}$ , before the data is available at the outputs. See $t_{OD}$ in Figure 4-2 to Figure 4-5. See $t_{LAT}$ , $t_{AD}$ , and $t_{OD}$ in Section 4.13. # 6.1.1.2 Driving the ADC in DES Mode The ADC12D1800RF can be configured as either a 2-channel, 1.8 GSPS device (Non-DES Mode) or a 1-channel 3.6 GSPS device (DES Mode). When the device is configured in DES Mode, there is a choice for with which input to drive the single-channel ADC. These are the 3 options: DES – externally driving the I-channel input only. This is the default selection when the ADC is configured in DES Mode. It may also be referred to as "DESI" for added clarity. DESQ – externally driving the Q-channel input only. DESIQ, DESCLKIQ – externally driving both the I- and Q-channel inputs. VinI+ and VinQ+ should be driven with the exact same signal. VinI- and VinQ- should be driven with the exact same signal, which is the differential complement to the one driving VinI+ and VinQ+. The input impedance for each I- and Q-input is $100\Omega$ differential (or $50\Omega$ single-ended), so the trace to each VinI+, VinI-, VinQ+, and VinQ- should always be $50\Omega$ single-ended. If a single I- or Q-input is being driven, then that input will present a $100\Omega$ differential load. For example, if a $50\Omega$ single-ended source is driving the ADC, then a 1:2 balun will transform the impedance to $100\Omega$ differential. However, if the ADC is being driven in DESIQ Mode, then the $100\Omega$ differential impedance from the I-input will appear in parallel with the Q-input for a composite load of $50\Omega$ differential and a 1:1 balun would be appropriate. See Figure 6-1 for an example circuit driving the ADC in DESIQ Mode. A recommended part selection is using the Mini-Circuits TC1-1-13MA+ balun with Ccouple = $0.22\mu$ F. Figure 6-1. Driving DESIQ Mode In the case that only one channel is used in Non-DES Mode or that the ADC is driven in DESI or DESQ Mode, the unused analog input should be terminated to reduce any noise coupling into the ADC. See Table 6-1 for details. Table 6-1. Unused Analog Input Recommended Termination | Mode | Power Down | Coupling | Recommended Termination | |-------------|------------|----------|--------------------------------| | Non-DES | Yes | AC/DC | Tie Unused+ and Unused- to Vbg | | DES/Non-DES | No | DC | Tie Unused+ and Unused- to Vbg | | DES/Non-DES | No | AC | Tie Unused+ to Unused- | # 6.1.1.3 FSR and the Reference Voltage The full-scale analog differential input range ( $V_{IN\_FSR}$ ) of the ADC12D1800RF is derived from an internal bandgap reference. In Non-ECM, this full-scale range must be set by the logic-high setting of the FSR Pin; see Section 5.5.1.1.9. The FSR Pin operates on both I- and Q-channels. In ECM, the full-scale range may be independently set for each channel via Addr:3h and Bh with 15 bits of precision; see Section 5.6.1. The best SNR is obtained with a higher full-scale input range, but better distortion and SFDR are obtained with a lower full-scale input range. It is not possible to use an external analog reference voltage to modify the full-scale range, and this adjustment should only be done digitally, as described. A buffered version of the internal bandgap reference voltage is made available at the $V_{BG}$ Pin for the user. The $V_{BG}$ pin can drive a load of up to 80 pF and source or sink up to 100 $\mu$ A. It should be buffered if more current than this is required. This pin remains as a constant reference voltage regardless of what full-scale range is selected and may be used for a system reference. $V_{BG}$ is a dual-purpose pin and it may also be used to select a higher LVDS output common-mode voltage; see Section 5.5.1.1.11. ### 6.1.1.4 Out-of-Range Indication Differential input signals are digitized to 12 bits, based on the full-scale range. Signal excursions beyond the full-scale range, i.e. greater than $+V_{IN\_FSR}/2$ or less than $+V_{IN\_FSR}/2$ , will be clipped at the output. An input signal which is above the FSR will result in all 1's at the output and an input signal which is below the FSR will result in all 0's at the output. When the conversion result is clipped for the I-channel input, the Out-of-Range I-channel (ORI) output is activated such that ORI+ goes high and ORI- goes low while the signal is out of range. This output is active as long as accurate data on either or both of the buses would be outside the range of 000h to FFFh. The Q-channel has a separate ORQ which functions similarly. ## 6.1.1.5 Maximum Input Range The recommended operating and absolute maximum input range may be found in Section 4.3 and Section 4.1, respectively. Under the stated allowed operating conditions, each Vin+ and Vin- input pin may be operated in the range from 0V to 2.15V if the input is a continuous 100% duty cycle signal and from 0V to 2.5V if the input is a 10% duty cycle signal. The absolute maximum input range for Vin+ and Vin- is from -0.15V to 2.5V. These limits apply only for input signals for which the input common mode voltage is properly maintained. # 6.1.1.6 AC-Coupled Input Signals The ADC12D1800RF analog inputs require a precise common-mode voltage. This voltage is generated on-chip when AC-coupling Mode is selected. See Section 5.5.1.1.10 for more information about how to select AC-coupled Mode. In AC-coupled Mode, the analog inputs must of course be AC-coupled. For an ADC12D1800RF used in a typical application, this may be accomplished by on-board capacitors, as shown in Figure 6-2. For the ADC12D1800RFRB, the SMA inputs on the Reference Board are directly connected to the analog inputs on the ADC12D1800RF, so this may be accomplished by DC blocks (included with the hardware kit). When the AC-coupled Mode is selected, an analog input channel that is not used (e.g. in DES Mode) should be connected to AC ground, e.g. through capacitors to ground. Do not connect an unused analog input directly to ground. Figure 6-2. AC-coupled Differential Input The analog inputs for the ADC12D1800RF are internally buffered, which simplifies the task of driving these inputs and the RC pole which is generally used at sampling ADC inputs is not required. If the user desires to place an amplifier circuit before the ADC, care should be taken to choose an amplifier with adequate noise and distortion performance, and adequate gain at the frequencies used for the application. ## 6.1.1.7 DC-Coupled Input Signals In DC-coupled Mode, the ADC12D1800RF differential inputs must have the correct common-mode voltage. This voltage is provided by the device itself at the $V_{CMO}$ output pin. It is recommended to use this voltage because the $V_{CMO}$ output potential will change with temperature and the common-mode voltage of the driving device should track this change. Full-scale distortion performance falls off as the input common mode voltage deviates from $V_{CMO}$ . Therefore, it is recommended to keep the input common-mode voltage within 100 mV of $V_{CMO}$ (typical), although this range may be extended to $\pm 150$ mV (maximum). See $V_{CMI}$ in Section 4.7 and ENOB vs. $V_{CMI}$ in Section 4.16. Performance in AC- and DC-coupled Mode are similar, provided that the input common mode voltage at both analog inputs remains within 100 mV of $V_{CMO}$ . ### 6.1.1.8 Single-Ended Input Signals The analog inputs of the ADC12D1800RF are not designed to accept single-ended signals. The best way to handle single-ended signals is to first convert them to differential signals before presenting them to the ADC. The easiest way to accomplish single-ended to differential signal conversion is with an appropriate balun-transformer, as shown in Figure 6-3. UMENTS Figure 6-3. Single-Ended to Differential Conversion Using a Balun When selecting a balun, it is important to understand the input architecture of the ADC. The impedance of the analog source should be matched to the ADC12D1800RF's on-chip $100\Omega$ differential input termination resistor. The range of this termination resistor is specified as R<sub>IN</sub> in Section 4.7. # 6.1.2 Clock Inputs The ADC12D1800RF has a differential clock input, CLK+ and CLK-, which must be driven with an ACcoupled, differential clock signal. This provides the level shifting necessary to allow for the clock to be driven with LVDS, PECL, LVPECL, or CML levels. The clock inputs are internally terminated to 100Ω differential and self-biased. This section covers coupling, frequency range, level, duty-cycle, jitter, and layout considerations. # 6.1.2.1 CLK Coupling The clock inputs of the ADC12D1800RF must be capacitively coupled to the clock pins as indicated in Figure 6-4. Figure 6-4. Differential Input Clock Connection The choice of capacitor value will depend on the clock frequency, capacitor component characteristics and other system economic factors. For example, on the ADC12D1800RFRB, the capacitors have the value $C_{couple}$ = 4.7 nF which yields a high pass cutoff frequency, $f_c$ = 677.2 kHz. # 6.1.2.2 CLK Frequency Although the ADC12D1800RF is tested and its performance is ensured with a differential 1.8 GHz sampling clock, it will typically function well over the input clock frequency range; see f<sub>CLK</sub>(min) and f<sub>CLK</sub>(max) in Section 4.13. Operation up to f<sub>CLK</sub>(max) is possible if the maximum ambient temperatures indicated are not exceeded. Operating at sample rates above f<sub>CLK</sub>(max) for the maximum ambient temperature may result in reduced device reliability and product lifetime. This is due to the fact that higher sample rates results in higher power consumption and die temperatures. If f<sub>CLK</sub> < 300 MHz, enable LFS in the Control Register (Addr: 0h, Bit 8). # 6.1.2.3 CLK Level The input clock amplitude is specified as V<sub>IN CLK</sub> in Section 4.9. Input clock amplitudes above the max V<sub>IN CLK</sub> may result in increased input offset voltage. This would cause the converter to produce an output code other than the expected 2047/2048 when both input pins are at the same potential. Insufficient input clock levels will result in poor dynamic performance. Both of these results may be avoided by keeping the clock input amplitude within the specified limits of V<sub>IN CLK</sub>. # 6.1.2.4 CLK Duty Cycle The duty cycle of the input clock signal can affect the performance of any A/D converter. The ADC12D1800RF features a duty cycle clock correction circuit which can maintain performance over the 20%-to-80% specified clock duty-cycle range. This feature is enabled by default and provides improved ADC clocking, especially in the Dual-Edge Sampling (DES) Mode. # 6.1.2.5 CLK Jitter High speed, high performance ADCs such as the ADC12D1800RF require a very stable input clock signal with minimum phase noise or jitter. ADC jitter requirements are defined by the ADC resolution (number of bits), maximum ADC input frequency and the input signal amplitude relative to the ADC input full scale range. The maximum jitter (the sum of the jitter from all sources) allowed to prevent a jitter-induced reduction in SNR is found to be $$t_{J(MAX)} = (V_{IN(P-P)}/V_{FSR}) \times (1/(2^{(N+1)} \times \pi \times f_{IN}))$$ (1) where $t_{J(MAX)}$ is the rms total of all jitter sources in seconds, $V_{IN(P-P)}$ is the peak-to-peak analog input signal, $V_{FSR}$ is the full-scale range of the ADC, "N" is the ADC resolution in bits and $f_{IN}$ is the maximum input frequency, in Hertz, at the ADC analog input. $t_{J(MAX)}$ is the square root of the sum of the squares (RSS) sum of the jitter from all sources, including: the ADC input clock, system, input signals and the ADC itself. Since the effective jitter added by the ADC is beyond user control, it is recommended to keep the sum of all other externally added jitter to a minimum. # 6.1.2.6 CLK Layout The ADC12D1800RF clock input is internally terminated with a trimmed $100\Omega$ resistor. The differential input clock line pair should have a characteristic impedance of $100\Omega$ and (when using a balun), be terminated at the clock source in that $(100\Omega)$ characteristic impedance. It is good practice to keep the ADC input clock line as short as possible, tightly coupled, keep it well away from any other signals, and treat it as a transmission line. Otherwise, other signals can introduce jitter into the input clock signal. Also, the clock signal can introduce noise into the analog path if it is not properly isolated. ### 6.1.3 LVDS Outputs The Data, ORI, ORQ, DCLKI and DCLKQ outputs are LVDS. The electrical specifications of the LVDS outputs are compatible with typical LVDS receivers available on ASIC and FPGA chips; but they are not IEEE or ANSI communications standards compliant due to the low +1.9V supply used on this chip. These outputs should be terminated with a $100\Omega$ differential resistor placed as closely to the receiver as possible. If the $100\Omega$ differential resistor is built in to the receiver, then an externally placed resistor is not necessary. This section covers common-mode and differential voltage, and data rate. # 6.1.3.1 Common-mode and Differential Voltage The LVDS outputs have selectable common-mode and differential voltage, $V_{OS}$ and $V_{OD}$ ; see Section 4.11. See Section 5.3.2 for more information. Selecting the higher $V_{OS}$ will also increase $V_{OD}$ slightly. The differential voltage, $V_{OD}$ , may be selected for the higher or lower value. For short LVDS lines and low noise systems, satisfactory performance may be realized with the lower $V_{OD}$ . This will also result in lower power consumption. If the LVDS lines are long and/or the system in which the ADC12D1800RF is used is noisy, it may be necessary to select the higher $V_{OD}$ . www.ti.com ### 6.1.3.2 Output Data Rate The data is produced at the output at the same rate it is sampled at the input. The minimum recommended input clock rate for this device is $f_{CLK(MIN)}$ ; see Section 4.13. However, it is possible to operate the device in 1:2 Demux Mode and capture data from just one 12-bit bus, e.g. just DI (or DId) although both DI and DId are fully operational. This will decimate the data by two and effectively halve the data rate. ## 6.1.3.3 Terminating Unused LVDS Output Pins If the ADC is used in Non-Demux Mode, then only the DI and DQ data outputs will have valid data present on them. The DId and DQd data outputs may be left not connected; if unused, they are internally at TRI-STATE. Similarly, if the Q-channel is powered-down (i.e. PDQ is logic-high), the DQ data output pins, DCLKQ and ORQ may be left not connected. # 6.1.4 Synchronizing Multiple ADC12D1800RFS in a System The ADC12D1800RF has two features to assist the user with synchronizing multiple ADCs in a system; AutoSync and DCLK Reset. The AutoSync feature and designates one ADC12D1800RF as the Master ADC and other ADC12D1800RFs in the system as Slave ADCs. The DCLK Reset feature performs the same function as the AutoSync feature, but is the first generation solution to synchronizing multiple ADCs in a system; it is disabled by default. For the application in which there are multiple Master and Slave ADC12D1800RFs in a system, AutoSync may be used to synchronize the Slave ADC12D1800RF(s) to each respective Master ADC12D1800RF and the DCLK Reset may be used to synchronize the Master ADC12D1800RFs to each other. If the AutoSync or DCLK Reset feature is not used, see Table 6-2 for recommendations about terminating unused pins. Pin(s) Unused termination RCLK± Do not connect. RCOUT1± Do not connect. RCOUT2± Do not connect. DCLK\_RST+ Connect to GND via $1k\Omega$ resistor. DCLK\_RST Connect to $V_A$ via $1k\Omega$ resistor. Table 6-2. Unused AutoSync and DCLK Reset Pin Recommendation # 6.1.4.1 AutoSync Feature AutoSync is a feature which continuously synchronizes the outputs of multiple ADC12D1800RFs in a system. It may be used to synchronize the DCLK and data outputs of one or more Slave ADC12D1800RFs to one Master ADC12D1800RF. Several advantages of this feature include: no special synchronization pulse required, any upset in synchronization is recovered upon the next DCLK cycle, and the Master / Slave ADC12D1800RFs may be arranged as a binary tree so that any upset will quickly propagate out of the system. An example system is shown below in Figure 6-5 which consists of one Master ADC and two Slave ADCs. For simplicity, only one DCLK is shown; in reality, there is DCLKI and DCLKQ, but they are always in phase with one another. Figure 6-5. AutoSync Example In order to synchronize the DCLK (and Data) outputs of multiple ADCs, the DCLKs must transition at the same time, as well as be in phase with one another. The DCLK at each ADC is generated from the CLK after some latency, plus $t_{\text{OD}}$ minus $t_{\text{AD}}$ . Therefore, in order for the DCLKs to transition at the same time, the CLK signal must reach each ADC at the same time. To tune out any differences in the CLK path to each ADC, the $t_{\text{AD}}$ adjust feature may be used. However, using the $t_{\text{AD}}$ adjust feature will also affect when the DCLK is produced at the output. If the device is in Demux Mode, then there are four possible phases which each DCLK may be generated on because the typical CLK = 1.8 GHz and DCLK = 450 MHz for this case. The RCLK signal controls the phase of the DCLK, so that each Slave DCLK is on the same phase as the Master DCLK. The AutoSync feature may only be used via the Control Registers. For more information, see SNAA073. ## 6.1.4.2 DCLK Reset Feature The DCLK reset feature is available via ECM, but it is disabled by default. DCLKI and DCLKQ are always synchronized, by design, and do not require a pulse from DCLK RST to become synchronized. The DCLK\_RST signal must observe certain timing requirements, which are shown in Figure 4-6 of the Timing Diagrams. The DCLK\_RST pulse must be of a minimum width and its deassertion edge must observe setup and hold times with respect to the CLK input rising edge. These timing specifications are listed as t<sub>PWR</sub>, t<sub>SR</sub> and t<sub>HR</sub> and may be found in Section 4.13. The DCLK\_RST signal can be asserted asynchronously to the input clock. If DCLK\_RST is asserted, the DCLK output is held in a designated state (logic-high) in Demux Mode; in Non-Demux Mode, the DCLK continues to function normally. Depending upon when the DCLK\_RST signal is asserted, there may be a narrow pulse on the DCLK line during this reset event. When the DCLK\_RST signal is de-asserted, there are $t_{\text{SYNC_DLY}}$ CLK cycles of systematic delay and the next CLK rising edge synchronizes the DCLK output with those of other ADC12D1800RFs in the system. For 90° Mode (DDRPh = logic-high), the synchronizing edge occurs on the rising edge of CLK, 4 cycles after the first rising edge of CLK after DCLK\_RST is released. For 0° Mode (DDRPh = logic-low), this is 5 cycles instead. The DCLK output is enabled again after a constant delay of $t_{\text{OD}}$ . For both Demux and Non-Demux Modes, there is some uncertainty about how DCLK comes out of the reset state for the first DCLK\_RST pulse. For the second (and subsequent) DCLK\_RST pulses, the DCLK will come out of the reset state in a known way. Therefore, if using the DCLK Reset feature, it is recommended to apply one "dummy" DCLK\_RST pulse before using the second DCLK\_RST pulse to synchronize the outputs. This recommendation applies each time the device or channel is powered-on. When using DCLK\_RST to synchronize multiple ADC12D1800RFs, it is required that the Select Phase bits in the Control Register (Addr: Eh, Bits 3,4) be the same for each Master ADC12D1800RF. # 6.1.5 Recommended System Chips TI recommends these other chips including temperature sensors, clocking devices, and amplifiers in order to support the ADC12D1800RF in a system design. # 6.1.5.1 Temperature Sensor The ADC12D1800RF has an on-die temperature diode connected to pins Tdiode± which may be used to monitor the die temperature. TI also provides a family of temperature sensors for this application which monitor different numbers of external devices, see Table 6-3. **Table 6-3. Temperature Sensor Recommendation** | Number of External Devices<br>Monitored | Recommended Temperature Sensor | |-----------------------------------------|--------------------------------| | 1 | LM95235 | | 2 | LM95213 | | 4 | LM95214 | The temperature sensor (LM95235/13/14) is an 11-bit digital temperature sensor with a 2-wire System Management Bus (SMBus) interface that can monitor the temperature of one, two, or four remote diodes as well as its own temperature. It can be used to accurately monitor the temperature of up to one, two, or four external devices such as the ADC12D1800RF, a FPGA, other system components, and the ambient temperature. The temperature sensor reports temperature in two different formats for +127.875°C/-128°C range and 0°/255°C range. It has a Sigma-Delta ADC core which provides the first level of noise immunity. For improved performance in a noisy environment, the temperature sensor includes programmable digital filters for Remote Diode temperature readings. When the digital filters are invoked, the resolution for the Remote Diode readings increases to 0.03125°C. For maximum flexibility and best accuracy, the temperature sensor includes offset registers that allow calibration for other types of diodes. Diode fault detection circuitry in the temperature sensor can detect the absence or fault state of a remote diode: whether D+ is shorted to the power supply, D- or ground, or floating. In the following typical application, the LM95213 is used to monitor the temperature of an ADC12D1800RF as well as an FPGA, see Figure 6-6. If this feature is unused, the Tdiode± pins may be left floating. Figure 6-6. Typical Temperature Sensor Application # 6.1.5.2 Clocking Device The clock source can be a PLL/VCO device such as the LMX2531LQxxxx family of products. The specific device should be selected according to the desired ADC sampling clock frequency. The ADC12D1800RFRB uses the LMX2531LQ1778E, with the ADC clock source provided by the Aux PLL output. Other devices which may be considered based on clock source, jitter cleaning, and distribution purposes are the LMK01XXX, LMK02XXX, LMK03XXX and LMK04XXX product families. ## 6.1.5.3 Amplifiers for Analog Input The following amplifiers can be used for ADC12D1800RF applications which require DC coupled input or signal gain, neither of which can be provided with a transformer coupled input circuit. In addition, several of the amplifiers provide single ended to differential conversion options: **Table 6-4. Amplifier Recommendation** | Amplifier | Bandwidth | Brief features | |-----------|-----------|------------------------------------------------------------| | LMH3401 | 7 GHz | Fixed gain, single ended to differential conversion | | LMH5401 | 8 GHz | Configurable Gain, single ended to differential conversion | | LMH6401 | 4.5 GHz | Digital Variable Controlled Gain | | LMH6554 | 2.8 GHz | Configurable gain | | LMH6555 | 1.2 GHz | Fixed gain | # 6.1.5.4 Balun Recommendations for Analog Input The following baluns are recommended for the ADC12D1800RF for applications which require no gain. When evaluating a balun for the application of driving an ADC, some important qualities to consider are phase error and magnitude error. Table 6-5. Balun Recommendations | Balun | Bandwidth | |---------------------------|----------------| | Mini-Circuits TC1-1-13MA+ | 4.5 - 3000 MHz | | Anaren B0430J50100A00 | 400 - 3000 MHz | | Mini-Circuits ADTL2-18 | 30 - 1800 MHz | # 6.2 Typical Application # 6.2.1 RF Sampling Receiver The ADC12D1800RF can be used to directly sample a signal in the RF frequency range for downstream processing. The wide input bandwidth, buffered input, high sampling rate and make ADC12D1800RF ideal for RF sampling applications. Figure 6-7. Simplified Schematic # 6.2.2 Design Requirements In this example ADC12D1800RF will be used to sample signals in DES mode and Non-Des mode. The design parameters are listed in Table 6-6. | Design Parameters | Example Values (Non-DESI Mode) | Example Values (DESI Mode) | |----------------------------------|--------------------------------|----------------------------| | Signal center frequency | 2000 MHz | 1125 MHz | | Signal bandwidth | 100 MHz | 400 MHz | | ADC sampling rate | 1800 MSPS | 3600 MSPS | | Signal nominal amplitude | –7 dBm | –7 dBm | | Signal maximum amplitude | 6 dBm | 6 dBm | | Minimum SNR (in BW of interest) | 47 dBc | 45 dBc | | Minimum THD (in BW of interest) | –54 dBc | –58 dBc | | Minimum SFDR (in BW of interest) | 56 dBc | 48 dBc | **Table 6-6. Design Requirements** # 6.2.3 Detailed Design Procedure Use the step described below to design the RF receiver: - Select the appropriate mode of operation (DES mode or Non-DES mode). - Use the input signal frequency to select an appropriate sampling rate. - Select the sampling rate so that the input signal is within the Nyquist zone and away from any harmonics and interleaving tones. - Select the system components such as clocking device, amplifier for analog input and Balun according to sampling frequency and input signal frequency. - See Section Section 6.1.5.2 for the recommended clock sources. - See Table 6-4 for recommended analog amplifiers. - See Table 6-5 for recommended Balun components. - Select the bandpass filters and limiter components based on the requirement to attenuate the unwanted input signals. # 6.2.4 Application Curves The following curves show an RF signal at 1997.97 MHz captured at a sample rate of 1800 MSPS in NON-DES mode and an RF signal at 1123.97 MHz sample at an effective sample rate of 3600 MSPS in DES mode. Table 6-7. ADC12D1800RF Performance for Single Tone Signal at 1997.97 MHz in NON-DES Mode | Parameter | Value | |-----------|-----------| | SNR | 47.6 dBc | | SFDR | 56.7 dBc | | THD | −54.9 dBc | | SINAD | 46.9 dBc | | ENOB | 7.5 bits | Table 6-8. ADC12D1800RF Performance for Single Tone Signal at 1123.97 MHz in DES Mode | Parameter | Value | |-----------|-----------| | SNR | 45.5 dBc | | SFDR | 48.4 dBc | | THD | -59.7 dBc | | SINAD | 45.4 dBc | | ENOB | 7.2 bits | # 7 Power Supply Recommendations # 7.1 System Power-on Considerations There are a couple important topics to consider associated with the system power-on event including configuration and calibration, and the Data Clock. # 7.1.1 Power-on, Configuration, and Calibration Following the application of power to the ADC12D1800RF, several events must take place before the output from the ADC12D1800RF is valid and at full performance; at least one full calibration must be executed with the device configured in the desired mode. Following the application of power to the ADC12D1800RF, there is a delay of $t_{CalDly}$ and then the Power-on Calibration is executed. This is why it is recommended to set the CalDly Pin via an external pull-up or pull-down resistor. This ensured that the state of that input will be properly set at the same time that power is applied to the ADC and $t_{CalDly}$ will be a known quantity. For the purpose of this section, it is assumed that CalDly is set as recommended. The Control Bits or Pins must be set or written to configure the ADC12D1800RF in the desired mode. This must take place via either Extended Control Mode or Non-ECM (Pin Control Mode) before subsequent calibrations will yield an output at full performance in that mode. Some examples of modes include DES/Non-DES Mode, Demux/Non-demux Mode, and Full-Scale Range. The simplest case is when device is in Non-ECM and the Control Pins are set by pull-up / down resistors, see Figure 7-1. For this case, the settings to the Control Pins ramp concurrently to the ADC voltage. Following the delay of $t_{CalDly}$ and the calibration execution time, $t_{CAL}$ , the output of the ADC12D1800RF is valid and at full performance. If it takes longer than $t_{CalDly}$ for the system to stabilize at its operating temperature, it is recommended to execute an on-command calibration at that time. Another case is when the FPGA configures the Control Pins (Non-ECM) or writes to the SPI (ECM), see Figure 7-2. It is always necessary to comply with the Operating Ratings and Absolute Maximum ratings, i.e. the Control Pins may not be driven below the ground or above the supply, regardless of what the voltage currently applied to the supply is. Therefore, it is not recommended to write to the Control Pins or SPI before power is applied to the ADC12D1800RF. As long as the FPGA has completed writing to the Control Pins or SPI, the Power-on Calibration will result in a valid output at full performance. Once again, if it takes longer than $t_{CalIDIy}$ for the system to stabilize at its operating temperature, it is recommended to execute an on-command calibration at that time. Due to system requirements, it may not be possible for the FPGA to write to the Control Pins or SPI before the Power-on Calibration takes place, see Figure 7-3. It is not critical to configure the device before the Power-on Calibration, but it is critical to realize that the output for such a case is not at its full performance. Following an On-command Calibration, the device will be at its full performance. Figure 7-1. Power-on with Control Pins set by Pull-up / down Resistors Figure 7-2. Power-on with Control Pins set by FPGA pre Power-on Cal Figure 7-3. Power-on with Control Pins set by FPGA post Power-on Cal www.ti.com # 7.1.2 Power-on and Data Clock (DCLK) Many applications use the DCLK output for a system clock. For the ADC12D1800RF, each I- and Q-channel has its own DCLKI and DCLKQ, respectively. The DCLK output is always active, unless that channel is powered-down or the DCLK Reset feature is used while the device is in Demux Mode. As the supply to the ADC12D1800RF ramps, the DCLK also comes up, see this example from the ADC12D1800RFRB: Figure 7-4. While the supply is too low, there is no output at DCLK. As the supply continues to ramp, DCLK functions intermittently with irregular frequency, but the amplitude continues to track with the supply. Much below the low end of operating supply range of the ADC12D1800RF, the DCLK is already fully operational. Figure 7-4. Supply and DCLK Ramping # Layout # **Layout Guidelines** ### 8.1.1 Power Planes All supply buses for the ADC should be sourced from a common linear voltage regulator. This ensures that all power buses to the ADC are turned on and off simultaneously. This single source will be split into individual sections of the power plane, with individual decoupling and connection to the different power supply buses of the ADC. Due to the low voltage but relatively high supply current requirement, the optimal solution may be to use a switching regulator to provide an intermediate low voltage, which is then regulated down to the final ADC supply voltage by a linear regulator. Please refer to the documentation provided for the ADC12D1800RFRB for additional details on specific regulators that are recommended for this configuration. Power for the ADC should be provided through a broad plane which is located on one layer adjacent to the ground plane(s). Placing the power and ground planes on adjacent layers will provide low impedance decoupling of the ADC supplies, especially at higher frequencies. The output of a linear regulator should feed into the power plane through a low impedance multi-via connection. The power plane should be split into individual power peninsulas near the ADC. Each peninsula should feed a particular power bus on the ADC, with decoupling for that power bus connecting the peninsula to the ground plane near each power / ground pin pair. Using this technique can be difficult on many printed circuit CAD tools. To work around this, zero ohm resistors can be used to connect the power source net to the individual nets for the different ADC power buses. As a final step, the zero ohm resistors can be removed and the plane and peninsulas can be connected manually after all other error checking is completed. # 8.1.2 Bypass Capacitors The general recommendation is to have one 100nF capacitor for each power / ground pin pair. The capacitors should be surface mount multi-layer ceramic chip capacitors similar to Panasonic part number ECJ-0EB1A104K. ### 8.1.3 Ground Planes Grounding should be done using continuous full ground planes to minimize the impedance for all ground return paths, and provide the shortest possible image/return path for all signal traces. 70 # 8.1.4 Power System Example The ADC12D1800RFRB uses continuous ground planes (except where clear areas are needed to provide appropriate impedance management for specific signals), see Figure 8-1. Power is provided on one plane, with the 1.9V ADC supply being split into multiple zones or peninsulas for the specific power buses of the ADC. Decoupling capacitors are connected between these power bus peninsulas and the adjacent ground planes using vias. The capacitors are located as close to the individual power / ground pin pairs of the ADC as possible. In most cases, this means the capacitors are located on the opposite side of the PCB to the ADC. Figure 8-1. Power and Grounding Example # 8.2 Layout Example The following examples show layout-example plots. Figure 8-4 show a typical stack up for a 10 layer board. Figure 8-2. ADC12D1800RF Layout Example 1 - Top Side and Inner Layers 72 Figure 8-3. ADC12D1800RF Layout Example 1 - Bottom Side and Inner Layers 1/2 oz. Copper on L1, L3, L6, L8, L10 1 oz. Copper on L2, L4, L5, L7, L9 100 $\Omega$ , Differential Signaling and 50 $\Omega$ Single ended on SIG Layers Low loss dielectric adjacent very high speed trace layers Finished thickness 0.0620" including plating and solder mask Figure 8-4. ADC12D1800RF Typical Stackup - 10 Layer Board # 8.3 Thermal Management The Heat Slug Ball Grid Array (HSBGA) package is a modified version of the industry standard plastic BGA (Ball Grid Array) package. Inside the package, a copper heat spreader cap is attached to the substrate top with exposed metal in the center top area of the package. This results in a 20% improvement (typical) in thermal performance over the standard plastic BGA package. Figure 8-5. HSBGA Conceptual Drawing The center balls are connected to the bottom of the die by vias in the package substrate, Figure 8-5. This gives a low thermal resistance between the die and these balls. Connecting these balls to the PCB ground planes with a low thermal resistance path is the best way dissipate the heat from the ADC. These pins should also be connected to the ground plane via a low impedance path for electrical purposes. The direct connection to the ground planes is an easy method to spread heat away from the ADC. Along with the ground plane, the parallel power planes will provide additional thermal dissipation. The center ground balls should be soldered down to the recommended ball pads (See <u>SNOA021</u>). These balls will have wide traces which in turn have vias which connect to the internal ground planes, and a bottom ground pad / pour if possible. This ensures a good ground is provided for these balls, and that the optimal heat transfer will occur between these balls and the PCB ground planes. In spite of these package enhancements, analysis using the standard JEDEC JESD51-7 four-layer PCB thermal model shows that ambient temperatures must be limited to a max of 65°C to ensure a safe operating junction temperature for the ADC12D1800RF. However, most applications using the ADC12D1800RF will have a printed circuit board which is more complex than that used in JESD51-7. Typical circuit boards will have more layers than the JESD51-7 (eight or more), several of which will be used for ground and power planes. In those applications, the thermal resistance parameters of the ADC12D1800RF and the circuit board can be used to determine the actual safe ambient operating temperature up to a maximum of 85°C. Three key parameters are provided to allow for modeling and calculations. Because there are two main thermal paths between the ADC die and external environment, the thermal resistance for each of these paths is provided. $\theta_{JC1}$ represents the thermal resistance between the die and the exposed metal area on the top of the HSBGA package. $\theta_{JC2}$ represents the thermal resistance between the die and the center group of balls on the bottom of the HSBGA package. The final parameter is the allowed maximum junction temperature, which is $T_J$ . In other applications, a heat sink or other thermally conductive path can be added to the top of the HSBGA package to remove heat. In those cases, $\theta_{JC1}$ can be used along with the thermal parameters for the heat sink or other thermal coupling added. Representative heat sinks which might be used with the ADC12D1800RF include the Cool Innovations p/n 3-1212XXG and similar products from other vendors. In many applications, the printed circuit board will provide the primary thermal path conducting heat away from the ADC package. In those cases, $\theta_{JC2}$ can be used in conjunction with printed circuit board thermal modeling software to determine the allowed operating conditions that will maintain the die temperature below the maximum allowable limit. Additional dissipation can be achieved by coupling a heat sink to the copper pour area on the bottom side of the printed circuit board. Typically, dissipation will occur through one predominant thermal path. In these cases, the following calculations can be used to determine the maximum safe ambient operating temperature: $$T_J = T_A + P_D \times (\theta_{JC} + \theta_{CA})$$ $$T_J = T_A + P_{C(MAX)} \times (\theta_{JC} + \theta_{CA})$$ For $\theta_{JC}$ , the value for the primary thermal path in the given application environment should be used ( $\theta_{JC1}$ or $\theta_{JC2}$ ). $\theta_{CA}$ is the thermal resistance from the case to ambient, which would typically be that of the heat sink used. Using this relationship and the desired ambient temperature, the required heat sink thermal resistance can be found. Alternately, the heat sink thermal resistance can be used to find the maximum ambient temperature. For more complex systems, thermal modeling software can be used to evaluate the printed circuit board system and determine the expected junction temperature given the total system dissipation and ambient temperature. # 9 Device and Documentation Support ## 9.1 Device Support #### 9.1.1 Specification Definitions **APERTURE JITTER (t<sub>AJ</sub>)** is the variation in aperture delay from sample-to-sample. Aperture jitter can be effectively considered as noise at the input. **CODE ERROR RATE (CER)** is the probability of error and is defined as the probable number of word errors on the ADC output per unit of time divided by the number of words seen in that amount of time. A CER of 10<sup>-18</sup> corresponds to a statistical error in one word about every 31.7 years. **CLOCK DUTY CYCLE** is the ratio of the time that the clock waveform is at a logic high to the total time of one clock period. **DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB. It is measured at the relevant sample rate, $f_{CLK}$ , with $f_{IN} = 1$ MHz sine wave. **EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion Ratio, or SINAD. ENOB is defined as (SINAD – 1.76) / 6.02 and states that the converter is equivalent to a perfect ADC of this many (ENOB) number of bits. **GAIN ERROR** is the deviation from the ideal slope of the transfer function. It can be calculated from Offset and Full-Scale Errors. The Positive Gain Error is the Offset Error minus the Positive Full-Scale Error. The Negative Gain Error is the Negative Full-Scale Error minus the Offset Error. The Gain Error is the Negative Full-Scale Error; it is also equal to the Positive Gain Error plus the Negative Gain Error. **GAIN FLATNESS** is the measure of the variation in gain over the specified bandwidth. For example, for the ADC12D1800RF, from D.C. to Fs/2 is to 900 MHz for the Non-DES Mode and from D.C. to Fs/2 is 1800 MHz for the DES Mode. **INTEGRAL NON-LINEARITY (INL)** is a measure of worst case deviation of the ADC transfer function from an ideal straight line drawn through the ADC transfer function. The deviation of any given code from this straight line is measured from the center of that code value step. The best fit method is used. **INSERTION LOSS** is the loss in power of a signal due to the insertion of a device, e.g. the ADC12D1800RF, expressed in dB. **INTERMODULATION DISTORTION (IMD)** is a measure of the near-in 3rd order distortion products $(2f_2 - f_1, 2f_1 - f_2)$ which occur when two tones which are close in frequency $(f_1, f_2)$ are applied to the ADC input. It is measured from the input tones level to the higher of the two distortion products (dBc) or simply the level of the higher of the two distortion products (dBFS). The input tones are typically -7dBFS. **LSB (LEAST SIGNIFICANT BIT)** is the bit that has the smallest value or weight of all bits. This value is $V_{FS} / 2^N$ (2) where $V_{FS}$ is the differential full-scale amplitude $V_{IN\_FSR}$ as set by the FSR input and "N" is the ADC resolution in bits, which is 12 for the ADC12D1800RF. **LOW VOLTAGE DIFFERENTIAL SIGNALING (LVDS) DIFFERENTIAL OUTPUT VOLTAGE (V\_{ID} and V\_{OD})** is two times the absolute value of the difference between the $V_D$ + and $V_D$ - signals; each signal measured with respect to Ground. $V_{OD}$ peak is $V_{OD,P}$ = ( $V_D$ + - $V_D$ -) and $V_{OD}$ peak-to-peak is $V_{OD,P-P}$ = $2^*(V_D$ + - $V_D$ -); for this product, the $V_{OD}$ is measured peak-to-peak. Figure 9-1. LVDS Output Signal Levels **LVDS OUTPUT OFFSET VOLTAGE (V\_{OS})** is the midpoint between the D+ and D- pins output voltage with respect to ground; i.e., $[(V_D+) + (V_D-)]/2$ . See Figure 9-1. **MISSING CODES** are those output codes that are skipped and will never appear at the ADC outputs. These codes cannot be reached with any input value. MSB (MOST SIGNIFICANT BIT) is the bit that has the largest value or weight. Its value is one half of full scale. **NEGATIVE FULL-SCALE ERROR (NFSE)** is a measure of how far the first code transition is from the ideal 1/2 LSB above a differential $-V_{IN}/2$ . For the ADC12D1800RF the reference voltage is assumed to be ideal, so this error is a combination of full-scale error and reference voltage error. **NOISE FLOOR DENSITY** is a measure of the power density of the noise floor, expressed in dBFS/Hz and dBm/Hz. '0 dBFS' is defined as the power of a sinusoid which precisely uses the full-scale range of the ADC. **NOISE POWER RATIO (NPR)** is the ratio of the sum of the power outside the notched bins to the sum of the power in an equal number of bins inside the notch, expressed in dB. **OFFSET ERROR (V<sub>OFF</sub>)** is a measure of how far the mid-scale point is from the ideal zero voltage differential input. Offset Error = Actual Input causing average of 8k samples to result in an average code of 2047.5. **OUTPUT DELAY (t\_{OD})** is the time delay (in addition to Latency) after the rising edge of CLK+ before the data update is present at the output pins. **OVER-RANGE RECOVERY TIME** is the time required after the differential input voltages goes from ±1.2V to 0V for the converter to recover and make a conversion with its rated accuracy. **PIPELINE DELAY (LATENCY)** is the number of input clock cycles between initiation of conversion and when that data is presented to the output driver stage. The data lags the conversion by the Latency plus the $t_{\rm OD}$ . **POSITIVE FULL-SCALE ERROR (PFSE)** is a measure of how far the last code transition is from the ideal 1-1/2 LSB below a differential $+V_{IN}/2$ . For the ADC12D1800RF the reference voltage is assumed to be ideal, so this error is a combination of full-scale error and reference voltage error. **SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the fundamental for a single-tone to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or DC. **SIGNAL TO NOISE PLUS DISTORTION (S/(N+D) or SINAD)** is the ratio, expressed in dB, of the rms value of the fundamental for a single-tone to the rms value of all of the other spectral components below half the input clock frequency, including harmonics but excluding DC. **SPURIOUS-FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the rms values of the input signal at the output and the peak spurious signal, where a spurious signal is any signal present in the output spectrum that is not present at the input, excluding DC. $\theta_{JA}$ is the thermal resistance between the junction to ambient. $\theta_{JC1}$ represents the thermal resistance between the die and the exposed metal area on the top of the HSBGA package. $\theta_{JC2}$ represents the thermal resistance between the die and the center group of balls on the bottom of the HSBGA package. **TOTAL HARMONIC DISTORTION (THD)** is the ratio expressed in dB, of the rms total of the first nine harmonic levels at the output to the level of the fundamental at the output. THD is calculated as THD = 20 x log $$\sqrt{\frac{A_{f2}^2 + ... + A_{f10}^2}{A_{f1}^2}}$$ where $A_{f1}$ is the RMS power of the fundamental (output) frequency and $A_{f2}$ through $A_{f10}$ are the RMS power of the first 9 harmonic frequencies in the output spectrum. (3) **Second Harmonic Distortion (2nd Harm)** is the difference, expressed in dB, between the RMS power in the input frequency seen at the output and the power in its 2nd harmonic level at the output. **Third Harmonic Distortion (3rd Harm)** is the difference expressed in dB between the RMS power in the input frequency seen at the output and the power in its 3rd harmonic level at the output. ## 9.1.2 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. # 9.2 Documentation Support ## 9.2.1 Related Documentation AN-1126 BGA (Ball Grid Array), SNOA021 AN-2132 Synchronizing Multiple GSPS ADCs in a System: The AutoSync Feature, SNAA073 #### 9.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. <u>Design Support</u> *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 9.4 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 9.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 9.6 Glossary www.ti.com SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 30-Sep-2021 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |----------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|---------------------|--------------|-------------------------|---------| | ADC12D1800RFIUT | ACTIVE | BGA | NXA | 292 | 40 | Non-RoHS<br>& Green | Call TI | Level-3-220C-168 HR | -40 to 85 | ADC12D1800RFIUT | Samples | | ADC12D1800RFIUT/NOPB | ACTIVE | BGA | NXA | 292 | 40 | RoHS & Green | SNAG | Level-3-250C-168 HR | -40 to 85 | ADC12D1800RFIUT | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 30-Sep-2021 www.ti.com 23-Jun-2023 ## **TRAY** Chamfer on Tray corner indicates Pin 1 orientation of packed units. #### \*All dimensions are nominal | Device | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) | |--------------------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------| | ADC12D1800RFIUT | NXA | BGA | 292 | 40 | 4 X 10 | 150 | 322.6 | 135.9 | 7620 | 29.2 | 26.1 | 24.15 | | ADC12D1800RFIUT/<br>NOPB | NXA | BGA | 292 | 40 | 4 X 10 | 150 | 322.6 | 135.9 | 7620 | 29.2 | 26.1 | 24.15 | ## **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated