DP83826E, DP83826I JAJSIDOG - DECEMBER 2019 - REVISED JULY 2023 # DP83826 決定論的、低レイテンシ、低消費電力、10/100Mbps の産業用イーサ ネット PHY ### 1 特長 - 小さく決定論的なレイテンシ - TX レイテンシ:40ns、RX レイテンシ:170ns - 電源サイクル間の決定論的レイテンシ < ±2ns - XIとTX CLK の位相差が一定 < ±2ns - 堅牢かつ小型のシステム・ソリューション - EMC を強化するための回路を内蔵 - IEC 61000-4-2 ESD:±8kV 接触、±15kV 気中 - IEC 61000-4-4 EFT:±4kV @ 5kHz, 100kHz - CISPR 22 伝導エミッション Class B - CISPR 22 放射エミッション Class B - 高速リンク・ドロップ < 10µs - ケーブル伝送距離:150m 超 - 電圧モード・ライン・ドライバ - MAC インターフェイスの終端を内蔵 - 許容電圧:±10% - 1 つのデバイスで2つのピン・モードを選択可能 - 追加機能を持つ ENHANCED モード - 一般的なイーサネット・ピン配置用の BASIC モー - 低消費電力 < 160mW - MAC インターフェイス: MII、RMII - プログラム可能な省エネルギー・モード - アクティブ・スリープ - ディープ・パワー・ダウン - Energy Efficient Ethernet (EEE) IEEE 802.3az - Wake-on-LAN (WoL) - 診断ツール:ケーブル診断、内蔵自己テスト(BIST)、 ループバック・モード - 3.3V の単一電源 - I/O 電圧:1.8V または 3.3V - RMII バック・ツー・バック・リピーター・モード - DP83826E の動作温度範囲:-40℃~105℃ - DP83826I の動作温度範囲:-40℃~85℃ - IEEE 802.3 準拠:10BASE-Te、100BASE-TX - EtherCAT® 準拠 ### 2 アプリケーション - ファクトリ・オートメーション、ロボットおよびモーション制 - モーター・ドライブ - グリッド・インフラ - ビル・オートメーション - 産業用イーサネット・フィールドバス ### 3 概要 DP83826 は、小さく決定論的なレイテンシ、低消費電力、 10BASE-Te および 100BASE-TX イーサネット・プロトコ ルのサポートにより、リアルタイム産業用イーサネット・シス テムの厳格な要件を満たすことができます。このデバイス は、高速なリンクアップ時間を達成するためのハードウェ ア・ブートストラップ、高速リンク・ドロップ検出モード、シス テム内の他のモジュールをクロック同期させるための専用 基準クロック出力 (CLKOUT) を備えています。 一般的なイーサネット・ピン配置を使用する BASIC 標準 イーサネット・モードと、追加機能とハードウェア・ブートスト ラップ構成によって標準イーサネットと複数の産業用イー サネット・フィールドバス・アプリケーションをサポートする ENHANCED イーサネット・モードという 2 つのモードに構 成できます。 デバイス・ファミリ情報 | 部品番号 (1) | パッケージ | 本体サイズ<br>(公称) | 属性 | | |------------------|-----------|--------------------|----------------------------------|--| | DP83826E/I | VQFN (32) | 5.00mm ×<br>5.00mm | 最小のレイテンシ、<br>一般的なピン配置 | | | DP83825I | WQFN (24) | 3.00mm ×<br>3.00mm | 小さなサイズ、最適<br>化されたソリューショ<br>ン・コスト | | | DP83822HF/IF/H/I | VQFN (32) | 5.00mm ×<br>5.00mm | 広い温度範囲、ファ<br>イバー、RGMII の<br>サポート | | 利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。 ### **Table of Contents** | <b>1</b> 特長 | 9.2 Functional Block Diagram27 | |-------------------------------------------------|----------------------------------------------------------| | 2 アプリケーション1 | | | 3 概要 | | | 4 Revision History | 9.5 Register Maps53 | | 5 Mode Comparison Tables | 40 4 | | 6 Pin Configuration and Functions (ENHANCED | 10.1 Application Information | | Mode) | 10.2 Typical Applications138 | | 7 Pin Configuration and Functions (BASIC Mode)9 | | | 8 Specifications12 | | | 8.1 絶対最大定格12 | | | 8.2 ESD 定格 | | | 8.3 推奨動作条件 | | | 0.0 征兴到仆未什 | 13.2 Receiving Notification of Documentation Updates 147 | | 8.4 熱に関する情報 | | | 8.5 電気的特性14 | | | 8.6 タイミング要件17 | | | 8.7 Timing Diagrams20 | 13.6 用語集 147 | | 8.8 Typical Characteristics25 | 14 Mechanical Packaging and Orderable | | 9 Detailed Description26 | Information 148 | | 9.1 Overview26 | | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision F (November 2022) to Revision G (July 2023) | Page | |--------------------------------------------------------------------------------------------------------------------|------| | Adjusted tables to clarify accurate representation of device performance | 5 | | Corrected pin 16 reset state. Clarified pin 31 functionality | | | Adjusted pin 20 and 21 description | | | Clarified how to disable CLKOUT | 32 | | Adjusted hyperlink to app note | | | <ul> <li>Revised description of which configurations are used to control respective mechanisms of FLD.</li> </ul> | | | table description | | | Updated flowchart | | | Clarified Strap6 and Strap1 are both latched at POR only | | | Consolidated and clarified MAC Mode Selection Strap Table | | | Updated device registers | | | Updated links | | | Changes from Revision E (February 2022) to Revision F (November 2022) | Page | | Corrected Reset states for RX_D3, LED0 | 9 | | - 熱評価基準を更新 | | | Adjusted Power-Up Timing (Power Sequencing) graphic | | | Adjusted RMII Repeater Mode: Master-Slave and RMII Repeater Mode: Slave-Slave graphics. | | | Clarified MDIO pullup resistor values | | | <ul> <li>Changed Rlo strap for internal PU pin to 1.5kΩ. Added recommended tolerance for resistor value</li> </ul> | | | Added Enhanced Bootstrap Flowchart graphic | | | Corrected Strap0 default and functionality in Enhanced Mode | | | Updated device registers | | | Adjusted location of <i>Transformer Recommendations</i> | | | rajustou issuusi si riunoisimoi riotoilimoiluutione illiilliilliilliilliilliilliilliilliil | | | Changes from Revision D (October 2020) to Revision E (February 2022) | Page | |-----------------------------------------------------------------------------------------------------|---------------------------------| | <ul> <li>Pin 31 default is changed to LED1, added odd nibble detection and FLD detection</li> </ul> | on mechanisms in hardware | | bootstrap differences table | 5 | | Added TX_ER to pin 28 | 6 | | Pin 31 default is changed to LED1 | 9 | | • Pin 31 default is changed to LED1, updated pin 16 and pin 31 to PU | 9 | | · Added fast link drop modes table, updated description for fast link drop function | ality in Included specification | | for the different defaults between enhanced and basic mode, added strap8 desc | cription46 | | · Added description that LED1/0 are autopolarity (enhanced), active low by defau | It (basic)47 | | <ul> <li>Added odd nibble detection table, added strap7 and strap1 interaction to MII MA</li> </ul> | AC mode strap table, added | | signal energy alternate function to strap8 | | | <ul> <li>Pin 31 default is changed to LED1, pin 16 default changed to half duplex</li> </ul> | | | TPI network cap updates | 139 | | Changes from Revision C (July 2020) to Revision D (October 2020) | Page | | Updated Electrical Characteristics table | 12 | | Added section | | | Changes from Revision B (March 2020) to Revision C (July 2020) | Page | | Added link to SNLA338 application note | 5 | | Added link to SNLA338 | | | Energy Efficient Ethernet section | 28 | | EEE Overview section | | | EEE Negotiation section | | | Added EEE for Legacy MACs Not Supporting 802.3az section | | | Updated device registers | | | Added link to SNLA338 application note | | | Changes from Revision A (February 2020) to Revision B (March 2020) | Page | | • 「電気的特性」セクションにも DP83826I の温度範囲を追加 | 1 | | • 「製品ファミリ情報」表に DP83826I を追加 | 1 | | Changes from Revision * (January 2020) to Revision A (February 2020) | Page | | • DP83826EVM ユーザー・ガイドへのリンクを追加 | <del>_</del> | | • Deleted pin 18 from 表 5-2 | 5 | | · Changed ENHANCED Mode pin map and pin functions table to match pin name | es6 | | · Changed BASIC Mode pin map and pin functions table to match pin names | 9 | | · Deleted "This pin can be configured to RX_DV in RMII mode to enable RMII Re | | | Functions (BASIC Mode) | 9 | | Added the 100BASE-TX Transmit Latency Timing graphic | 20 | | Added the 100BASE-TX Receive Latency Timing graphic | 20 | | • Added steps to disable CLKOUT via register configuration in セクション 9.3.8 | | | • Deleted mentions of "clause 45" from セクション 9.3.11 and セクション 9.3.11.1 | | | <ul> <li>Deleted "Analog Loopback requires 100-Ω terminations across pins #1 and #2 a</li> </ul> | | | across pins #3 and #6 at the RJ45." from セクション 9.3.14.5 | | | Added row for RMII slave mode configuration in 表 9-15 | | | | | ### **5 Mode Comparison Tables** The DP83826 can be strapped to operate in either ENHANCED mode or BASIC mode. ENHANCED mode allows the DP83826 to support real-time Ethernet applications in addition to standard Ethernet applications. BASIC mode allows the DP83826 to support standard Ethernet applications. Additionally, the DP83826 pinout in BASIC mode matches a common PHY pinout used in many applications. ### 表 5-1. Selecting ENHANCED Mode or BASIC Mode | ENHANCED Mode | BASIC Mode | |--------------------------------------------------------------------------------------|---------------------------------| | Leave ModeSelect (Pin 1) unconnected or Connect pin to VDDIO through pullup resistor | Short ModeSelect (Pin 1) to GND | #### 表 5-2. Pin Map Difference Between ENHANCED Mode and BASIC Mode | PIN NO. | ENHANCED MODE | BASIC MODE | |---------|---------------|------------| | 31 | CLKOUT/LED1 | LED1/TX_ER | | 21 | PWRDN/INT | INT | #### 表 5-3. Hardware Bootstraps Difference Between ENHANCED Mode and BASIC Mode | HARDWARE BOOTSTRAPS | ENHANCED Mode <sup>(3)</sup> | BASIC Mode | |--------------------------------------------------------------|------------------------------|----------------------------| | Fast link-drop enable and disable <sup>(1)</sup> | Yes | No (Always enabled) | | Fast link-drop detection mechanism | Strap controllable | RX_Error and Signal Energy | | Auto-MDIX enable and disable <sup>(1)</sup> | Yes | No | | Force MDI/MDIX selection <sup>(1)</sup> | Yes | No | | RMII back-to-back repeater mode configuration <sup>(2)</sup> | Yes | No | | MII or RMII selection | Yes | Yes | | Speed selection (10 M or 100 M) | No | Yes | | MII isolate enable and disable | No | Yes | | Auto-negotiation enable and disable | Yes | Yes | | Number of PHY addresses available | 8 | 8 | | Half or full duplex selection | No | Yes | | CLKOUT in place of LED1 | Yes | No | | Odd Nibble Detection | Strap controllable | Disabled by default | - (1) These pin bootstraps enable the ENHANCED mode DP83826 to meet the stringent requirements of real-time Ethernet applications. - (2) This pin bootstrap enables the ENHANCED mode DP83826 to function as an RMII repeater. - (3) ENHANCED mode includes all the modes of operation BASIC mode can be configured to. The difference is, in these modes of operation, ENHANCED mode may require register configuration. 注 For a step by step approach on using the DP83826 BASIC mode in existing systems that use a common standard Ethernet pinout, please refer to SNLA338. 注 For standardized list of Ethernet related acronyms, refer to *Chinese and English Definitions of Acronyms Related to Ethernet Products*. ## **6 Pin Configuration and Functions (ENHANCED Mode)** The ENHANCED mode is one of two modes that the DP83826 can be configured in at start-up. This mode allows the DP83826 to support real-time Ethernet applications in addition to the standard Ethernet applications. To configure the DP83826 to ENHANCED mode, leave ModeSelect (pin 1) unconnected or pull up with a resistor to VDDIO. (Top View) ## 表 6-1. Pin Functions (ENHANCED Mode) | PIN | | | ( 6-1. PIN FUNCTIONS (ENHANCED Mode) | | |-----------------------|----|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO | - TYPE (1) | DESCRIPTION | | | ModeSelect | 1 | Reset: I, PU<br>Active: I, PU | This pin selects the DP83826 operating mode: BASIC mode or ENHANCED mode. For ENHANCED mode, this pin shall be left NC or pulled-up with a resistor to VDDIO. For BASIC mode, this pin shall be shorted to GND. | | | CEXT | 2 | Α | External capacitor: Connect the CEXT pin through a 2-nF capacitor to GND. | | | VDDA3V3 | 3 | Power | Input analog supply: 3V3. For decoupling capacitor requirements, refer to <i>Power Supply Recommendations</i> section of data sheet. | | | RD_M | 4 | Α | Differential receive input (physical media dependent: PMD): These differential inputs are | | | RD_P | 5 | A | automatically configured to accept either 10BASE-Te, 100BASE-TX specific signaling mode. | | | TD_M | 6 | A | Differential transmit output (PMD): These differential outputs are configured to either | | | TD_P | 7 | A | 10BASE-Te or 100BASE-TX signaling mode based on configuration chosen for PHY. | | | хо | 8 | А | Crystal output: Reference clock output. XO pin is used for crystal only. Leave this pin floating when a CMOS-level oscillator is connected to XI. | | | XI/50MHzIn | 9 | А | Crystal or oscillator input clock: MII mode, RMII master mode: 25-MHz ±50 ppm-tolerance crystal or oscillator clock. RMII slave mode: 50-MHz ±50 ppm-tolerance CMOS-level oscillator clock. | | | RBIAS | 10 | A | RBIAS (Bias resistor) value 6.49 kΩ with 1% precision connected to ground. | | | MDIO | 11 | Reset: I, PU<br>Active: I/O, PU | Management data I/O: Bi-directional management data signal that may be sourced by the management station or the PHY. This pin has internal pullup resistor of 10 k $\Omega$ . An external pullup resistor can be added if needed. | | | MDC | 12 | Reset: I, PD<br>Active: I, PD | Management data clock: Synchronous clock to the MDIO serial management input/output data. This clock may be asynchronous to the MAC transmit and receive clocks. The maximum clock rate is 25 MHz. There is no minimum clock rate. | | | RX_D3 | 13 | Reset: I, PD<br>Active: O<br>Strap7 | | | | RX_D2 | 14 | Reset: I, PD<br>Active: O<br>Strap8 | Receive data: Symbols received on the cable are decoded and presented on these pins | | | RX_D1 | 15 | Reset: I, PD<br>Active: O<br>Strap9 | synchronous to the rising edge of RX_CLK. They contain valid data when RX_DV is asserted. A nibble RX_D[3:0] is received in MII mode. 2-bits RX_D[1:0] is received in RMII mode. | | | RX_D0 | 16 | Reset: I, PD<br>Active: O<br>Strap0 | | | | VDDIO | 17 | Power | I/O supply voltage: 3.3 V/1.8 V. For decoupling capacitor requirements, refer to <i>Power Supply Decoupling Recommendations</i> section of data sheet. | | | RX_DV/<br>CRS_DV | 18 | Reset: I, PD<br>Active: O<br>Strap10 | Receive data valid: This pin indicates valid data is present on the RX_D[3:0] for MII mode and on RX_D[1:0] in RMII mode. In MII mode, this pin acts as RX_DV. In RMII mode, this pin acts as CRS_DV and combines the RMII Carrier and Receive Data Valid indications. This pin can be configured to RX_DV in RMII mode to enable RMII Repeater Mode. | | | RX_CLK/<br>50MHz_RMII | 19 | Reset: I, PD<br>Active: O | MII receive clock: MII Receive Clock provides a 25-MHz reference clock for 100-Mbps speed and a 2.5-MHz reference clock for 10-Mbps speed, which is derived from the received data stream. In RMII Master mode, this provides 50-MHz reference clock. In RMII Slave mode, this pin is not used and remains Input, pulldown. | | | RX_ER | 20 | Reset: I, PD<br>Active: O<br>Strap6 | Receive error: This pin indicates that an error symbol has been detected within a received packet in both MII and RMII mode. In MII mode, RX_ER is asserted high synchronously to the rising edge of RX_CLK. In RMII mode, RX_ER is asserted high synchronously to the rising edge of the reference clock. RX_ER is asserted high for every reception error, including errors during Idle. This strap only latches on power-up and not on pin reset. | | ### 表 6-1. Pin Functions (ENHANCED Mode) (continued) | PIN | | | PIN FUNCTIONS (ENHANCED Mode) (Continued) | | |-------------------------|----|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO | TYPE (1) | DESCRIPTION | | | PWRDN/INT | 21 | Reset: I, PU<br>Active: I, PU | Power down (default), interrupt: The default function of this pin is power down. Register access is required to configure this pin as an interrupt. In power down function, an active low signal on this pin places the device in power down mode. When this pin is configured as an interrupt pin, this pin is asserted low when an interrupt condition occurs. The pin has an opendrain output with a weak internal pullup resistor (9.5 k $\Omega$ ). Some applications may require an external PU resistor. | | | TX_CLK | 22 | Reset: I, PD<br>Active: O<br>Strap5 | MII transmit clock: MII transmit clock provides a 25-MHz reference clock for 100-Mbps speed and a 2.5-MHz reference clock for 10-Mbps speed. Note that in MII mode, this clock has constant phase referenced to the input clock. Unused in RMII Mode. | | | TX_EN | 23 | Reset: I, PD<br>Active: I, PD | Transmit enable: TX_EN is presented on the rising edge of the TX_CLK. TX_EN indicates the presence of valid data inputs on TX_D[3:0] in MII mode and on TX_D[1:0] in RMII mode. TX_EN is an active high signal. | | | TX_D0 | 24 | Reset: I, PD<br>Active: I, PD | - Transmit data: | | | TX_D1 | 25 | Reset: I, PD<br>Active: I, PD | In MII mode, the transmit data nibble received from the MAC is synchronous to the rising edge of TX CLK. | | | TX_D2 | 26 | Reset: I, PD<br>Active: I, PD | In RMII mode, TX_D[1:0] received from the MAC is synchronous to the rising edge of the reference clock. | | | TX_D3 | 27 | Reset: I, PD<br>Active: I, PD | | | | COL/LED2/<br>TX_ER GPIO | 28 | Reset: I, PD<br>Active: O<br>Strap4 | Collision Detect (default): In MII mode when the pin is acting as Collision Detect (COL), this pin is always LOW in Full Duplex mode. In Half Duplex mode, COL is asserted HIGH only when both transmit and receive media are non-idle. This pin can also be configured as a second additional LED driver (LED2), the MII TX_ER signal or general purpose I/O (GPIO) through register configurations. In RMII mode, this pin acts as LED2 by default. | | | CRS/LED3 | 29 | Reset: I, PD<br>Active: O<br>Strap3 | Carrier sense (default): In MII mode this pin is asserted high when the receive or transmit medium is non-idle. Carrier sense and receive data valid. This pin can be configured as third LED (LED3) through register configuration. In RMII mode, it is configured as LED3 by default. | | | LED0 | 30 | Reset: I, PD<br>Active: O<br>Strap2 | LED0: This LED indicates transmit and receive activity in addition to the status of the Link. The LED is ON when link is good. The LED blinks when the transmitter or receiver is active. LED polarity is auto-detected (Active Low/ Active High) based on external pull-up or pull-down on the pin. | | | CLKOUT/<br>LED1 | 31 | Reset: I, PU<br>Active: O<br>Strap1 | This pin provides 25-MHz reference clock from XI as default output after power-on reset (POR). The output is not affected by Resets allowing Application to reset PHY without impacting other system getting impacted. The output clock switches off only by Deep Power Down. The pin can be configured to act as LED1 using strap or register configuration. The strap only latches on power-up and not on pin reset. The LED is ON when link is 100 M. LED remains OFF if Link is 10 M or no Link. LED polarity is auto-detected (Active Low/ Active High) based on external pull-up or pull-down on the pin. This strap only latches on power-up and not on pin reset. | | | RST_N | 32 | Reset: I, PU<br>Active: I, PU | Reset low: RST_N pin is an active low reset input. Asserting this pin low for at least 25 µs forces a reset process to occur. Initiation of reset causes strap pins to be re-scanned and resets all the internal registers of the PHY to default value. | | <sup>(1)</sup> I = Input, O = Output, I/O = Input/Ouput, A = Analog, PU or PD = Internal pullup or pulldown: Hardware bootstrap configuration ## 7 Pin Configuration and Functions (BASIC Mode) The BASIC mode is one of two modes that the DP83826 can be configured in at start-up. This mode allows the DP83826 to support all the standard Ethernet applications and matches a common pinout configuration used in many of today's applications. To configure the DP83826 to BASIC mode, ModeSelect (pin 1) should be shorted to GND. 図 7-1. RHB Package 32-Pin QFN (Top View) 表 7-1. Pin Functions (BASIC Mode) | 27 : (27.0.0 ) | | | | |----------------|----|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | | TYPE (1) | DESCRIPTION | | NAME | NO | 1115 - 1 | DEGCKIF HON | | ModeSelect | 1 | Reset: I, PU<br>Active: I, PU | This pin selects the operating mode: BASIC mode or ENHANCED mode. This pin shall be shorted to GND to configure DP83826 in BASIC mode. For ENHANCED mode, this pin shall be left NC or pulled-up with a resistor to VDDIO. | | CEXT | 2 | A | External capacitor: Connect the CEXT pin through a 2-nF capacitor to GND. | | VDDA3V3 | 3 | Power | Input analog power supply pin: This pin shall be connected with 3.3 V. For decoupling capacitor requirements, refer to section of datasheet. | # 表 7-1. Pin Functions (BASIC Mode) (continued) | PIN | PIN TYPE (1) | | DESCRIPTION | | |-----------------------|--------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO | ITPE | DESCRIPTION | | | RD_M | 4 | Α | Differential receive input (PMD): These differential inputs are automatically configured to | | | RD_P | 5 | A | accept either 10BASE-Te or 100BASE-TX specific signaling mode. | | | TD_M | 6 | A | Differential transmit output (PMD): These differential outputs are configured to either | | | TD_P | 7 | Α | 10BASE-Te or 100BASE-TX signaling mode based on the configuration chosen for the PHY. | | | хо | 8 | А | Crystal output: reference clock output. XO pin is used for crystal only. Leave this pin floating when a CMOS-level oscillator is connected to XI. | | | XI/50MHzIn | 9 | А | Crystal or oscillator input clock: MII mode or RMII master mode: 25-MHz ±50 ppm-tolerance crystal or oscillator clock. RMII slave mode: 50-MHz ±50 ppm-tolerance CMOS-level oscillator clock. | | | RBIAS | 10 | Α | Bias resistance: R <sub>BIAS</sub> value 6.49 kΩ 1% precision connected to ground. | | | MDIO | 11 | Reset: I, PU<br>Active: I/O, PU | Management data I/O: Bi-directional management data signal that may be sourced by the management station or the PHY. This pin has internal pullup resistor of 10 k $\Omega$ . An external pullup resistor can be added if needed. | | | MDC | 12 | Reset: I, PD<br>Active: I, PD | Management data clock: Synchronous clock to the MDIO serial management input/output data. This clock may be asynchronous to the MAC transmit and receive clocks. The maximum clock rate is 25 MHz. There is no minimum clock rate. | | | RX_D3 | 13 | Reset: I, PU<br>Active: O<br>Strap7 | | | | RX_D2 | 14 | Reset: I, PD<br>Active: O<br>Strap8 | Receive data: Symbols received on the cable are decoded and presented on these pins | | | RX_D1 | 15 | Reset: I, PD<br>Active: O<br>Strap9 | synchronous to the rising edge of RX_CLK. They contain valid data when RX_DV is asserted. A nibble RX_D[3:0] is received in MII mode. 2-bits RX_D[1:0] is received in RMII mode. | | | RX_D0 | 16 | Reset: I, PU<br>Active: O<br>Strap0 | | | | VDDIO | 17 | Power | I/O supply voltage: 3.3 V or 1.8 V. For decoupling capacitor requirements, refer to section of datasheet. | | | RX_DV/<br>CRS_DV | 18 | Reset: I, PD<br>Active: O<br>Strap10 | Receive data valid: This pin indicates valid data is present on the RX_D[3:0] for MII mode and on RX_D[1:0] in RMII mode. In MII mode, this pin acts as RX_DV. In RMII mode, this pin acts as CRS_DV and combines the RMII carrier and receive data valid indications. | | | RX_CLK/<br>50MHz_RMII | 19 | Reset: I, PD<br>Active: O | MII receive clock: MII receive clock provides a 25-MHz reference clock for 100-Mbps speed and a 2.5-MHz reference clock for 10-Mbps speed, which is derived from the received data stream. In RMII master mode, this provides 50-MHz reference clock. In RMII slave mode, this pin is not used and remains Input/PD. | | | RX_ER | 20 | Reset: I, PD<br>Active: O<br>Strap6 | Receive Error: This pin indicates that an error symbol has been detected within a received packet in both MII and RMII mode. In MII mode, RX_ER is asserted high synchronously to the rising edge of RX_CLK. In RMII mode, RX_ER is asserted high synchronously to the rising edge of the reference clock. RX_ER is asserted high for every reception error, including errors during Idle. | | | INT | 21 | Reset: I, PU;<br>Active: I, PU | Interrupt: This pin is asserted low when an interrupt condition occurs. The pin has an opendrain output with a weak internal pullup resistor (9.5 k $\Omega$ ). Some applications may require an external PU resistor. | | | TX_CLK | 22 | Reset: I, PD<br>Active: O<br>Strap5 | MII transmit clock: MII Transmit Clock provides a 25-MHz reference clock for 100-Mbps speed and a 2.5-MHz reference clock for 10-Mbps speed. Note that in MII mode, this clock has constant phase referenced to the reference clock. Applications requiring such constant phase may use this feature. Unused in RMII Mode. | | | TX_EN | 23 | Reset: I, PD<br>Active: I, PD | Transmit enable: TX_EN is presented on the rising edge of the TX_CLK. TX_EN indicates the presence of valid data inputs on TX_D[3:0] in MII mode and on TX_D[1:0] in RMII mode. TX_EN is an active high signal. | | # 表 7-1. Pin Functions (BASIC Mode) (continued) | PIN | | TYPE (1) | DESCRIPTION | |------------|----|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO | ITPE | DESCRIPTION | | TX_D0 | 24 | Reset: I, PD<br>Active: I, PD | Transmit data: | | TX_D1 | 25 | Reset: I, PD<br>Active: I, PD | In MII mode, the transmit data nibble received from the MAC is synchronous to the rising edge of TX CLK. | | TX_D2 | 26 | Reset: I, PD<br>Active: I, PD | In RMII mode, TX_D[1:0] received from the MAC is synchronous to the rising edge of the reference clock. | | TX_D3 | 27 | Reset: I, PD<br>Active: I, PD | - reference clock. | | COL | 28 | Reset: I, PD<br>Active: O<br>Strap4 | Collision detect: In MII mode: For Full-Duplex mode, this pin is always LOW. In Half Duplex mode, this pin is asserted HIGH only when both transmit and receive media are non-idle. In RMII mode, this pin is not used. | | CRS | 29 | Reset: I, PD<br>Active: O<br>Strap3 | Carrier sense: In MII mode this pin is asserted high when the receive or transmit medium is non-idle. carrier sense or receive data valid. In RMII mode, this pin is not used. | | LED0 | 30 | Reset: I, PU<br>Active: O<br>Strap2 | LED0: This LED indicates transmit and receive activity in addition to the status of the Link. The LED is ON when link is good. The LED blinks when the transmitter or receiver is active. LED polarity is fixed Active Low. If an external pull-down is required for strapping purposes, both the strap and LED series resistance will need adjustment for correct operation of both the LED and the strap. Please see the LED section for further details. | | LED1/TX_ER | 31 | Reset: I, PU<br>Active: O<br>Strap1 | LED1: The pin acts as LED1 as default. The LED is ON when link is 100 M. LED remains OFF if the Link is 10 M, or there is no Link. This pin can be configured to TX_ER through register configuration. LED polarity is fixed Active Low. If an external pull-down is required for strapping purposes, both the strap and LED series resistance will need adjustment for correct operation of both the LED and the strap. Please see the LED section for further details. | | RST_N | 32 | Reset: I, PU<br>Active: I, PU | Reset low: RST_N pin is an active low reset input. Asserting this pin low for at least 25 µs forces a reset process to occur. Initiation of reset causes strap pins to be re-scanned and resets all the internal registers of the PHY to default value. | <sup>(1)</sup> I = Input, O = Output, I/O = Input/Ouput, A = Analog, PU or PD = Internal pullup or pulldown: Hardware bootstrap configuration ### 8 Specifications ### 8.1 絶対最大定格 自由気流での動作温度範囲内 (特に記述のない限り)(1) | | パラメータ | | 最小値 | 最大値 | 単位 | |----------------------|----------|--|------|-----|----| | アナログ電源電圧 | VDDA3V3 | | -0.3 | 4 | V | | IO 電源電圧 | VDDIO3V3 | | -0.3 | 4 | V | | IO 電源電圧 | VDDIO1V8 | | -0.3 | 2.1 | V | | 保存温度 | Tstg | | -65 | 150 | °C | | MDI ピン | | | -0.6 | 4 | V | | MAC インターフェイス・ピン | | | -0.3 | 4 | V | | MDIO、MDC インターフェイス・ピン | | | -0.3 | 4 | V | | XI | | | -0.3 | 4 | V | | リセット | | | -0.3 | 4 | V | (1) 絶対最大定格を上回るストレスが加わった場合、デバイスに永続的な損傷が発生する可能性があります。これはストレスの定格のみについて示してあり、このデータシートの「推奨動作条件」に示された値を超える状態で本製品が正常に動作することを暗黙的に示すものではありません。絶対最大定格の状態に長時間置くと、本製品の信頼性に影響を与えることがあります。 ### 8.2 ESD 定格 | パラメータ | 定義 | 値 | 単位 | |--------------------------|--------------------------------------------------------------------------------|------|----| | ESD (HBM) <sup>(1)</sup> | 人体モデル (HBM)、ANSI/ESDA/JEDEC JS-001(1) 準拠、MDI<br>(Media Dependent Interface) ピン | ±5 | kV | | LOD (HDW) | 人体モデル (HBM)、ANSI/ESDA/JEDEC JS-001(1) 準拠、MDI ピンを除くすべてのピン | ±2 | kV | | ESD (CDM) <sup>(2)</sup> | デバイス帯電モデル (CDM)、JEDEC 仕様 JESD22-C101 準拠、<br>すべてのピン | ±750 | V | - (1) JEDEC のドキュメント JEP155 に、500V HBM では標準の ESD 制御プロセスで安全な製造が可能であると規定されています。必要な予防措置をとれば、HBM の ESD 耐圧が 500V 未満でも製造可能です。±5kV または ±4kV と記載されたピンは、実際にはそれよりも高い性能を持つ場合があります。 - (2) JEDEC のドキュメント JEP157 に、250V CDM では標準の ESD 制御プロセスで安全な製造が可能であると規定されています。必要な予防措置をとれば、CDM ESD 耐圧が 250V 未満でも製造可能です。±500V と記載されたピンは、実際にはそれよりも高い性能を持つ場合があります。 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 8.3 推奨動作条件 自由気流での動作温度範囲内 (特に記述のない限り) | | パラメータ | 最小値 | 代表値 | 最大値 | 単位 | |--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|----| | アナログ電源電圧 | VDDA3V3 | 3 | 3.3 | 3.6 | V | | 10 電海電圧 | VDDIO3V3 | 3 | 3.3 | 3.6 | V | | IO 電源電圧 | VDDIO1V8 | 1.62 | 1.8 | 1.98 | V | | 自由気流での動作温度<br>(DP83826E) | Та | -40 | 25 | 105 | С | | 自由気流での動作温度<br>(DP83826I) | Та | -40 | 25 | 85 | С | | VDDIO:1.8V | TX_EN, TX_D0, TX_D1, TX_D2, TX_D3, TX_CLK, RX_D0, RX_D1, RX_D2, RX_D3, RX_DV, RX_ER, MDIO, MDC, COL/LED2, CRS, CLKOUT/LED1, INT/PWDN, RESET, TX_ER | 1.62 | 1.8 | 1.98 | V | | | XI 発振器入力 | 1.62 | 1.8 | 1.98 | V | | | LED0 | 1.62 | 1.8 | 1.98 | V | | VDDIO:3.3V | TX_EN, TX_D0, TX_D1, TX_D2, TX_D3, TX_CLK, RX_D0, RX_D1, RX_D2, RX_D3, RX_DV, RX_ER, MDIO, MDC, COL/LED2, CRS, CLKOUT/LED1, INT/PWDN, RESET, TX_ER | 3.0 | 3.3 | 3.6 | V | | | XI 発振器入力 | 3.0 | 3.3 | 3.6 | V | | | LED0 | 3.0 | 3.3 | 3.6 | V | # 8.4 熱に関する情報 (1) | | 熱評価基準 | | 単位 | |-----------------------|---------------------|------|------| | $R_{\theta JA}$ | 接合部から周囲への熱抵抗 | 52 | °C/W | | R <sub>0JC(top)</sub> | 接合部からケース (上面) への熱抵抗 | 42 | °C/W | | R <sub>0JC(bot)</sub> | 接合部からケース (底面) への熱抵抗 | 11.9 | °C/W | | $R_{\theta JB}$ | 接合部から基板への熱抵抗 | 31.5 | °C/W | | $Y_{JT}$ | 接合部から上面への特性パラメータ | 2.1 | °C/W | | $Y_{JB}$ | 接合部から基板への特性パラメータ | 31.4 | °C/W | (1) 従来および最新の熱評価基準の詳細については、『半導体および IC パッケージの熱評価基準』アプリケーション・レポートを参照してください。 ### 8.5 電気的特性 自由気流での動作温度範囲内、VDDA3V3 = 3V3 (特に記述のない限り)(1) | | での動作温度範囲内、VDDA3V3 = 3V3 (<br>パラメータ | テスト条件 | 最小値 | 代表値 | 最大值 | 単位 | | | |------------------------------|--------------------------------------------------------------------------|-------------|----------------------------------------|----------|------------|----|--|--| | IEEE Tx 3 | 準拠 (100BaseTx) | 2 1 2 1 2 1 | ************************************** | 1 424112 | 7007 11111 | | | | | | 差動出力電圧 | | 950 | | 1050 | mV | | | | IEEE Tx 3 | 準拠 (10BaseTe) | | | | | | | | | | 出力差動電圧(2) | | 1.54 | 1.75 | 1.96 | V | | | | 消費電力の | <br> の <b>基準値 (ア</b> クティブ・モード、 <b>50</b> % のトラフィック | | | ーブル) | | | | | | I | | <u> </u> | | | | | | | | (VDDA3<br>V3 =<br>3.3V) | MII (100BaseTx) | | | 45 | 53 | mA | | | | | MII (10BaseTe) | | | 35 | 46 | mA | | | | | RMII マスタ (100BaseTx) | | | 45 | 53 | mA | | | | | RMII マスタ (10BaseTe) | | | 35 | 46 | mA | | | | | RMII スレーブ (100BaseTx) | | | 45 | 53 | mA | | | | | RMII スレーブ (10BaseTe) | | | 35 | 46 | mA | | | | I (VDDIO<br>= 3.3V) | MII (100BaseTx) | | | 8 | 14 | mA | | | | | MII (10BaseTe) | | | 5 | 12 | mA | | | | | RMII マスタ (100BaseTx) | | | 9 | 14 | mA | | | | | RMII マスタ (10BaseTe) | | | 9 | 12 | mA | | | | | RMII スレーブ (100BaseTx) | | | 7 | 8.5 | mA | | | | | RMII スレーブ (10BaseTe) | | | 5 | 6 | mA | | | | I (VDDIO<br>= 1.8V) | MII (100BaseTx) | | | 5 | 7 | mA | | | | | MII (10BaseTe) | | | 3 | 6 | mA | | | | | RMII マスタ (100BaseTx) | | | 5 | 7 | mA | | | | | RMII マスタ (10BaseTe) | | | 5 | 6 | mA | | | | | RMII スレーブ (100BaseTx) | | | 3 | 6 | mA | | | | | RMII スレーブ (10BaseTe) | | | 2 | 3 | mA | | | | 消費電力 | <br> アクティブ・モードの最も厳しい条件、100% のトラフィック、パケット・サイズ:1518、ランダム・コンテンツ、150m のケーブル) | | | | | | | | | I<br>(VDDA3<br>V3 =<br>3.3V) | MII (100BaseTx) | | | 44 | 55 | mA | | | | , | MII (10BaseTe) | | | 35 | 48 | mA | | | | | RMII マスタ (100BaseTx) | | | 44 | 55 | mA | | | | | RMII マスタ (10BaseTe) | | | 35 | 48 | mA | | | | | RMII スレーブ (100BaseTx) | | | 44 | 55 | mA | | | | | RMII スレーブ (10BaseTe) | | | 35 | 48 | mA | | | | I (VDDIO<br>= 3.3V) | MII (100BaseTx) | | | 10 | 15 | mA | | | | · | MII (10BaseTe) | | | 5 | 12 | mA | | | | | RMII マスタ (100BaseTx) | | | 11 | 15 | mA | | | | | RMII マスタ (10BaseTe) | | | 9 | 12 | mA | | | | | RMII スレーブ (100BaseTx) | | | 8 | 12 | mA | | | | | RMII スレーブ (10BaseTe) | | | 5 | 10 | mA | | | # 8.5 電気的特性 (continued) 自由気流での動作温度範囲内、VDDA3V3 = 3V3 (特に記述のない限り)(1) | | パラメータ | テスト条件 | 最小値 | 代表値 | 最大値 | 単位 | |------------------------------|-------------------------------|------------------------------------------|-----|-----|------|----| | I (VDDIO<br>= 1.8V) | MII (100BaseTx) | | | 6 | 9 | mA | | | MII (10BaseTe) | | | 2 | 6 | mA | | | RMII マスタ (100BaseTx) | | | 6 | 9 | mA | | | RMII マスタ (10BaseTe) | | | 5 | 7 | mA | | | RMII スレーブ (100BaseTx) | | | 4 | 8 | mA | | | RMII スレーブ (10BaseTe) | | | 2 | 6 | mA | | 消費電力( | 低消費電力モード) | | | | | | | I<br>(AVDD3<br>V3 =<br>3.3V) | 100 BaseTx EEE モード | EEE モードの 100 BaseTx リンク (LPI オン) | | 15 | | mA | | | IEEE パワーダウン | | | | 11 | mA | | | アクティブ・スリープ | | | | 18 | mA | | | RESET | | | | 12.5 | mA | | I (VDDIO<br>= 3.3V) | 100 BaseTx EEE モード | EEE モードの 100 BaseTx リンク (LPI オン) | | 6 | | mA | | I (VDDIO<br>= 3.3V) | IEEE パワーダウン | | | | 10.5 | mA | | I (VDDIO<br>= 3.3V) | アクティブ・スリープ | | | | 10.5 | mA | | I (VDDIO<br>= 3.3V) | RESET | | | | 10.5 | mA | | I (VDDIO<br>= 1.8V) | 100 BaseTx EEE モード | EEE モードの 100 BaseTx リンク (LPI オン) | | 4 | | mA | | I (VDDIO<br>= 1.8V) | IEEE パワーダウン | | | | 5.5 | mA | | I (VDDIO<br>= 1.8V) | アクティブ・スリープ | | | | 5.5 | mA | | I (VDDIO<br>= 1.8V) | RESET | | | | 5.5 | mA | | ブートストラ | ラップ DC 特性 (2 レベル) | | | | · | | | V <sub>IH_3v3</sub> | High レベルのブートストラップ・スレッショルド:3V3 | | 1.3 | | | V | | V <sub>IL_3v3</sub> | Low レベルのブートストラップ・スレッショルド:3V3 | | | | 0.6 | V | | V <sub>IH_1v8</sub> | High レベルのブートストラップ・スレッショルド:1V8 | | 1.3 | | | V | | V <sub>IL_1v8</sub> | Low レベルのブートストラップ・スレッショルド: 1V8 | | | | 0.6 | V | | 水晶発振器 | 문 | | | | | | | | 負荷容量 | | | 15 | 30 | pF | | Ю | | | | | | | | | High レベル入力電圧 | VDDIO = 3.3V ±10% | 1.7 | | | V | | 31/3 | Low レベル入力電圧 | VDDIO = 3.3V ±10% | | | 8.0 | V | | 3V3 | High レベル出力電圧 | I <sub>OH</sub> = -2mA、VDDIO = 3.3V ±10% | 2.4 | | | V | | | Low レベル出力電圧 | I <sub>OL</sub> = 2mA, VDDIO = 3.3V ±10% | | | 0.8 | V | # 8.5 電気的特性 (continued) 自由気流での動作温度範囲内、VDDA3V3 = 3V3 (特に記述のない限り)(1) | | パラメータ | テスト条件 | 最小値 | 代表值 | 最大値 | 単位 | |---------------------|------------------------------------|-----------------------------------------------------|-----------------|------|-----------------|----| | | High レベル入力電圧 | VDDIO = 1.8V ±10% | 0.65 x<br>VDDIO | | | V | | 1V8 | Low レベル入力電圧 | VDDIO = 1.8V ±10% | | | 0.35 x<br>VDDIO | V | | | High レベル出力電圧 | I <sub>OH</sub> = -2mA、VDDIO = 1.8V ±10% | VDDIO -<br>0.45 | | | V | | | Low レベル出力電圧 | I <sub>OL</sub> = 2mA、VDDIO = 1.8V ±10% | | | 0.45 | V | | | lih (VIN = VCC) | $T_A = -40^{\circ}C \sim 85^{\circ}C$ , VIN = VDDIO | | | 15 | μA | | | lih (VIN = VCC) | $T_A = -40$ °C $\sim$ 105°C, VIN = VDDIO | | | 25 | μΑ | | | lil (VIN = GND) | $T_A = -40$ °C $\sim$ 85°C, VIN = GND | | | 15 | μΑ | | | lil (VIN = GND) | $T_A = -40$ °C $\sim 105$ °C, VIN = GND | | | 25 | μA | | | lozh | トライステート出力 High 電流 (-40~85℃) | -15 | | 15 | μΑ | | | lozh | トライステート出力 High 電流 (-40~105℃) | -25 | | 25 | μΑ | | | lozl | トライステート出力 Low 電流 (-40~85℃) | -15 | | 15 | μΑ | | | lozl | トライステート出力 Low 電流 (-40~105℃) | -25 | | 25 | μΑ | | | プルダウン抵抗値 | 内蔵プルダウン抵抗 | 7.5 | 10 | 12.5 | kΩ | | | プルアップ抵抗値 | 内蔵プルアップ抵抗 | 7.5 | 10 | 12.5 | kΩ | | C <sub>IN</sub> | XIの入力容量 | | | 1 | | pF | | C <sub>IN</sub> | 入力ピンの入力容量 | | | 5 | | pF | | C <sub>OUT</sub> | XO の出力容量 | 入力ピンの入力容量 | | 1 | | pF | | C <sub>OUT</sub> | 出力ピンの出力容量 | XO の出力容量 | | 5 | | pF | | | XI 入力発振器クロックのコモンモード<br>(VDDIO 1V8) | | | 0.9 | | V | | | XI 入力発振器クロックのコモンモード<br>(VDDIO 3V3) | | | 1.65 | | V | | R <sub>series</sub> | 内蔵 MAC 直列終端抵抗 | RX_D[3:0], RX_ER, RX_DV, RX_CLK, TX_CLK | | 50 | | Ω | <sup>(1)</sup> 製造試験、特性評価、設計によって保証されています。 <sup>(2)</sup> レジスタ 0x030E に 0x4A40 を書き込む必要があります。 ### 8.6 タイミング要件 | | パラメータ | 最小値 | 公称值 | 最大値 | 単位 | |----------|-------------------------------------------------------------------|------|------|------|----| | 起動タイミ | ング | | | | | | T1 | 電圧ランプ期間 (VDDIO の 0%~100%) | 0.5 | | 50 | ms | | T2, (2) | VDDA3V3 の後に VDDIO、または VDDIO の後に VDDA3V3 の順に供給 (5) | 0 | | 200 | ms | | T3 | 電圧ランプ期間 (VDDA3V3 の 0%~100%) | 0.5 | | 50 | ms | | T4 | POR リリース時間 / 電源投入から SMI レディまで:レジスタ・アクセスの MDC プリアンブルまでの、電源投入後安定化時間 | | | 50 | ms | | T5 | 電源投入から FLP まで | | 1500 | | ms | | | 電源立ち上げの前の VDDA3V3、VDDIO のペデスタル電圧 | | | 0.3 | V | | リセット・タ | イミング | , | | 1 | | | T1 | リセット・パルス幅:リセット可能な最小リセット・パルス幅 (デバウンシング・コンデンサなし) | 25 | | | μs | | T2 | リセットから SMI レディまで:レジスタ・アクセスの MDC プリアンブルまでの、リセット後安定化時間 | | | 2 | ms | | Т3 | リセットから FLP まで | | 1500 | | ms | | | リセットから 100M 信号まで (ストラップ・モード) | | 0.5 | | ms | | | リセットから RMII マスタ・クロックまで | | 0.2 | | ms | | 高速リンク | ・パルス・タイミング | | | ' | | | T1 | クロック・パルスからクロック・パルスまでの期間 | 111 | 125 | 139 | μs | | T2 | クロック・パルスからデータ・パルスまでの期間 | 55.5 | 62.5 | 69.5 | μs | | Т3 | クロック / データのパルス幅 | | 104 | | ns | | T4 | FLP バーストから FLP バーストまでの期間 | 8 | 16 | 24 | ms | | T5 | FLPバースト幅 | | 2 | | ms | | | バースト内のパルス幅 | 17 | | 33 | | | リンク・アッ | プ・タイミング | | | | | | | ストラップを使って有効化された高速リンク・ドロップ、150m ケーブル | | | 10 | μs | | | モード 1 (信号 / エネルギー喪失表示) を使用した高速リンク・ドロップ時間 | | | 10 | μs | | | モード 2 (低 SNR スレッショルド) を使用した高速リンク・ドロップ時間 | | | 10 | μs | | | モード 3 (MLT3 エラー数) を使用した高速リンク・ドロップ時間 (4) | | | 10 | μs | | | モード 4 (RX エラー数) を使用した高速リンク・ドロップ時間 | | | 10 | μs | | | モード 5 (デスクランブラ・リンク・ドロップ) を使用した高速リンク・ドロップ時間 (4) | | | 11 | μs | | 100M EE | E のタイミング | | | • | | | | スリープ時間 | | 210 | | μs | | | 静穏時間 | | 20 | | ms | | | ウェーク時間 (Tw_sys_tx) | | 36 | | μs | | | リフレッシュ時間 | | 200 | | μs | | 100M MII | 受信タイミング | | | | | | T1 | RX_CLK High / Low 時間 | 16 | 20 | 24 | ns | | T2 | RX_CLK 立ち上がりからの RX_D[3:0]、RX_ER、RX_DV の遅延 | 10 | | 30 | ns | | 100m MII | 送信タイミング | | | | | | T1 | TX_CLK High / Low 時間 | 16 | 20 | 24 | ns | | T2 | TX_CLK までの TX_D[3:0]、TX_ER、TX_EN のセットアップ | 10 | | | ns | | T3 | TX_CLK からの TX_D[3:0]、TX_ER、TX_EN のホールド | 0 | | | ns | | 10m MII | 受信タイミング | | | l | | # 8.6 タイミング要件 (continued) (1) | | パラメータ | 最小値 | 公称值 | 最大値 | 単位 | |--------|-----------------------------------------------|------|-----|------|--------| | T1 | RX_CLK High / Low 時間 <sup>(3)</sup> | 160 | 200 | 240 | ns | | T2 | RX_CLK 立ち上がりからの RX_D[3:0]、RX_ER、RX_DV の遅延 (3) | 100 | | 300 | ns | | 10M MI | 送信タイミング | • | | | | | T1 | TX_CLK High / Low 時間 | 190 | 200 | 210 | ns | | T2 | TX_CLK までの TX_D[3:0]、TX_ER、TX_EN のセットアップ | 25 | | | ns | | Т3 | TX_CLK からの TX_D[3:0]、TX_ER、TX_EN のホールド | 0 | | | ns | | 100M F | RMII マスタ・タイミング | | | ' | | | | RMII マスタ・クロック周期 | | 20 | | ns | | | RMII マスタ・クロック・デューティ・サイクル | 35 | | 65 | % | | 100M F | RMII・タイミング | | | | | | T2 | 基準クロックの立ち上がりまでの TX_D[1:0]、TX_ER、TX_EN のセットアップ | 4 | | | ns | | T3 | 基準クロックの立ち上がりからの TX_D[1:0]、TX_ER、TX_EN のホールド | 2 | | | ns | | T4 | 基準クロックの立ち上がりからの RX_D[1:0]、RX_ER、CRS_DV の遅延 | 4 | | 14 | ns | | SMI タイ | | l | | | | | T1 | MDC から MDIO (出力) までの遅延時間 | 0 | | 13 | ns | | T2 | MDC に対する MDIO (入力) のセットアップ時間 | 10 | | | ns | | T3 | MDC に対する MDIO (入力) のホールド時間 | 10 | | | ns | | T4 | MDC 周波数 | | 2.5 | 24 | MHz | | 出力クロ | ュック・タイミング (50M RMII マスタ・クロック) | | | | | | | 周波数 (PPM) | | | 50 | ppm | | | ジッター (長期 500 サイクル) | | | 450 | ps | | | 立ち上がり/立ち下がり時間 | | | 5 | ns | | | デューティ・サイクル | 40 | | 60 | % | | 出力クロ | ロック・タイミング (25M クロック出力) | | | | | | | 周波数 (PPM) | | | 50 | ppm | | | デューティ・サイクル | 35 | | 65 | % | | | 立ち上がり時間 | | | 4000 | ps | | | 立ち下がり時間 | | | 5000 | ps | | | ジッター (長期:500 サイクル) | | | 300 | ps | | | ジッター (短期) | | | 250 | ps | | | 周波数 | | 25 | | MHz | | 25MHz | 入力クロック許容觀差 | | | 1 | | | | 周波数許容誤差 | -100 | | 100 | ppm | | | 立ち上がり/立ち下がり時間 | | | 5 | ns | | | ジッター耐性 (RMS) | | | 50 | ps | | | 1kHz での入力位相ノイズ | | | -98 | dBc/Hz | | | 10kHz での入力位相ノイズ | | | -113 | dBc/Hz | | | 100kHz での入力位相/イズ | | | -113 | dBc/Hz | | | 1MHz での入力位相ノイズ | | | -113 | dBc/Hz | | | 10MHz での入力位相ノイズ | | | -113 | dBc/Hz | | | デューティ・サイクル | 40 | | | % | # 8.6 タイミング要件 (continued) (1) | | パラメータ | 最小値 | 公称值 | 最大値 | 単位 | |-----|--------------------------------------------------------------------------------------------------------------------------|------|-----|------|--------| | | 周波数許容誤差 | -100 | | 100 | ppm | | | 立ち上がり/立ち下がり時間 | | | 5 | ns | | | ジッター耐性 (RMS) | | | 50 | ps | | | ジッター耐性:位相ノイズから算出された長期ジッタ (100,000 サイクル) | | | | ps | | | 1kHz での入力位相ノイズ | | | -87 | dBc/Hz | | | 10kHz での入力位相ノイズ | | | -107 | dBc/Hz | | | 100kHz での入力位相ノイズ | | | -107 | dBc/Hz | | | 1MHz での入力位相ノイズ | | | -107 | dBc/Hz | | | <b>10MHz</b> での入力位相ノイズ | | | -107 | dBc/Hz | | | デューティ・サイクル | 40 | | 60 | % | | イテン | シ・タイミング | | | ' | | | | MII 100M Tx (MII から MDI まで):TX_CLK の立ち上がりエッジ (TX_EN アサート時) から MDI の SSD シンボルまで、高速 RX_DV 有効、100m ケーブル | 38 | | 40 | ns | | | MII 100 Rx (MDI から MII まで):MDI の SSD シンボルから RX_CLK の立ち上がりエッジ (RX_DV アサート時) まで、高速 RX_DV 有効、100m ケーブル | 166 | | 170 | ns | | | MII 10M Tx (MII から MDI まで): TX_CLK の立ち上がりエッジ (TX_EN アサート時) から MDI の SSD シンボルまで | | | 540 | ns | | | RMII スレーブ 100M Tx (RMII から MDI まで): RMII スレーブの XI クロックの立ち上がりエッジ (TX_EN アサート時) から MDI の SSD シンボルまで、高速RX_DV 有効、100m ケーブル | 88 | | 96 | ns | | | RMII マスタ 100M Tx (RMII から MDI まで): RMII マスタのクロックの立ち上がりエッジ (TX_EN アサート時) から MDI の SSD シンボルまで、高速 RX_DV 有効、100m ケーブル | 88 | | 96 | ns | | | RMII スレーブ 10M Tx (RMII から MDI まで):RMII スレーブの XI クロックの立ち上がりエッジ (TX_EN アサート時) から MDI の SSD シンボルまで | | | 1360 | ns | | | RMII マスタ 10M Tx (RMII から MDI まで):RMII マスタのクロックの立ち上がりエッジ (TX_EN アサート時) から MDI の SSD シンボルまで | | | 1360 | ns | | | MII 10M Rx (MDI から MII まで): MDI の SSD シンボルから RX_CLK の立ち上がりエッジ (RX_DV アサート時) まで、高速 RX_DV 有効、100m ケーブル | | | 1640 | ns | | | RMII スレーブ 100M Rx (MDI から RMII まで): MDI の SSD シンボルから RMII スレーブの XI クロックの立ち上がりエッジ (CRS_DV アサート時) まで、高速 RX_DV 有効、100m ケーブル | 268 | | 288 | ns | | | RMII マスタ 100M Rx (MDI から RMII まで):MDI の SSD シンボルから RMII マスタのマスタ・クロックの立ち上がりエッジ (CRS_DV アサート時) まで | 252 | | 270 | ns | | | RMII スレーブ 10M (MDI から RMII まで): MDI の SSD シンボルから RMII スレーブの XI クロックの立ち上がりエッジ (CRS_DV アサート時) まで (10M) | 2110 | | 2152 | ns | | | RMII マスタ 10M (MDI から RMII まで):MDI の SSD シンボルから RMII マスタ のマスタ・クロックの立ち上がりエッジ (CRS_DV アサート時) まで (10M) | 2110 | | 2152 | ns | | | MII:XIとTXCLKの間の位相差(複数回のリセット、パワー・サイクルを挟んで) | 0 | 2 | 4 | ns | - (1) 製造試験、特性評価、設計によって保証されています。 - (2) 電源の立ち上げ開始時にクロックが利用可能である必要があります。クロックが遅れた場合、POR 完了後に追加の RESET\_N が必要です。リセットは、クロック安定化および POR 完了の 100µs 以降に開始できます。 - (3) データの先頭ニブルを受信している間に、PHY はローカル・クロックから再生クロックにソースを切り替えます。それは、RX\_CLK のストレッチングと、RX\_CLK から RX\_DV までの遅延とを引き起こします。 - (4) MLT3 とデスクランブラの高速リンク・ドロップには、追加の設定が必要です。「特長」のセクションを参照してください。 - (5) VDDIO 電源と AVDD 電源は、同時に立ち上げることも、どちらかの立ち上げを (遅延の最大値まで) 遅らせることもできます。 ### **8.7 Timing Diagrams** 図 8-1. Power-Up Timing (Power Sequencing) 図 8-7. 100-M MII Receive Timing 図 8-8. 10-M MII Transmit Timing 図 8-9. 10-M MII Receive Timing 図 8-10. Fast Link Pulse Timing 図 8-11. 100BASE-TX Transmit Latency Timing 図 8-12. 100BASE-TX Receive Latency Timing ### 8.8 Typical Characteristics ## 9 Detailed Description ### 9.1 Overview The DP83826 is a single-port physical layer transceiver compliant to IEEE802.3 10BASE-Te and 100BASE-TX standards. The DP83826 is designed to meet stringent Industrial fieldbus applications' needs and offers very low latency, deterministic variation in latency (across reset, power cycle), fixed phase between XI and TX\_CLK, low power, and configuration using hardware bootstraps to achieve fast link up. The device supports the standard MII and RMII (Master mode and Slave mode) for direct connection to the media access controller (MAC). Its dedicated CLKOUT pin can be used to clock other modules on the system. In addition, the PWRDN pin controls the DP83826 link up from power-on-reset (POR) and helps with design of asynchronous power-up of the DP83826 and host system-on-a-chip (SoC) or field-programmable-gate-array (FPGA) controller. The device operates from a single 3.3-V power supply and has an integrated LDO to provide voltage rails needed for internal blocks. The device allows I/O voltage interfaces of 3.3 V or 1.8 V, which in turn enables the DP83826 to operate as a single-supply PHY. Automatic supply configuration within the DP83826 allows for any combination of VDDIO supply without the need for additional configuration settings. The DP83826 uses mixed-signal processing to perform equalization, data recovery, and error correction to achieve robust operation over a CAT5e twisted-pair cable length greater than 150 meters. DP83826 offers two modes selectable during the power-up sequence using hardware bootstraps. - BASIC mode - ENHANCED mode BASIC mode provides all the features required for standard Ethernet applications, using a common pinout configuration used in many of today's applications. This makes it easy to evaluate and test the product on existing platforms. The integrated MAC and MDI terminations streamline the design of boards when using the DP83826. All the required clock outputs are generated from a single PLL with a 25-MHz external crystal or oscillator input. 注 For a step-by-step approach on using the DP83826 BASIC mode in existing systems that use a common standard Ethernet pinout, please refer to SNLA338. ENHANCED mode includes all the modes of operation described in BASIC Mode, however, the change in pins enable additional features. This makes it easy to use the DP83826 in ENHANCED Mode for Ethernet fieldbus applications in addition to the standard Ethernet applications. The feature includes: - Dedicated Reference Clock Output: CLKOUT (pin 31) can be used to synchronize the whole system resulting in lower latency (reduced FIFO on MAC). This clock is enabled at POR and remains available across the reset. It also reduces the need for a dedicated clock for other PHYs and the host SoC/FPGA on the board. - Dedicated HW Strap to use Force Mode, MDI or MDIX for fast link-up from POR and Reset. - IEEE Power Down Pin: PWRDN (pin 21) helps asynchronous power-up of the DP83826 and host SoC/FPGA control, and can still manage the DP83826 link-up through this dedicated pin. - PHY address hardware bootstraps on non MAC interface pins to improve Signal Integrity on MII and RMII MAC interface pins. For pin maps of both modes, refer to section セクション 6and セクション 7. To configure the hardware bootstraps for both modes, refer to sections セクション 9.4.1.1 and セクション 9.4.1.2. ### 9.2 Functional Block Diagram #### 9.3 Feature Description ### 9.3.1 Auto-Negotiation (Speed/Duplex Selection) Auto-Negotiation provides a mechanism for exchanging configuration information between the two ends of a link segment. This mechanism is implemented by exchanging fast link pulses (FLP). FLPs are burst pulses that provide the information used to communicate the abilities between two devices at each end of a link segment. The DP83826 supports 100BASE-TX and 10BASE-Te modes of operation for auto-negotiation. Auto-negotiation ensures that the highest common speed is selected based on the advertised abilities of the link partner and the local device. Auto-negotiation can be enabled or disabled in hardware, using the bootstrap, or by register configuration, using bit[12] in the BASIC mode Control Register (BMCR, address 0x0000). For further details regarding auto-negotiation, refer to Clause 28 of the IEEE 802.3 specification. #### 9.3.2 Auto-MDIX Resolution The DP83826 can determine if a "straight" or "crossover" cable is used to connect to the link partner. It can automatically re-assign to Td (MDI) channel and Rd (MDIX) channel to establish link with the link partner. Auto-MDIX resolution precedes the actual Auto-Negotiation process that involves exchange of FLPs to advertise capabilities. Automatic MDI/MDIX is described in IEEE 802.3 Clause 40, section 40.8.2. It is not a required implementation for 10BASE-Te and 100BASE-TX. Auto-MDIX can also be used when operating the PHY in Force Mode. Auto-MDIX can be enabled or disabled in hardware, using the hardware bootstrap, or by register configuration, using bit[15] of the PHY Control Register (PHYCR, address 0x0019). When Auto-MDIX is disabled, the PMA is forced to either MDI ("straight") or MDIX ("crossover"). Manual configuration of MDI or MDIX can also be accomplished using register configuration, using bit[14] of the PHYCR or hardware bootstraps in ENHANCED mode. #### 9.3.3 Energy Efficient Ethernet #### 9.3.3.1 EEE Overview Energy Efficient Ethernet (EEE), defined by IEEE 802.3az, is a capability integrated into Layer 1 (Physical Layer) and Layer 2 (Data Link Layer) to operate in Low Power Idle (LPI) mode. In LPI mode, power is saved during periods of low packet utilization. EEE defines the protocol to enter and exit LPI mode without dropping the link or corrupting packets. The DP83826 EEE supports 100-Mbps and 10-Mbps speeds. It is supported for both MII and RMII MAC interface. In 10BASE-Te operation, EEE operates with a reduced transmit amplitude that is fully interoperable with a 10BASE-T PHY. EEE must be enabled through register programming. The steps below describe how to configure the DP83826 for EEE through the MDC/MDIO interface. | Register Address | Data | |------------------|------| | 001F | 8000 | | 203C | 0002 | | 04D1 | 008B | | 04D3 | 4F12 | | 04DF | 0180 | | 033E | A681 | | 033F | 0003 | | 0123 | 0800 | | 031B | 8848 | | 0466 | FE00 | | 04CF | 261D | | 0416 | 1F30 | | 04F5 | 2864 | | 04E0 | FFF2 | | 031F | FE36 | | 0308 | 0000 | | 04F4 | 0800 | | 0000 | 3300 | ### 9.3.3.2 EEE Negotiation EEE is advertised during auto-negotiation. Auto-Negotiation is performed at power up, on management command, after link failure, or due to user intervention. EEE is supported if and only if both link partners advertise EEE capabilities. If EEE is not supported, all EEE functions are disabled and the MAC should not assert LPI. To advertise EEE capabilities, the PHY needs to exchange an additional formatted next page and unformatted next page in sequence. EEE Negotiation can be activated using Register Access. IEEE 802.3az defines MMD3 and MMD7 as the locations for EEE control and status registers. The MMD3 registers 0x1014, 0x1001, 0x1016, and MMD7 registers 0x203C and 0x203D contain all the required controls and status indications for operating EEE. The Energy Efficient Ethernet Configuration Register #3 (EEECFG3, address 0x04D1) contains controls for EEE configuration bypass. By default, EEE capabilities are bypassed. To advertise EEE based on MMD3 and MMD7 registers, EEE capabilities bypass needs to be disabled (0x04D1.0 = 1, 0x04D1.3 = 1) and EEE Advertisement shall be enabled $(MMD7\ 0x203C.1 = 1)$ . #### 9.3.4 EEE for Legacy MACs Not Supporting 802.3az The device can be configured to initiate LPI signaling (Idle and Refresh) through register programming as well. This feature enables the system to perform EEE even when the MAC used is not supporting EEE. In this mode, responsibility of enabling and disabling LPI signaling lies on the Host Controller Application. While the \*DP83826\* is in LPI signaling mode, the application moves the DP83826 into active mode before sending any data over the MAC interface. The DP83826 does not have buffering capability to store the data while in LPI signaling mode. To enable EEE through register configuration, the following registers must be configured: - 1. Enable EEE capabilities by writing 0x04D1.0 = 1, 0x04D1.3 = 1 - 2. Advertise EEE capabilities during auto-negotiation by writing (MMD7 0x203C.1 = 1) - 3. Renegotiate the link by writing 0x0000.9 = 1 - 4. Forced Tx LPI idles by writing 0x04D1.12 = 1 - 5. Write 0x04D1.12 = 0 to stop transmitting LPI Idles #### 9.3.5 Wake-on-LAN Packet Detection Wake-on-LAN (WoL) provides a mechanism to detect specific frames and notify the connected controller through either register status change, GPIO indication, or an interrupt flag. The WoL feature within the DP83826 device allows for connected devices residing above the Physical Layer to remain in a low power state until frames with the qualifying credentials are detected. This device supports WoL Magic Packet™ frame type. When a qualifying WoL frame is received, the device WoL logic circuit generates a user-defined event (either pulses or level change) through the GPIO pins or a status interrupt flag to inform a connected controller that a wake event has occurred. The device includes a cycle redundancy check (CRC) gate to prevent invalid packets from triggering a wake-up event. The Wake-on-LAN feature includes: - Identification of WoL frames in all supported speeds (100BASE-TX and 10BASE-Te) - Wake-up interrupt generation upon reception of a WoL frame - CRC error checking of WoL frames to prevent interrupt generation from invalid frames - · Magic Packet technology with SecureOn password protection #### 9.3.5.1 Magic Packet Structure When configured for Magic Packet detection, the DP83826 scans all incoming frames addressed to the node for a specific data sequence. This sequence identifies the frame as a Magic Packet frame. A Magic Packet frame must also meet the basic requirements for the LAN technology chosen, such as SOURCE ADDRESS, DESTINATION ADDRESS (which may be the receiving station's IEEE address or a BROADCAST ADDRESS), and CRC. The specific Magic Packet sequence consists of 16 duplications of the MAC address of this node, with no breaks or interruptions, followed by Secure-ON password if security is enabled. This sequence can be located anywhere within the packet, but must be preceded by a synchronization stream. The synchronization stream is defined as 6 bytes of 0xFF. 図 9-1. Magic Packet Structure ### 9.3.5.2 Magic Packet Example The following is an example Magic Packet for a Destination Address of 11h 22h 33h 44h 55h 66h and a SecureOn password 2Ah 2Bh 2Ch 2Dh 2Eh 2Fh: #### 9.3.5.3 Wake-on-LAN Configuration and Status Wake-on-LAN functionality is configured through the Receive Configuration Register (RXFCFG, address 0x04A0). Wake-on-LAN status is reported in the Receiver Status Register (RXFS, address 0x04A1). The Wake-on-LAN interrupt flag configuration and status is located in the MII Interrupt Status Register #2 (MISR2, address 0x0013). #### 9.3.6 Low Power Modes The DP83826 device supports three low power modes. This section discusses the principles behind these low power modes and configuration to enable them. #### 9.3.6.1 Active Sleep Active sleep mode reduces power consumption when no link partner is connected. The feature can be enabled during initialization of the PHY by writing the correct bit to the PHYSCR register. The feature can be verified by reading the BISCR register. Once Active Sleep in enabled and when the PHY does not detect a cable connection, the PHY automatically enters active sleep mode. When the device enters this mode, all internal circuitry shuts down except for the SMI circuitry and energy detection circuitry on the TD± and RD± pins. In active sleep mode, the device transmits normal link pulses (NLP) every 1.4 seconds to check for the presence of a link partner. When a link partner is detected, the PHY automatically switches back to Normal mode, powering the rest of the internal circuitry. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated The device enables active sleep mode by setting bits[14:12] = 0b110 in the PHY Specific Control Register (PHYSCR, address 0x0011). #### 9.3.6.2 IEEE Power-Down IEEE power-down switch disables all PHY circuitry except the SMI and internal clock circuitry. IEEE power-down switch can be activated by either register access or through the INTR/PWRDN pin when the pin is configured for power-down function. To enable IEEE power-down switch through the INTR/PWRDN pin, the pin must be driven LOW to ground. To enable IEEE power-down switch through the SMI, set bit[11] = 1 in the BASIC mode Control Register (BMCR, address 0x0000). #### 9.3.6.3 Deep Power Down State A Deep Power Down state (DPD) disables all PHY circuitry except the SMI. In this mode, the device disables the PHY PLL to further reduce power consumption. The device uses this sequence to enter DPD state. - 1. Enable DPD state (0x0428.2 = 1) - 2. Enable IEEE power-down state (pin or 0x0000.11 = 1) #### 9.3.7 RMII Repeater Mode The DP83826 device provides the option to enable RMII back-to-back repeater mode functionality to extend cable reach. Two DP83826 devices can be connected in RMII repeater mode without need of any external configuration. It provides a hardware strap to configure the CRS\_DV pin of RMII interface to RX\_DV pin for back-to-back operation. $\boxtimes$ 9-2 and $\boxtimes$ 9-3 show the RMII pin connections that enables the device to operate in repeater mode. 図 9-2. RMII Repeater Mode: Master-Slave 図 9-3. RMII Repeater Mode: Slave-Slave #### 9.3.8 Clock Output The device has several clock output configuration options. An external crystal or CMOS-level oscillator provides the stimulus for the internal PHY reference clock. The local reference clock acts as the central source for all clocking within the device. Clock output options supported by the device include: - MAC IF clock - XI clock - · Free-running clock - Recovered clock MAC IF clock operates at the same rate as the MAC interface selected. For RMII operation, MAC IF Clock frequency is 50 MHz. XI clock is a pass-through option, which allows for the XI pin clock to be passed to a GPIO pin. Note that the clock is buffered prior to transmission out of the GPIOs, and output clock amplitude is at the selected VDDIO level. This clock is available on CLK\_OUT/LED1 pin by default after POR release (Refer to T4 in Power-Up Timing). The Free-running clock is an internally generated 125-MHz free-running clock generated by the PLL. The free-running clock is suitable for asynchronous data transmission applications. The recovered clock is a 125-MHz recovered clock that is recovered from the connected link partner. The PHY recovers the clock from the data received (transmitted from the link partner). All clock configuration options are enabled using the LED GPIO configuration registers. CLKOUT can be disabled by configuring this pin as an input pin via register configuration, register 0x304[2:0]. #### 9.3.9 Media Independent Interface (MII) The media-independent interface (MII) is a synchronous 4-bit wide nibble data interface that connects the PHY to the MAC. The MII is fully compliant with IEEE 802.3-2002 clause 22. The MII signals are summarized below: 表 9-1. MII Signals | FUNCTION | PINS | |------------------------------|-----------| | Data Signals | TX_D[3:0] | | | RX_D[3:0] | | Transmit and Descine Cinnals | TX_EN | | Transmit and Receive Signals | RX_DV | | Line-Status Signals | CRS | | Line-Status Signals | COL | | Error Signals | RX_ER | 図 9-4. MII Signaling Additionally, the MII interface includes the carrier sense signal (CRS), as well as a collision detect signal (COL). The CRS signal asserts to indicate the reception or transmission of data. The COL signal asserts as an indication of a collision which can occur during half-duplex mode when both transmit and receive operations occur simultaneously. #### 9.3.10 Reduced Media Independent Interface (RMII) The DP83826 incorporates the reduced media-independent interface (RMII) as specified in the RMII specification v1.2. The purpose of this interface is to provide a reduced pin count alternative to the IEEE 802.3 MII as specified in Clause 22. Architecturally, the RMII specification provides an additional reconciliation layer on either side of the MII, but can be implemented in the absence of an MII. The DP83826 offers two types of RMII operations: RMII Slave and RMII Master. In RMII Master operation, the DP83826 operates from either a 25-MHz CMOS-level oscillator connected to XI pin, a 25-MHz crystal connected across XI and XO pins. A 50-MHz output clock referenced from DP83826 can be connected to the MAC. In RMII Slave operation, the DP83826 operates from a 50-MHz CMOS-level oscillator connected to the XI pin and shares the same clock as the MAC. Alternatively, in RMII slave mode, the PHY can operate from a 50-MHz clock provided by the Host MAC The RMII specification has the following characteristics: - · Supports 100BASE-TX and 10BASE-Te - Single clock reference sourced from the MAC to PHY (or from an external source) - Provides independent 2-bit wide transmit and receive data paths - Uses CMOS signal levels, the same levels as the MII interface In this mode, data transfers are 2 bits for every clock cycle using the internal 50-MHz reference clock for both transmit and receive paths. The RMII signals are summarized below: 表 9-2. RMII Signals | FUNCTION | PINS | |-------------------------|-----------| | Receive data lines | TX_D[1:0] | | Transmit data lines | RX_D[1:0] | | Receive control signal | TX_EN | | Transmit control signal | CRS_DV | 図 9-5. RMII Slave Signaling 図 9-6. RMII Master Signaling Data on TX\_D[1:0] are latched at the PHY with reference to the 50 MHz-clock in RMII master mode and slave mode. Data on RX\_D[1:0] is provided in reference to 50-MHz clock. In addition, CRX\_DV can be configured as RX\_DV signal. It allows a simpler method of recovering receive data without the need to separate RX\_DV from the CRS\_DV indication. #### 9.3.11 Serial Management Interface The Serial Management Interface provides access to the DP83826 internal register space for status information and configuration. The SMI is compatible with IEEE 802.3 clause 22. The implemented register set consists of the registers required by the IEEE 802.3 plus several others to provide additional visibility and controllability of the DP83826. The SMI includes the management clock (MDC) and the management input/output data pin (MDIO). MDC is sourced by the external management entity, also called Station (STA), and can run at a maximum clock rate of 24 MHz. MDC is not expected to be continuous, and can be turned off by the external management entity when the bus is idle. MDIO is sourced by the external management entity and by the PHY. The data on the MDIO pin is latched on the rising edge of the MDC. MDIO pin requires a pullup resistor (2.2 K $\Omega$ or 1.5 K $\Omega$ are widely used values), which pulls MDIO high during IDLE and turnaround. Up to 8 PHYs can share a common SMI bus. To distinguish between the PHYs, during power up or hardware reset, the DP83826 latches the Phy Address[2:0] configuration pins to determine its address. The management entity must not start an SMI transaction in the first cycle after power up or hardware reset. To maintain valid operation, the SMI bus must remain inactive at least until 50ms after power-up and at least until 2ms after reset is de-asserted (Refer to T4 in Power-up Timing and T2 in Reset Timing). In normal MDIO transactions, the register address is taken directly from the management-frame reg\_addr field, thus allowing direct access to 32 16-bit registers (including those defined in IEEE 802.3 and vendor specific). The data field is used for both reading and writing. The Start code is indicated by a <01> pattern. This pattern makes sure that the MDIO line transitions from the default idle line state. Turnaround is defined as an idle bit time inserted between the Register Address field and the Data field. To avoid contention during a read transaction, no device may actively drive the MDIO signal during the first bit of turnaround. The addressed DP83826 drives the MDIO with a zero for the second bit of turnaround and follows this with the required data. For write transactions, the station-management entity writes data to the addressed DP83826, thus eliminating the requirement for MDIO Turnaround. The turnaround time is filled by the management entity by inserting <10>. ### 表 9-3. SMI Protocol | SMI PROTOCOL | <idle><start><op code=""><phy address=""><reg addr=""><turnaround><data><idle></idle></data></turnaround></reg></phy></op></start></idle> | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------| | Read Operation | <idle>&lt;01&gt;&lt;10&gt;<aaaaa><rrrrr><z0><xxxx td="" xx<="" xxxx=""></xxxx></z0></rrrrr></aaaaa></idle> | | Write Operation | <idle>&lt;01&gt;&lt;01&gt;<aaaaa><rrrrr>&lt;10&gt;<xxxx td="" xxxx="" xxxx<=""></xxxx></rrrrr></aaaaa></idle> | ## 9.3.11.1 Extended Register Space Access The DP83826 SMI function supports read and write access to the extended register set using the Register Control Register (REGCR, address 0x000D), the Data Register (ADDAR, address 0x000E), and the MDIO Manageable Device (MMD) indirect method defined in IEEE 802.3ah draft for Clause 22 for accessing the extended register set. The standard register set, MDIO registers 0 to 31, is accessed using the normal direct-MDIO access or the indirect method, except for register REGCR and register ADDAR, which are accessed only using the normal MDIO transaction. The SMI function ignores indirect access to these registers. REGCR is the MMD access control. In general, register REGCR[4:0] is the device address DEVAD that directs any accesses of the ADDAR register to the appropriate MMD. The DP83826 supports three MMD device addresses: - 1. The Vendor-Specific device address DEVAD[4:0] = 11111 is used for general MMD register accesses. - 2. DEVAD[4:0] = 00011 is used for Energy Efficient Ethernet MMD register accesses. Register names for registers accessible at this device address are preceded by MMD3. - 3. DEVAD[4:0] = 00111 is used for Energy Efficient Ethernet MMD registers accesses. Register names for registers accessible at this device address are preceded by MMD7. All accesses through register REGCR and ADDAR must use the correct DEVAD. Transactions with other DEVAD are ignored. REGCR[15:14] holds the access function: address (00), data with no post increment (01). - ADDAR is the address/data MMD register. ADDAR is used in conjunction with REGCR to provide the access to the extended register set. If register REGCR[15:14] is (00), then ADDAR holds the address of the extended address space register. Otherwise, ADDAR holds the data as indicated by the contents of its address register. When REGCR[15:14] is set to (00), accesses to register ADDAR modify the extended register set address register. This address register must always be initialized in order to access any of the registers within the extended register set. - When REGCR[15:14] is set to (01), accesses to register ADDAR access the register within the extended register set selected by the value in the address register. The following sections describe how to perform operations on the extended register set using register REGCR and ADDAR. The descriptions use the device address for general MMD register accesses (DEVAD[4:0] = 11111). For register accesses to the MMD3 or MMD7 registers the corresponding device address would be used. ### 9.3.11.2 Write Address Operation To set the address register: - Write the value 0x001F (address function field = 00, DEVAD = 31) to register REGCR. - 2. Write the register address to register ADDAR. Subsequent writes to register ADDAR (step 2) continue to write the address register. ### 9.3.11.3 Read Address Operation To read the address register: - 1. Write the value 0x001F (address function field = 00, DEVAD = 31) to register REGCR. - 2. Read the register address from register ADDAR. Subsequent reads to register ADDAR (step 2) continue to read the address register. ## 9.3.11.4 Write (No Post Increment) Operation To write a register in the extended register set: - Write the value 0x001F (address function field = 00, DEVAD = 31) to register REGCR. - 2. Write the desired register address to register ADDAR. - 3. Write the value 0x401F (data, no post increment function field = 01, DEVAD = 31) to register REGCR. - 4. Write the content of the desired extended register set to register ADDAR. Subsequent writes to register ADDAR (step 4) continue to rewrite the register selected by the value in the address register. 注 Steps (1) and (2) can be skipped if the address register was previously configured. ## 9.3.11.5 Read (No Post Increment) Operation To read a register in the extended register set: - 1. Write the value 0x001F (address function field = 00, DEVAD = 31) to register REGCR. - 2. Write the desired register address to register ADDAR. - 3. Write the value 0x401F (data, no post increment function field = 01, DEVAD = 31) to register REGCR. - 4. Read the content of the desired extended register set in register ADDAR. Subsequent reads to register ADDAR (step 4) results in the output of the register set in step 3. 注 Steps (1) and (2) can be skipped if the address register was previously configured. ## 9.3.11.6 Example Write Operation (No Post Increment) This example demonstrates a write operation with no post increment. In this example, the MAC impedance is adjusted to $99.25~\Omega$ using the IO MUX GPIO Control Register (IOCTRL, address 0x0461). - 1. Write the value 0x001F to register 0x000D. - 2. Write the value 0x0461 to register 0x000E (sets desired register to the IOCTRL). - 3. Write the value 0x401F to register 0x000D. - 4. Write the value 0x0400 to register 0x000E (sets MAC impedance to 99.25 $\Omega$ ). Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 9.3.12 100BASE-TX ### 9.3.12.1 100BASE-TX Transmitter The 100BASE-TX transmitter consists of several functional blocks which convert synchronous 4-bit nibble data, as provided by the MII, to a scrambled MLT-3 125-Mbps serial data stream on the MDI. 4B5B encoding and decoding is detailed in 表 9-4 below. The transmitter section consists of the following functional blocks: - 1. Code-Group Encoder and Injection Block - 2. Scrambler Block with Bypass Option - 3. NRZ to NRZI Encoder Block - 4. Binary to MLT-3 Converter / Common Driver Block The bypass option for the functional blocks within the 100BASE-TX transmitter provides flexibility for applications where data conversion is not always required. The DP83826 implements the 100BASE-TX transmit state machine diagram as specified in the IEEE 802.3 Standard, Clause 24. # 表 9-4. 4B5B Code-Group Encoding / Decoding | NAME | PCS 5B CODE-GROUP | | | |---------------------------|-------------------|-------------------------------|--| | | PCS 5B CODE-GROUP | MII 4B NIBBLE CODE | | | DATA CODES | | 0000 | | | 0 | 11110 | 0000 | | | 1 | 01001 | 0001 | | | 2 | 10100 | 0010 | | | 3 | 10101 | 0011 | | | 4 | 01010 | 0100 | | | 5 | 01011 | 0101 | | | 6 | 01110 | 0110 | | | 7 | 01111 | 0111 | | | 8 | 10010 | 1000 | | | 9 | 10011 | 1001 | | | А | 10110 | 1010 | | | В | 10111 | 1011 | | | С | 11010 | 1100 | | | D | 11011 | 1101 | | | E | 11100 | 1110 | | | F | 11101 | 1111 | | | IDLE AND CONTROL CODES(1) | | | | | Н | 00100 | HALT code-group - Error code | | | I | 11111 | Inter-Packet IDLE - 0000 | | | J | 11000 | First Start of Packet - 0101 | | | K | 10001 | Second Start of Packet - 0101 | | | Т | 01101 | First End of Packet - 0000 | | | R | 00111 | Second End of Packet - 0000 | | | Р | 00000 | EEE LPI - 0001 <sup>(2)</sup> | | | INVALID CODES | | 1 | | | V | 00001 | | | | V | 00010 | | | | V | 00011 | | | | V | 00101 | | | | V | 00110 | | | | V | 01000 | | | | V | 01100 | | | | V | 10000 | | | | V | 11001 | | | Control code-groups I, J, K, T and R in data fields are mapped as invalid codes, together with RX\_ER asserted. Energy Efficient Ethernet LPI must also have TX\_ER / RX\_ER asserted and TX\_EN / RX\_DV deasserted. ### 9.3.12.1.1 Code-Group Encoding and Injection The code-group encoder converts 4-bit (4B) nibble data generated by the MAC into 5-bit (5B) code-groups for transmission. This conversion is required to allow control data to be combined with packet data code-groups. Refer to 表 9-4 for 4B to 5B code-group mapping details. The code-group encoder substitutes the first 8 bits of the MAC preamble with a J/K code-group pair (11000 10001) upon transmission. The code-group encoder continues to replace subsequent 4B preamble and data nibbles with corresponding 5B code-groups. At the end of the transmit packet, upon the deassertion of transmit enable (TX\_EN) signal from the MAC, the code-group encoder injects the T/R code-group pair (01101 00111) indicating the end of the frame. After the T/R code-group pair, the code-group encoder continuously injects IDLEs into the transmit data stream until the next transmit packet is detected (reassertion of transmit enable). #### 9.3.12.1.2 Scrambler The scrambler is required to control the radiated emissions at the media connector and on the twisted-pair cable. By scrambling the data, the total energy launched onto the cable is randomly distributed over a wide frequency range. Without the scrambler, energy levels at the MDI and on the cable could peak beyond FCC limitations at frequencies related to repeating 5B sequences (that is, continuous transmission of IDLEs). The scrambler is configured as a closed loop linear feedback shift register (LFSR) with an 11-bit polynomial. The output of the closed loop LFSR is X-ORd with the serial NRZ data from the code-group encoder. The result is a scrambled data stream with sufficient randomization to decrease radiated emissions at certain frequencies by as much as 20 dB. #### 9.3.12.1.3 NRZ to NRZI Encoder After the transmit data stream has been serialized and scrambled, the data must be NRZI encoded in order to comply with the TP-PMD standard for 100BASE-TX transmission over Category-5 unshielded twisted pair cable. There is no ability to bypass this block within the DP83826. The NRZI data is sent to the 100-Mbps Driver. ### 9.3.12.1.4 Binary to MLT-3 Converter The binary to MLT-3 conversion is accomplished by converting the serial binary data stream output from the NRZI encoder into two binary data streams with alternately phased logic one events. These two binary streams are then fed to the twisted pair output driver which converts the voltage to current and alternately drives either side of the transmit transformer primary winding, resulting in a minimal current MLT-3 signal. The 100BASE-TX MLT-3 signal sourced by the PMD output pair common driver is slew rate controlled. This should be considered when selecting AC coupling magnetics to ensure TP-PMD standard compliant transition times (3 ns < $T_{RISE}$ (and $T_{FALL}$ ) < 5 ns). #### 9.3.12.2 100BASE-TX Receiver The 100BASE-TX receiver consists of several functional blocks which convert the scrambled MLT-3 125-Mbps serial data stream to synchronous to 4-bit data provided to the MII and 2-bit wide data to the RMII. The receive section consists of the following functional blocks: - · Input and BLW compensation - Signal detect - Digital adaptive equalization - MLT-3 to binary decoder - Clock recovery module - NRZI to NRZ decoder - Descrambler - Serial-to-parallel data conversion - Code-group alignment - 4B/5B decoder - Link integrity monitor Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback Bad SSD detection #### 9.3.13 10BASE-Te The 10BASE-Te transceiver module is IEEE 802.3 compliant. It includes the receiver, transmitter, collision detection, heartbeat, loopback, jabber, and link integrity functions, as defined in the standard. 注 When using the DP83826 for 10BASE-Te applications, configure VOD\_CFG3 (register address: 0x030E) to 0x4A40. # 9.3.13.1 Squelch Squelch is responsible for determining when valid data is present on the differential receive inputs. The squelch circuitry employs a combination of amplitude and timing measurements (as specified in the IEEE 802.3 10BASE-Te standard) to determine the validity of data on the twisted-pair inputs. The signal at the start of a packet is checked by the squelch, and any pulses not exceeding the squelch level (either positive or negative, depending upon polarity) are rejected. When this first squelch level is exceeded correctly, the opposite squelch level must then be exceeded no earlier than 50 ns. Finally, the signal must again exceed the original squelch level no earlier than 50 ns to qualify as a valid input waveform, and not be rejected. This checking procedure results in the typical loss of three preamble bits at the beginning of each packet. When the transmitter is operating, five consecutive transitions are checked before indicating that valid data is present. At this time, the squelch circuitry is reset. DP83826 supports both IEEE Preamble Mode and Short Preamble Mode. Refer to the 10M\_CFG Register (address = 0x2A). # 9.3.13.2 Normal Link Pulse Detection and Generation The link pulse generator produces pulses as defined in the IEEE 802.3 10BASE-Te standard. Each link pulse is nominally 100 ns in duration and transmitted every 16 ms in the absence of transmit data. Link pulses are used to check the integrity of the connection with the remote end. #### 9.3.13.3 Jabber Jabber is a condition in which a station transmits for a period of time longer than the maximum permissible packet length, usually due to a fault condition. The jabber function monitors the DP83826 output and disables the transmitter if it attempts to transmit a packet of longer than legal size. A jabber timer monitors the transmitter and disables the transmission if the transmitter is active for approximately 100 ms. When disabled by the Jabber function, the transmitter stays disabled for the entire time that the module's internal transmit enable is asserted. This signal must be de-asserted for approximately 500 ms (unjab time) before the Jabber function re-enables the transmit outputs. The Jabber function is only available and active in 10BASE-Te Mode. ### 9.3.13.4 Active Link Polarity Detection and Correction Swapping the wires within the twisted-pair causes polarity errors. Wrong polarity affects 10BASE-Te connections. 100BASE-TX is immune to polarity problems because it uses MLT-3 encoding. 10BASE-Te receive block automatically detects reversed polarity. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 9.3.14 Loopback Modes There are several loopback options within the DP83826 that test and verify various functional blocks within the PHY. Enabling loopback modes allow for in-circuit testing of the digital and analog data paths. The DP83826 may be configured to any one of the Near-end Loopback modes or to the far-end (reverse) loopback mode. MII loopback is configured using the BASIC mode Control Register (BMCR, address 0x0000). All other loopback modes are enabled using the BIST Control Register (BISCR, address 0x0016). Except where otherwise noted, loopback modes are supported for all speeds (10/100 Mbps and all MAC interfaces). 図 9-7. Loopback Test Modes ### 9.3.14.1 Near-end Loopback Near-end Loopback provides the ability to loop the transmitted data back to the receiver via the digital or analog circuitry. The point at which the signal is looped back is selected using loopback control bits[3:0] in the BISCR register. Auto-Negotiation should be disabled before selecting the Near-end Loopback modes. This constraint does not apply for External Loopback Mode. ### 9.3.14.2 MII Loopback MII Loopback is the shallowest loop through the PHY. It is a useful test mode to validate communications between the MAC and the PHY. When in MII Loopback, data transmitted from a connected MAC on the TX path is internally looped back in the DP83826 to the RX pins where it can be checked by the MAC. MII Loopback is enabled by setting bit[14] in the BMCR and bit[2] in BISCR. ### 9.3.14.3 PCS Loopback PCS Loopback occurs in the PCS layer of the PHY. No signal processing is performed when using PCS Loopback. PCS Input Loopback is enabled by setting bit[0] in the BISCR. PCS Output Loopback is enabled by setting bit[1] in the BISCR. ## 9.3.14.4 Digital Loopback Digital Loopback includes the entire digital transmit and receive paths. Data is looped back prior to the analog circuitry. Digital Loopback is requires following configuration: - 0x0000 = 0x2100 // Disable Auto-Neg - 0x0016 = 0x0104 // Digital Loopback - 0x0122 = 0x2000 / - 0x0123 = 0x2000 - 0x0130 = 0x47FF - 0x001F = 0x4000 // Soft Reset ### 9.3.14.5 Analog Loopback When operating in 10BASE-Te or 100BASE-TX mode, signals can be looped back after the analog front-end. Analog Loopback is enabled by setting bit[3] in the BISCR. #### 9.3.14.6 Far-End (Reverse) Loopback Far-End (Reverse) loopback is a special test mode to allow PHY testing with a link partner. In this mode, data that is received from the Link Partner passes through the PHY's receiver, is looped back at the MAC interface and then transmitted back to the Link Partner. While in reverse loopback mode, all data signals that come from the MAC are ignored. Reverse Loopback is enabled by setting bit[4] in the BISCR. ### 9.3.15 BIST Configurations The DP83826 incorporates an internal PRBS built-in self-test (BIST) circuit to accommodate in-circuit testing and diagnostics. The BIST circuit can be used to test the integrity of transmit and receive data paths. The BIST can be performed using both internal loopbacks (digital or analog) or external loopback using a cable fixture. The BIST simulates pseudo-random data transfer scenarios in format of real packets and inter-packet gap (IPG) on the lines. The BIST allows full control of the packet lengths and the IPG. The BIST packet length is controlled using bits[10:0] in the BIST Control and Status Register #2 (BICSR2, address 0x001C). The BIST IPG length is controlled using bits[7:0] in the BIST Control and Status Register #1 (BICSR1, address 0x001B). The BIST is implemented with independent transmit and receive paths, with the transmit clock generating a continuous stream of a pseudo-random sequence. The device generates a 15-bit pseudo-random sequence for BIST. Received data is compared to the generated pseudo-random data to determine pass/fail status. The number of error bytes that the PRBS checker received is stored in bits[15:8] of the BICSR1. PRBS lock status and sync can be read from the BIST Control Register (BISCR, address 0x0016). The PRBS test can be put in a continuous mode by using bit[14] in the BISCR. In continuous mode, when the BIST error counter reaches the maximum value, the counter starts counting from zero again. To read the BIST error count, bit[15] in the BICSR1 must be set to '1'. This setting locks the current value of the BIST errors for reading. Setting bit[15] also clears the BIST Error Counter. ## 9.3.16 Cable Diagnostics With the vast deployment of Ethernet devices, the need for a reliable, comprehensive and user-friendly cable diagnostic tool is more important than ever. The wide variety of cables, topologies and connectors deployed results in the need to non-intrusively identify and report cable faults. The DP83826 offers time domain reflectometry (TDR) capabilities in its Cable Diagnostic tool kit. ### 9.3.16.1 Time Domain Reflectometry (TDR) The DP83826 uses TDR to determine the quality of the cables, connectors and terminations in addition to estimating the cable length. Some of the possible problems that can be diagnosed include opens, shorts, cable impedance mismatch, bad connectors, termination mismatches, cross faults, cross shorts and any other discontinuities along the cable. The DP83826 transmits a test pulse of known amplitude (1 V) down each of the two pairs of an attached cable. The transmitted signal continues down the cable and reflects from each cable imperfection, fault, connector and from the end of the cable itself. After the pulse transmission, the DP83826 measures the return time and amplitude of all these reflected pulses. This technique enables measuring the distance and magnitude (impedance) of non-terminated cables (open or short), discontinuities (bad connectors) and improperly terminated cables with ±1-m accuracy. For all TDR measurements, the transformation between time of arrival and physical distance is done by the external host using minor computations (such as multiplication, addition and lookup tables). The host must know the expected propagation delay of the cable, which depends, among other things, on the cable category (for example, CAT5, CAT5e, or CAT6). TDR measurement is allowed in the following scenarios: - While the link partner is disconnected cable is unplugged at the other side - Link partner is connected but remains "quiet" (for example, in power down mode) - TDR could be automatically activated when the link fails or is dropped TDR Auto-Run can be enabled by using bit[8] in the Control Regsiter #1 (CR1, address 0x0009). When a link-drops, TDR automatically executes and stores the results in the respective TDR Cable Diagnostic Location Result Registers #1 - #5 (CDLRR, addresses 0x0180 to 0x0184) and the Cable Diagnostic Amplitude Result Registers #1 - #5 (CDLAR, addresses 0x0185 to 0x0189). TDR can also be run manually using bit[15] in the Cable Diagnostic Control Register (CDCR, address 0x001E). Cable diagnostic status is obtained by reading bits[1:0] in the CDCR. Additional TDR functions including cycle averaging and crossover disable can be found in the Cable Diagnostic Specific Control Register (CDSCR, address 0x0170). Refer to the application report *Time Domain Reflectometry with DP83826* for details. ### 9.3.16.2 Fast Link-Drop Functionality The DP83826 includes advanced link-drop capabilities that support various real-time applications. The link-drop mechanism is configurable and includes enhanced modes that allow extremely fast link-drop reaction times. The DP83826 supports an enhanced link-drop mechanism, also called fast link-drop (FLD), which shortens the observation window for determining link. There are multiple ways of determining link status, which can be enabled or disabled based on user preference. Depending on what mode the DP83826 is in, the default state of FLD will differ. In ENHANCED mode, FLD and all its detection mechanisms are disabled by default through pulling down Strap7. For EtherCAT applications or applications with Fast link drop enabled and expect to handle Baseline wander packets, it is recommended to disable signal energy detect, which can be done by setting Strap8. The table below summarizes the modes enabled by strap. | 表 9-5. FLD Detection Modes by Strap | | | | | | | | |-------------------------------------------------------|----------------|------------------|-------------------|--------------------|--------------------------|--|--| | Strap Configuration | RX Error Count | MLT3 Error Count | Low SNR Threshold | Signal/Energy Loss | Descrambler Link<br>Loss | | | | (Default)<br>Strap7 = LOW<br>Strap1 = X<br>Strap8 = X | Disabled | Disabled | Disabled | Disabled | Disabled | | | | Strap7 = HIGH<br>Strap1 = HIGH<br>Strap8 = LOW | Enabled | | Enabled | Enabled | Enabled | | | | Strap7 = HIGH<br>Strap1 = LOW<br>Strap8 = LOW | Enabled | | Disabled | Enabled | Disabled | | | | Strap7 = HIGH<br>Strap1 = LOW<br>Strap8 = HIGH | Enabled | | Disabled | Disabled | Disabled | | | In BASIC mode, fast link-drop is enabled by default. The default mechanisms in BASIC mode will be RX error and signal/energy loss. In both modes, FLD can be configured using the Control Register #3 (CR3, register address 0x000B). Bits[3:0] and bit[10] allow for various FLD conditions to be enabled. When link-drop occurs, indication of a particular fault condition can be read from the Fast Link Drop Status Register (FLDS, register address 0x000F). 図 9-8. Fast Link-Drop Fast link-drop criteria include: RX error count - when a predefined number of 32 RX ERs occur in a 10-us window, the link is dropped. - MLT3 error count when a predefined number of 20 MLT3 errors occur in a 10-µs window, the link is dropped. To use the MLT3 error based FLD, please configure register Fast Link Drop Config Register 1 (FLDCFG1, register address 0x0117) to 0x0417. - Low SNR threshold when a predefined number of 20 threshold crossings occur in a 10-µs window, the link is dropped. - Signal/energy loss when the energy detector indicates energy loss, the link is dropped. - Descrambler link loss when the Descrambler loses lock, the link is dropped. To use the Descrambler link loss based FLD, please configure bits[5:0] of Fast Link Drop Config Register 2 (FLDCFG2, register address 0x0131) to 0x08. The fast link-drop functionality allows the use of each of these options separately or in any combination. ## 9.3.17 LED and GPIO Configuration The DP83826 offers flexible LED and GPIO pins which can be set for various functions using register configuration. Refer to ⋈ 9-9, for details on LED and GPIO configuration. 図 9-9. LED and GPIO Configuration 注 A clock output is available on Pin 28 and 29 in ENHANCED mode only. These pins can be configured to output only a 25-MHz or 50-MHz clock. In ENHANCED mode, the LEDs have auto-polarity detection. The LED drive will adjust according to the strap configured on the pin. For example, if the LED pin is configured for a pull-down strap, then the PHY will assign the LED polarity as active high. If the LED pin is configured with a pull-up, the PHY will assign the LED polarity as active low. In BASIC mode, the LED polarity will always be active low. In the case that the LED pin must be strapped low, a 1 k $\Omega$ pull-up resistor in series with the LED should be used and a 5 k $\Omega$ pull-down resistor. This will result in the strap selecting 0. Please note that using higher resistance may decrease the brightness of the LED. ## 9.4 Programming The DP83826 provides hardware based configuration (via bootstraps) and the IEEE defined register set for programming and status indications. It also provides an additional register set to configure other features not supported through IEEE registers. ### 9.4.1 Hardware Bootstraps Configuration DP83826 uses many of the functional pins as strap options to place the device into specific modes of operation. The values of these pins are sampled at power up or hard reset. During software resets, the strap options are internally reloaded from the values sampled at power up or hard reset. The strap option pin assignments are defined below. Configuration of the device may be done through the strap pins or through the management register interface. A pullup resistor or a pulldown resistor of suggested values may be used to set the voltage ratio of the strap pin input and the supply to select one of the possible selected modes. All strap pins have two levels. 図 9-10. Strap Circuit 表 9-6. 2-Level Strap Resistor Ratios | <b>24.</b> 0. = = 0. 0. 0. 0. 0. 0. 0. 0. 0. 0. 0. 0. 0. | | | | | | | | | |----------------------------------------------------------|-----------------------------------|----------------------|--|--|--|--|--|--| | Mode (1) | SUGGESTED RESISTORS | | | | | | | | | Wode (*) | R <sub>HI</sub> (kΩ) | R <sub>LO</sub> (kΩ) | | | | | | | | INTERNAL 10-kΩ PULLDOWN | INTERNAL 10-kΩ PULLDOWN (PD) PINS | | | | | | | | | 0-DEFAULT | OPEN | OPEN | | | | | | | | 1 | 2.49 | OPEN | | | | | | | | INTERNAL 10-kΩ PULLUP (PI | INTERNAL 10-kΩ PULLUP (PU) PINS | | | | | | | | | 0 | OPEN | 1.5 | | | | | | | | 1-DEFAULT | OPEN | OPEN | | | | | | | | | | | | | | | | | <sup>(1)</sup> Resistor ratios are only a recommendation. Use the bootstrap threshold values contained within the Electrical Characteristics table for more precise mode selections. Recommended tolerance is 1%. ## 9.4.1.1 DP83826 Bootstrap Configurations (ENHANCED Mode) This section describes the hardware bootstraps available for some options for DP83826's Enhanced Mode. If no strap resistors are implemented, the default value is Odd Nibble Enabled, MII mode, FLD disabled. '0' corresponds to Mode 0 while '1' corresponds to Mode 1. 図 9-11. Enhanced Bootstrap Flowchart RX\_D0, RX\_D1, RX\_DV, RX\_ER, LED0, CRS/LED3, COL/LED2 strapping is independent of this flowchart. ## 9.4.1.1.1 Bootstraps for PHY Address 表 9-7. PHY Address Strap Table | PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function | | | |----------------|------------|---------|---------|----------|----------|---|---| | | | | | PHY_ADD0 | | | | | LED0 | Strap2 | 30 | 30 | 30 | 0 | 0 | 0 | | | | | | 1 | 1 | | | | | | | | | PHY_ADD1 | | | | CRS/LED3 Strap | Strap3 | 29 | 0 | 0 | 0 | | | | | | | | 1 | 1 | | | ## 表 9-7. PHY Address Strap Table (continued) | | | | • | | | |----------|------------|---------|---------|------|----------| | PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function | | | | | | | PHY_ADD2 | | COL/LED2 | Strap4 | 28 | 0 | 0 | 0 | | | | | | 1 | 1 | # 表 9-8. MAC Mode Selection Strap Table | PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function | |--------------|------------|---------|----------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------| | RX D2 Strap8 | 14 | | | MII MAC mode ALT. Function: When Strap1 =0 AND Strap7 =1, Signal Energy Detect enabled | | | TW_52 | опаро | 14 | <b>o</b> | 1 | RMII MAC mode ALT. Function: When Strap1 =0 AND Strap7 =1, Signal Energy Detect disabled | ## 表 9-9. MII MAC Mode Strap Table | PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function | |----------|------------|---------|---------|------|-----------------------------------------------------------------------------------| | | | | | 0 | fast link-drop disable | | RX_D3 | Strap7 | 13 | 0 | 1 | fast link-drop enable All available mechanisms will be enabled except MLT3_Error. | # 表 9-10. RMII MAC Mode Strap Table | PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function | |---------------|------------------|---------|---------|------|-------------------------------------| | TX CLK Strap5 | | 22 | 0 | 0 | RMII master mode | | TX_CLK | Зпаро | 22 | U | 1 | RMII slave mode | | DA U3 | DV D2 Chair 7 42 | | 0 | 0 | RMII_CRS_DV | | RX_D3 | Strap7 | 13 | | 1 | RMII_RX_DV (for RMII repeater mode) | # 表 9-11. Auto\_Neg Strap Table | PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function | |----------|--------------|---------|---------|------|----------------------------------------------------| | RX D1 | Strap9 | 15 | 0 | 0 | auto MDIX enable | | TOX_D1 | Опара | 15 | 13 | 1 | auto MDIX disable | | | RX_D0 Strap0 | 16 | 0 | 0 | auto-negotiation enable | | RX_D0 | | | | 1 | auto negotiation disable. force mode 100 M enabled | | RX DV | Strap10 | 18 | 0 | 0 | MDIX (applicable only when auto-MDIX is disabled) | | RX_DV | σιιαρτο | | | 1 | MDI (applicable only when auto-MDIX is disabled) | # 表 9-12. CLKOUT/LED1 Bootstrap | PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function | |----------|--------------------------------------------------------|---------|---------|------|-------------------------| | | Strap6 (Latched at | | | 0 | CLKOUT 25 MHz on Pin 31 | | RX_ER | POR only. HW reset<br>will not re-latch this<br>strap) | 20 | 0 | 1 | LED1 on Pin 31 | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 表 9-13. Odd Nibble Detection Bootstrap | PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function | |-------------|--------------------------------------------------|---------|---------|------|--------------------------------------------------------------------------------------------------------------| | CLKOUT/LED1 | Strap1<br>(Latched at POR<br>only. HW reset will | 31 | 1 | 0 | Odd Nibble Detection disabled If Strap7 = 1, only RX_Error and Signal Energy detect will be enabled for FLD. | | | not re-latch this strap) | | | 1 | Odd Nibble Detection enabled | # 9.4.1.2 DP83826 Strap Configuration (BASIC Mode) This section describes the strap configuration available for BASIC mode. ## 9.4.1.2.1 Bootstraps for PHY Address # 表 9-14. PHY Address Strap Table | <b>&gt;</b> | | | | | | | | | |-------------|------------|---------|---------|------|----------|--|--|--| | PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function | | | | | | | | | | PHY_ADD0 | | | | | RX_D3 | Strap7 | 13 | 1 | 0 | 0 | | | | | | | | | 1 | 1 | | | | | | | | | | PHY_ADD1 | | | | | RX_D2 | Strap8 | 14 | 0 | 0 | 0 | | | | | | | | | 1 | 1 | | | | | | | | | | PHY_ADD2 | | | | | RX_D1 Stra | Strap9 15 | 0 | 0 | 0 | | | | | | | | | | 1 | 1 | | | | | | | | | | | | | | # 表 9-15. MAC Mode Selection Strap Table | PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Strap10 | Strap4 | Function | | | | | | | |------------------|------------|---------|---------|----------------------------------------|--------|----------------------------|---|---|---|---|---|------------------| | | | | 0 | 0 | 0 | MII MAC mode | | | | | | | | COL | Strap4 | 28 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | RMII master mode | | | | | | 1 | 1 | RMII slave mode | | | | | | | | RX_DV | Strap10 | 18 | 0 | Other values are reserved. Do not use. | | s are reserved. Do not use | | | | | | | | CRS <sup>1</sup> | Strap3 | 29 | 0 | Other values are reserved. Do not use. | | | | | | | | | ### 表 9-16. Auto Negotiation Strap Table | PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function | |----------|------------|---------|---------|------|--------------------------| | LED0 | Strap2 | 30 | 1 | 0 | Auto Negotiation Disable | | LLDU | Strapz | 30 | ı | 1 | Auto Negotiation Enable | # 表 9-17. Speed Strap Table | PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function | |----------|------------|---------|---------|------|-------------| | LED1/ | Strap1 | 31 | 1 | 0 | Speed 10 M | | TX_ER | Strapt | | ı | 1 | Speed 100 M | # 表 9-18. Full/Half Duplex Table | PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function | |----------|------------|---------|---------|-------------|-------------| | RX D0 | StranO | 16 | 1 | 0 | Full Duplex | | KX_D0 | _D0 | | 1 | Half Duplex | | # 表 9-19. MII Isolate Bootstraps | PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function | |----------|------------|---------|---------|------|---------------------| | RX ER | Strap6 | 20 | 0 | 0 | MII Isolate Disable | | TOC_EIX | | | 0 | 1 | MII Isolate Enable | 1 117 Copyright © 2023 Texas Instruments Incorporated CRS strap is reserved. Do not connect this pin to supply via PU resistor. # 9.5 Register Maps # 9.5.1 DP83826 Registers 表 9-20 lists the memory-mapped registers for the DP83826 registers. All register offset addresses not listed in 表 9-20 should be considered as reserved locations and the register contents should not be modified. 表 9-20. DP83826 Registers | 011 | | 2x 9-20. DF03020 Registers | <b>a</b> " | |--------|------------------|-------------------------------------------------------------|------------| | Offset | Acronym | Register Name | Section | | 0h | BMCR Register | Basic Mode Control Register | Go | | 1h | BMSR Register | Basic Mode Status Register | Go | | 2h | PHYIDR1 Register | PHY Identifier Register #1 | Go | | 3h | PHYIDR2 Register | PHY Identifier Register #2 | Go | | 4h | ANAR Register | Auto-Negotiation Advertisement Register | Go | | 5h | ALNPAR Register | Auto-Negotiation Link Partner Ability Register | Go | | 6h | ANER Register | Auto-Negotiation Expansion Register | Go | | 7h | ANNPTR Register | Auto-Negotiation Next Page Register | Go | | 8h | ANLNPTR Register | Auto-Negotiation Link Partner Ability Next<br>Page Register | Go | | 9h | CR1 Register | Control Register #1 | Go | | Ah | CR2 Register | Control Register #2 | Go | | Bh | CR3 Register | Control Register #3 | Go | | Dh | REGCR Register | Extended Register Control Register | Go | | Eh | ADDAR Register | Extended Register Data Register | Go | | Fh | FLDS Register | Fast Link Down Status Register | Go | | 10h | PHYSTS Register | PHY Status Register | Go | | 11h | PHYSCR Register | PHY Specific Control Register | Go | | 12h | MISR1 Register | MII Interrupt Status Register #1 | Go | | 13h | MISR2 Register | MII Interrupt Status Register #2 | Go | | 14h | FCSCR Register | False Carrier Sense Counter Register | Go | | 15h | RECR Register | Receive Error Count Register | Go | | 16h | BISCR Register | BIST Control Register | Go | | 17h | RCSR Register | RMII and Status Register | Go | | 18h | LEDCR Register | LED Control Register | Go | | 19h | PHYCR Register | PHY Control Register | Go | | 1Ah | 10BTSCR Register | 10Base-Te Status/Control Register | Go | | 1Bh | BICSR1 Register | BIST Control and Status Register #1 | Go | | 1Ch | BICSR2 Register | BIST Control and Status Register #2 | Go | | 1Eh | CDCR Register | Cable Diagnostic Control Register | Go | | 1Fh | PHYRCR Register | PHY Reset Control Register | Go | | 25h | MLEDCR Register | Multi-LED Control Register | Go | | 27h | COMPT Regsiter | Compliance Test Register | Go | | 2Ah | 10M_CFG | | Go | | 117h | FLD_CFG1 | | Go | | 131h | FLD_CFG2 | | Go | | 170h | CDSCR Register | Cable Diagnostic Specific Control Register | Go | | 171h | CDSCR2 Register | Cable Diagnostic Specific Control Register 2 | Go | | 173h | CDSCR3 Register | Cable Diagnostic Specific Control Register 3 | Go | | 175h | TDR_175 Register | TDR Control Register #1 | Go | | | | | | 表 9-20. DP83826 Registers (continued) | 065-4 | | ₹ 9-20. DP83826 Registers (continued) | Continu | |--------|-----------------------------|----------------------------------------------------|---------| | Offset | Acronym | Register Name | Section | | 176h | TDR_176 Register | TDR Control Register #2 | Go | | 177h | CDSCR4 Register | Cable Diagnostic Specific Control Register 4 | Go | | 178h | TDR_178 Register | TDR Control Register #3 | Go | | 180h | CDLRR1 Register | Cable Diagnostic Location Result Register #1 | Go | | 181h | CDLRR2 Register | Cable Diagnostic Location Result Register #2 | Go | | 182h | CDLRR3 Register | Cable Diagnostic Location Result Register #3 | Go | | 183h | CDLRR4 Register | Cable Diagnostic Location Result Register #4 | Go | | 184h | CDLRR5 Register | Cable Diagnostic Location Result Register #5 | Go | | 185h | CDLAR1 Register | Cable Diagnostic Amplitude Result Register #1 | Go | | 186h | CDLAR2 Register | Cable Diagnostic Amplitude Result Register #2 | Go | | 187h | CDLAR3 Register | Cable Diagnostic Amplitude Result Register #3 | Go | | 188h | CDLAR4 Register | Cable Diagnostic Amplitude Result Register #4 | Go | | 189h | CDLAR5 Register | Cable Diagnostic Amplitude Result Register #5 | Go | | 18Ah | CDLAR6 Register | Cable Diagnostic Amplitude Result Register #6 | Go | | 218h | MSE_Val | | Go | | 302h | IO_CFG1 Register | GPIO Pin configuration Register #1 | Go | | 303h | LED0_GPIO_CFG | | Go | | 304h | LED1_GPIO_CFG | | Go | | 305h | LED2_GPIO_CFG | | Go | | 306h | LED3_GPIO_CFG | | Go | | 308h | CLK_OUT_LED_STATUS register | er CLK_OUT_LED_STATUS configuration<br>Register #3 | Go | | 30Bh | VOD_CFG1 Register | VoD Config Register #1 | Go | | 30Ch | VOD_CFG2 Register | VoD Config Register #2 | Go | | 30Eh | VOD_CFG3 Register | VoD Config Register #3 | Go | | 404h | ANA_LD_PROG_SL Register | Line Driver Config Register | Go | | 40Dh | ANA_RX10BT_CTRL Register | Receive Configuration Register 10M | Go | | 456h | GENCFG Register | General Configuration Register | Go | | 460h | LEDCFG Register | LEDs Configuration Register #1 | Go | | 461h | IOCTRL Register | IO MUX GPIO Control Register | Go | | 467h | SOR1 Register | Strap Latch-In Register #2 | Go | | 468h | SOR2 Register | Strap Latch-In Register #2 | Go | | 469h | LEDCFG2 Register | LEDs Configuration Register #2 | Go | | 4A0h | RXFCFG1 Register | Receive Configuration Register #1 | Go | | 4A1h | RXFS Register | Receive Status Register | Go | | 4A2h | RXFPMD1 Register | Receive Perfect Match Data Register #1 | Go | | 4A3h | RXFPMD2 Register | Receive Perfect Match Data Register #2 | Go | | 4A4h | RXFPMD3 Register | Receive Perfect Match Data Register #3 | Go | | 4A5h | RXFSOP1 Register | Receive Secure-ON Password Register #1 | Go | | 4A6h | RXFSOP2 Register | Receive Secure-ON Password Register #2 | Go | | | | | | 表 9-20. DP83826 Registers (continued) | Offset | Acronym | Register Name | Section | |--------|------------------|----------------------------------------|---------| | 4A7h | RXFSOP3 Register | Receive Secure-ON Password Register #3 | Go | Complex bit access types are encoded to fit into small table cells. $\frac{1}{2}$ 9-21 shows the codes that are used for access types in this section. 表 9-21. DP83826 Access Type Codes | Access Type | Code | Description | | | | |----------------|------------------------|----------------------------------------|--|--|--| | Read Type | Read Type | | | | | | Н | Н | Set or cleared by hardware | | | | | R | R | Read | | | | | RC | R<br>C | Read<br>to Clear | | | | | RH | R<br>H | Read<br>Set or cleared by hardware | | | | | Write Type | | | | | | | W | W | Write | | | | | W, STRAP | W | Write | | | | | W, W1S | W | Write | | | | | W0C | W<br>0C | Write<br>0 to clear | | | | | W1S | W<br>1S | Write<br>1 to set | | | | | Reset or Defau | Reset or Default Value | | | | | | -n | | Value after reset or the default value | | | | # 9.5.1.1 BMCR Register (Offset = 0h) [Reset = 3000h] BMCR Register is shown in 表 9-22. Return to the Summary Table. Basic Mode Control Register # 表 9-22. BMCR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------------|-----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Reset | HW1S | 0h | PHY Software Reset: Writing a 1 to this bit resets the PHY PCS registers. When the reset operation is completed,, this bit is cleared to 0 automatically. PHY Vendor Specific registers will not be cleared. 0h = Normal Operation 1h = Initiate software Reset / Reset in Progress | | 14 | MII Loopback | R/W | 0h | MII Loopback: When MII loopback mode is activated, the transmitted data presented on MII TXD is looped back to MII RXD internally. Additionally set following additional bit BISCR 0x0016[4:0] = 0b00100 for 100Base-TX and BISCR 0x0016[4:0] = 00001b for 10Base-Te 0h = Normal Operation 1h = MII Loopback enabled | | 13 | Speed Selection | R/W,STRAP | 1h | Speed Selection: When Auto-Negotiation is disabled (bit [12] = 0 in Register 0x0000), writing to this bit allows the port speed to be selected. In BASIC Mode: It is also determined by strap when Auto-Negotiation is disabled. 0h = 10 Mbps 1h = 100 Mbps | | 12 | Auto-Negotiation Enable | R/W,STRAP | 1h | Auto-Negotiation Enable: In BASIC Mode and ENHANCED Mode: Latched by strap 0h = Disable Auto-Negotiation - bits [8] and [13] determine the port speed and duplex mode 1h = Enable Auto-Negotiation - bits [8] and [13] of this register are ignored when this bit is set | | 11 | IEEE Power Down | R/W | 0h | Power Down: The PHY is powered down after this bit is set. Only register access is enabled during this power down condition. To control the power down mechanism, this bit is OR'ed with the input from the INT/PWDN_N (in ENHANCED mode) pin. When the active low INT/PWDN_N is asserted, this bit is set. 0h = Normal Operation 1h = IEEE Power Down | | 10 | Isolate | R/W,STRAP | 0h | In BASIC Mode, the value is Latched by strap 0h = Normal Operation 1h = Isolates the port from the MII with the exception of the serial management interface. It also disables50MHz clock in RMII Master Mode | | 9 | Restart Auto-Negotiation | RH/W,W1S | Oh | Restart Auto-Negotiation: If Auto-Negotiation is disabled (bit [12] = 0), bit [9] is ignored. This bit is self-clearing and will return a value of 1 until Auto-Negotiation is initiated, whereupon it will self-clear. Operation of the Auto-Negotiation process is not affected by the management entity clearing this bit. 0h = Normal Operation 1h = Restarts Auto-Negotiation, Re-initiates the Auto-Negotiation process | | 8 | Duplex Mode | R/W,STRAP | 0h | Duplex Mode: When Auto-Negotiation is disabled, writing to this bit allows the port Duplex capability to be selected. In BASIC Mode, this bit is Latched by strap 0h = Half-Duplex 1h = Full-Duplex | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 表 9-22. BMCR Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Collision Test | R/W | 0h | Collision Test: When set, this bit causes the COL signal to be asserted in response to the assertion of TX_EN within 512 bit times. The COL signal is de-asserted within 4 bit times in response to the de-assertion to TX_EN. 0h = Normal Operation 1h = Enable COL Signal Test | | 6-0 | RESERVED | R | 0h | Reserved | # 9.5.1.2 BMSR Register (Offset = 1h) [Reset = 7849h] BMSR Register is shown in 表 9-23. Return to the Summary Table. Basic Mode Status Register # 表 9-23. BMSR Register Field Descriptions | Bit | Field | Туре | Reset | Description Description | |------|------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 100Base-T4 | R | 0h | 100Base-T4 Capable: This protocol is not available. Always reads as 0. | | 14 | 100Base-TX Full-Duplex | R | 1h | 100Base-TX Full-Duplex Capable: 0h = Device not able to perform Full-Duplex 100Base-TX 1h = Device able to perform Full-Duplex 100Base-TX | | 13 | 100Base-TX Half-Duplex | R | 1h | 100Base-TX Half-Duplex Capable: 0h = Device not able to perform Half-Duplex 100Base-TX 1h = Device able to perform Half-Duplex 100Base-TX | | 12 | 10Base-T Full-Duplex | R | 1h | 10Base-T Full-Duplex Capable: 0h = Device not able to perform Full-Duplex 10Base-T 1h = Device able to perform Full-Duplex 10Base-T | | 11 | 10Base-T Half-Duplex | R | 1h | 10Base-T Half-Duplex Capable: 0h = Device not able to perform Half-Duplex 10Base-T 1h = Device able to perform Half-Duplex 10Base-T | | 10-7 | RESERVED | R | 0h | Reserved | | 6 | SMI Preamble<br>Suppression | R | 1h | Preamble Suppression Capable: If this bit is set to 1, 32-bits of preamble needed only once after reset, invalid opcode or invalid turnaround. The device requires minimum of 500ns gap between two transactions, followed by one positive edge of MDC and MDIO=1, before starting the next transaction. Oh = Device not able to perform management transaction with preambles suppressed 1h = Device able to perform management transaction with preamble suppressed | | 5 | Auto-Negotiation<br>Complete | R | Oh | Auto-Negotiation Complete: Oh = Auto Negotiation process not completed (either still in process, disabled or reset) 1h = Auto-Negotiation process completed | | 4 | Remote Fault | Н | Oh | Remote Fault: Far End Fault indication or notification from Link Partner of Remote Fault. This bit is cleared on read or reset. Oh = No remote fault condition detected 1h = Remote fault condition detected | | 3 | Auto-Negotiation Ability | R | 1h | Auto-Negotiation Ability: 0h = Device is not able to perform Auto-Negotiation 1h = Device is able to perform Auto-Negotiation | | 2 | Link Status | RC | Oh | Link Status: Last latched value is cleared on read 0h = Link not established 1h = Valid link established (for either 10 Mbps or 100 Mbps operation) | | 1 | Jabber Detect | Н | Oh | Jabber Detect: 0h = No jabber condition detected This bit only has meaning for 10Base-T operation. 1h = Jabber condition detected | | 0 | Extended Capability | R | 1h | Extended Capability: 0h = Basic register set capabilities only 1h = Extended register capabilities | Product Folder Links: DP83826E DP83826I Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9.5.1.3 PHYIDR1 Register (Offset = 2h) [Reset = 2000h] PHYIDR1 Register is shown in 表 9-24. Return to the Summary Table. PHY Identifier Register #1 # 表 9-24. PHYIDR1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------------------------------------------|------|-------|----------------------------| | 15-0 | Organizationally Unique Identifier Bits 21:6 | R | 2000h | PHY Identifier Register #1 | # 9.5.1.4 PHYIDR2 Register (Offset = 3h) [Reset = A131h] PHYIDR2 Register is shown in 表 9-25. Return to the Summary Table. PHY Identifier Register #2 ## 表 9-25. PHYIDR2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|---------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-10 | Organizationally Unique Identifier Bits 5:0 | R | 28h | PHY Identifier Register #2 | | 9-4 | Model Number | R | 13h | Vendor Model Number: The six bits of vendor model number are mapped from bits [9] to [4] 11h = Basic Mode 13h = ENHANCED Mode | | 3-0 | Revision Number | R | 1h | Model Revision Number: Four bits of the vendor model revision number are mapped from bits [3:0]. This field is incremented for all major device changes. | Product Folder Links: DP83826E DP83826I # 9.5.1.5 ANAR Register (Offset = 4h) [Reset = 01E1h] ANAR Register is shown in 表 9-26. Return to the Summary Table. Auto-Negotiation Advertisement Register # 表 9-26. ANAR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------------|-----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Next Page | R/W | 0h | Next Page Indication: 0h = Next Page Transfer not desired 1h = Next Page Transfer desired | | 14 | RESERVED | R | 0h | Reserved | | 13 | Remote Fault | R/W | 0h | Remote Fault: 0h = No Remote Fault detected 1h = Advertises that this device has detected a Remote Fault. Please note DP83826 does not support Remote Fault. This bit shall not be set by Application | | 12 | RESERVED | R | 0h | Reserved | | 11 | Asymmetric Pause | R/W | Oh | Asymmetric Pause Support For Full-Duplex Links: 0h = Do not advertise asymmetric pause ability 1h = Advertise asymmetric pause ability | | 10 | Pause | R/W | Oh | Pause Support for Full-Duplex Links: 0h = Do not advertise pause ability 1h = Advertise pause ability | | 9 | 100Base-T4 | R | Oh | 100Base-T4 Support:<br>0h = Do not advertise 100Base-T4 ability<br>1h = Advertise 100Base-T4 ability | | 8 | 100Base-TX Full-Duplex | R/W,STRAP | 1h | 100Base-TX Full-Duplex Support: Values does not matter in force-mode BASIC Mode: Latched by strap 0h = Do not advertise 100Base-TX Full-Duplex ability Values does not matter in force-mode 1h = Advertise 100Base-TX Full-Duplex ability | | 7 | 100Base-TX Half-Duplex | R/W,STRAP | 1h | 100Base-TX Half-Duplex Support: Values does not matter in force-mode BASIC Mode: Latched by strap 0h = Do not advertise 100Base-TX Half-Duplex ability Values does not matter in force-mode 1h = Advertise 100Base-TX Half-Duplex ability | | 6 | 10Base-T Full-Duplex | R/W,STRAP | 1h | 10Base-T Full-Duplex Support: Values does not matter in force-mode BASIC Mode: Latched by strap 0h = Do not advertise 10Base-T Full-Duplex ability Values does not matter in force-mode 1h = Advertise 10Base-T Full-Duplex ability | | 5 | 10Base-T Half-Duplex | R/W,STRAP | 1h | 10Base-T Half-Duplex Support: Values does not matter in force-mode BASIC Mode/ENHANCED Mode: Latched by strap 0h = Do not advertise 10Base-T Half-Duplex ability Values does not matter in force-mode 1h = Advertise 10Base-T Half-Duplex ability | | 4-0 | Selector Field | R/W | 1h | Protocol Selection Bits: Technology selector field (IEEE802.3u <00001>) | # 9.5.1.6 ALNPAR Register (Offset = 5h) [Reset = 0000h] ALNPAR Register is shown in 表 9-27. Return to the Summary Table. Auto-Negotiation Link Partner Ability Register ## 表 9-27. ALNPAR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Next Page | R | Oh | Next Page Indication: 0h = Link partner does not desire Next Page Transfer 1h = Link partner desires Next Page Transfer | | 14 | Acknowledge | R | Oh | Acknowledge: 0h = Link partner does not acknowledge reception of link code word 1h = Link partner acknowledges reception of link code word | | 13 | Remote Fault | R | Oh | Remote Fault: 0h = Link partner does not advertise remote fault event detection 1h = Link partner advertises remote fault event detection | | 12 | RESERVED | R | 0h | Reserved | | 11 | Asymmetric Pause | R | Oh | Asymmetric Pause: 0h = Link partner does not advertise asymmetric pause ability 1h = Link partner advertises asymmetric pause ability | | 10 | Pause | R | Oh | Pause: 0h = Link partner does not advertise pause ability 1h = Link partner advertises pause ability | | 9 | 100Base-T4 | R | Oh | 100Base-T4 Support: 0h = Link partner does not advertise 100Base-T4 ability 1h = Link partner advertises 100Base-T4 ability | | 8 | 100Base-TX Full-Duplex | R | Oh | 100Base-TX Full-Duplex Support: 0h = Link partner does not advertise 100Base-TX Full-Duplex ability 1h = Link partner advertises 100Base-TX Full-Duplex ability | | 7 | 100Base-TX Half-Duplex | R | Oh | 100Base-TX Half-Duplex Support: 0h = Link partner does not advertise 100Base-TX Half-Duplex ability 1h = Link partner advertises 100Base-TX Half-Duplex ability | | 6 | 10Base-T Full-Duplex | R | Oh | 10Base-T Full-Duplex Support: 0h = Link partner does not advertise 10Base-T Full-Duplex ability 1h = Link partner advertises 10Base-T Full-Duplex ability | | 5 | 10Base-T Half-Duplex | R | Oh | 10Base-T Half-Duplex Support: 0h = Link partner does not advertise 10Base-T Half-Duplex ability 1h = Link partner advertises 10Base-T Half-Duplex ability | | 4-0 | Selector Field | R | 0h | Protocol Selection Bits: Technology selector field (IEEE802.3 <00001>) | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9.5.1.7 ANER Register (Offset = 6h) [Reset = 0004h] ANER Register is shown in 表 9-28. Return to the Summary Table. Auto-Negotiation Expansion Register ## 表 9-28. ANER Register Field Descriptions | | 2 0 20.7 Mark Register Field Decemptions | | | | | | | |------|------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | 15-5 | RESERVED | R | 0h | Reserved | | | | | 4 | Parallel Detection Fault | Н | 0h | Parallel Detection Fault: 0h = No fault detected 1h = A fault has been detected during the parallel detection process | | | | | 3 | Link Partner Next Page<br>Able | R | 0h | Link Partner Next Page Ability: 0h = Link partner is not able to exchange next pages 1h = Link partner is able to exchange next pages | | | | | 2 | Local Device Next Page<br>Able | R | 1h | Next Page Ability: 0h = Local device is not able to exchange next pages 1h = Local device is able to exchange next pages | | | | | 1 | Page Received | Н | 0h | Link Code Word Page Received: 0h = A new page has not been received 1h = A new page has been received | | | | | 0 | Link Partner Auto-<br>Negotiation Able | R | 0h | Link Partner Auto-Negotiation Ability: 0h = Link partner does not support Auto-Negotiation 1h = Link partner supports Auto-Negotiation | | | | # 9.5.1.8 ANNPTR Register (Offset = 7h) [Reset = 2001h] ANNPTR Register is shown in 表 9-29. Return to the Summary Table. Auto-Negotiation Next Page Register ### 表 9-29. ANNPTR Register Field Descriptions | | & 3-23. ANNETT Register Field Descriptions | | | | | | | | | |------|--------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Bit | Field | Type | Reset | Description | | | | | | | 15 | Next Page | R/W | Oh | Next Page Indication: 0h = Do not advertise desire to send additional next pages 1h = Advertise desire to send additional next pages | | | | | | | 14 | RESERVED | R | 0h | Reserved | | | | | | | 13 | Message Page | R/W | 1h | Message Page: 0h = Current page is an unformatted page 1h = Current page is a message page | | | | | | | 12 | Acknowledge 2 | R/W | 0h | Acknowledge2: Acknowledge2 is used by the next page function to indicate that Local Device has the ability to comply with the message received. Oh = Cannot comply with message 1h = Will comply with message | | | | | | | 11 | Toggle | R | 0h | Toggle: Toggle is used by the Arbiitration function within Auto-Negotiation to synchronize with the Link Parnter during Next Page exchange. This bit always takes the opposite value of the Toggle bit in the previously exchanged Link Code Word. Oh = Value of toggle bit in previously transmitted Link Code Word was 1 1h = Value of toggle bit in previously transmitted Link Code Word was 0 | | | | | | | 10-0 | CODE | R/W | 1h | This field represents the code field of the next page transmission. If the Message Page bit is set (bit [13] of this register), then the code is interpreted as a Message Page, as defined in annex 28C of IEEE 802.3u. Otherwise, the code is interpreted as an Unformatted Page, and the interpretation is application specific. The default value of the CODE represents a Null Page as defined in Annex 28C of IEEE 802.3u. | | | | | | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9.5.1.9 ANLNPTR Register (Offset = 8h) [Reset = 0000h] ANLNPTR Register is shown in 表 9-30. Return to the Summary Table. Auto-Negotiation Link Partner Ability Next Page Register # 表 9-30. ANLNPTR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Next Page | R | 0h | Next Page Indication: 0h = Do not advertise desire to send additional next pages 1h = Advertise desire to send additional next pages | | 14 | Acknowledge | R | 0h | Acknowledge: 0h = Link partner does not acknowledge reception of link code work 1h = Link partner acknowledges reception of link code word | | 13 | Message Page | R | 0h | Message Page: 0h = Current page is an unformatted page 1h = Current page is a message page | | 12 | Acknowledge 2 | R | 0h | Acknowledge2: Acknowledge2 is used by the next page function to indicate that Local Device has the ability to comply with the message received. Oh = Cannot comply with message 1h = Will comply with message | | 11 | Toggle | R | 0h | Toggle: Toggle is used by the Arbiitration function within Auto-Negotiation to synchronize with the Link Parnter during Next Page exchange. This bit always takes the opposite value of the Toggle bit in the previously exchanged Link Code Word. Oh = Value of toggle bit in previously transmitted Link Code Word was 1 1h = Value of toggle bit in previously transmitted Link Code Word was 0 | | 10-0 | Message/Unformatted<br>Field | R | Oh | This field represents the code field of the next page transmission. If the Message Page bit is set (bit 13 of this register), then the code is interpreted as a Message Page, as defined in annex 28C of IEEE 802.3u. Otherwise, the code is interpreted as an Unformatted Page, and the interpretation is application specific. The default value of the CODE represents a Null Page as defined in Annex 28C of IEEE 802.3u. | # 9.5.1.10 CR1 Register (Offset = 9h) [Reset = 0000h] CR1 Register is shown in 表 9-31. Return to the Summary Table. Control Register #1 # 表 9-31. CR1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|---------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-10 | RESERVED | R | 0h | Reserved | | 9 | RESERVED | R/W | 0h | Reserved | | 8 | TDR Auto-Run | R/W | 0h | TDR Auto-Run at Link Down 0h = Disable automatic execution of TDR 1h = Enable execution of TDR procedure after link down event | | 7 | Link Loss Recovery | R/W | Oh | Link Loss Recovery: 0h = Normal Link Loss operation This mode allows recovery from short interference and continue to hold the link up for a few additional mSec until the short interference is gone and the signal is OK. Under Normal Link Loss operation, Link status will go down approximately 250µs from signal loss. 1h = Enable Link Loss Recovery mechanism | | 6 | RESERVED | R/W | 0h | Reserved | | 5 | Robust Auto MDIX | R/W | Oh | Robust Auto-MDIX: If link partners are configured for operational modes that are not supported by normal Auto-MDIX, Robust Auto-MDIX allows MDI/MDIX resolution and prevents deadlock. When using in Force Mode, Robust Auto-MDIX shall be enabled 0h = Disable Auto-MDIX 1h = Enable Robust Auto-MDIX | | 4 | RESERVED | R/W | 0h | Reserved | | 3-2 | RESERVED | R/W | 0h | Reserved | | 1 | Fast RXDV Detection | R/W | Oh | Fast RXDV Detection: 0h = Disable Fast RX_DV detection. The PHY operates in normal mode. RX_DV assertion after detection of /JK/. 1h = Enable assertion high of RX_DV on receive packet due to detection of /J/ symbol only. If a consecutive /K/ does not appear, RX_ER is generated. | | 0 | RESERVED | R | 0h | Reserved | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9.5.1.11 CR2 Register (Offset = Ah) [Reset = 0102h] CR2 Register is shown in 表 9-32. Return to the Summary Table. Control Register #2 # 表 9-32. CR2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|---------------------------------|-----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | R/W | 0h | Reserved | | 14 | RESERVED | R/W | 0h | Reserved | | 13-7 | RESERVED | R/W | 2h | Reserved | | 6 | RESERVED | R/W | 0h | Reserved | | 5 | Extended Full-Duplex<br>Ability | R/W | Oh | Extended Full-Duplex Ability: 0h = Disable Extended Full-Duplex Ability. Decision to work in Full-Duplex or Half-Duplex mode follows IEEE specification 1h = Enable Full-Duplex while working with link partner in force 100Base-TX. When the PHY is set to Auto-Negotiation or Force 100Base-TX and the link partner is operated in Force 100Base-TX, the link is always Full-Duplex | | 4 | RESERVED | R/W | 0h | Reserved | | 3 | RESERVED | R/W | 0h | Reserved | | 2 | RX_ER During IDLE | R/W | 0h | Detection of Receive Symbol Error During IDLE State: 0h = Disable detection of Receive symbol error during IDLE state 1h = Enable detection of Receive symbol error during IDLE state | | 1 | Odd-Nibble Detection<br>Disable | R/W,STRAP | 1h | Detection of Transmit Error. ENHANCED mode: Enabled by default, can be changed with Strap1 BASIC mode: Disabled 0h = Enable detection of de-assertion of TX_EN on an odd-nibble boundary. In this case TX_EN is extended by one additional TX_CLK cycle and behaves as if TX_ER were asserted during that additional cycle 1h = Disable detection of transmit error in odd-nibble boundary | | 0 | RESERVED | R/W | 0h | Reserved | # 9.5.1.12 CR3 Register (Offset = Bh) [Reset = 0000h] CR3 Register is shown in 表 9-33. Return to the Summary Table. Control Register #3 ## 表 9-33. CR3 Register Field Descriptions | Bit | Field | Type | Reset | Description | |-------|---------------------------------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-11 | RESERVED | R/W | 0h | Reserved | | 10 | Descrambler Fast Link Down Mode | R/W | 0h | Descrambler Fast Link Drop: This option can be enabled in parallel to the other fast link down modes in bits [3:0]. 0h = Do not drop the link on descrambler link loss 1h = Drop the link on descrambler link loss | | 9 | RESERVED | R | 0h | Reserved | | 8 | RESERVED | R/W | 0h | Reserved | | 7 | RESERVED | R/W | 0h | Reserved | | 6 | Polarity Swap | R/W | 0h | Polarity Swap: Port Mirror Function: To enable port mirroring, set this bit and bit [5] high. 1h = Inverted polarity on both pairs: TD+ and TD-, RD+ and RD- 0h = Normal polarity | | 5 | MDI/MDIX Swap | R/W | 0h | MDI/MDIX Swap: Port Mirror Function: To enable port mirroring, set this bit and bit [6] high. 0h = MDI pairs normal (Receive on RD pair, Transmit on TD pair) 1h = Swap MDI pairs (Receive on TD pair, Transmit on RD pair) | | 4 | RESERVED | R/W | 0h | Reserved | | 3-0 | Fast Link Down Mode | R/W,STRAP | Oh | Fast Link Down Modes: Bit 3 Drop the link based on RX Error count of the MII interface. When a predefined number of 32 RX Error occurences in a 10us interval is reached, the link will be dropped. Bit 2 Drop the link based on MLT3 Error count (Violation of the MLT3 coding in the DSP output). When a predefined number of 20 MLT3 Error occurences in10us interval is reached, the link will be dropped. Bit 1 Drop the link based on Low SNR Threshold. When a predefined number of 20 Threshold crossing occurences in a 10us interval is reached, the link will be dropped. Bit 0 Drop the link based on Signal/Energy Loss indication. When the Energy detector indicates Energy Loss, the link will be dropped. Typical reaction time is 10us C: Bit 0 default is 0 NC+ MII: Bit 0 is taken from STRAP in ENHANCED mode NC + RMII: Bit 0 default is 0 The Fast Link Down function is an OR of all 5 options (bits [10] and [3:0]), the designer can enable any combination of these conditions. | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9.5.1.13 REGCR Register (Offset = Dh) [Reset = 0000h] REGCR Register is shown in 表 9-34. Return to the Summary Table. # 表 9-34. REGCR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-14 | Extended Register<br>Command | R/W | 0h | Extended Register Command: 0h = Address 1h = Data, no post increment 2h = Data, post increment on read and write 3h = Data, post increment on write only | | 13-5 | RESERVED | R | 0h | Reserved | | 4-0 | DEVAD | R/W | 0h | Device Address: Bits [4:0] are the device address, DEVAD, that directs any accesses of ADDAR register (0x000E) to the appropriate MMD. Specifically, the DP83826 uses the vendor specific DEVAD [4:0] = '11111' for accesses to registers 0x04D1 and lower. For MMD3 access, the DEVAD[4:0] = '00011'. For MMD7 access, the DEVAD[4:0] = '00111'. All accesses through registers REGCR and ADDAR should use the DEVAD for either MMD, MMD3 or MMD7. Transactions with other DEVAD are ignored. | Product Folder Links: DP83826E DP83826I # 9.5.1.14 ADDAR Register (Offset = Eh) [Reset = 0000h] ADDAR Register is shown in 表 9-35. Return to the Summary Table. # 表 9-35. ADDAR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------| | 15-0 | Address/Data | R/W | | If REGCR register bits [15:14] = '00', holds the MMD DEVAD's address register, otherwise holds the MMD DEVAD's data. | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9.5.1.15 FLDS Register (Offset = Fh) [Reset = 0000h] FLDS Register is shown in 表 9-36. Return to the Summary Table. # 表 9-36. FLDS Register Field Descriptions | Bit | Field | Туре | Reset | Description | | |------|-----------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15-9 | RESERVED | R | 0h | Reserved | | | 8-4 | Fast Link Down Status | RC | Oh | Fast Link Down Status: Status Registers that latch high each time a given Fast Link Down mode is activated and causes a link drop (assuming the modes were enabled) 1h = Signal/Energy Lost 2h = SNR Level 4h = MLT3 Errors 8h = RX Errors 10h = Descrambler Loss Sync | | | 3-0 | RESERVED | R | 0h | Reserved | | # 9.5.1.16 PHYSTS Register (Offset = 10h) [Reset = 0002h] PHYSTS Register is shown in 表 9-37. Return to the Summary Table. # 表 9-37. PHYSTS Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | R | 0h | Reserved | | 14 | MDI/MDIX Mode | R | Oh | MDI/MDIX Mode Status: 0h = MDI Pairs normal (Receive on RD pair, Transmit on TD pair) 1h = MDI Pairs swapped (Receive on TD pair, Transmit on RD pair) | | 13 | Receive Error Latch | RC | 0h | Receive Error Latch: This bit will be cleared upon a read of the RECR register 0h = No receive error event has occurred 1h = Receive error event has occurred since last read of RXERCNT register (0x0015) | | 12 | Polarity Status | RC | Oh | Polarity Status: This bit is a duplication of bit [4] in the 10BTSCR register (0x001A). This bit will be cleared upon a read of the 10BTSCR register, but not upon a read of the PHYSTS register. 0h = Correct Polarity detected 1h = Inverted Polarity detected | | 11 | False Carrier Sense Latch | RC | Oh | False Carrier Sense Latch: This bit will be cleared upon a read of the FCSR register. 0h = No False Carrier event has occurred 1h = False Carrier even has occurred since last read of FCSCR register (0x0014) | | 10 | Signal Detect | RC | 0h | Signal Detect: Active high 100Base-TX unconditional Signal Detect indication from PMD | | 9 | Descrambler Lock | RC | 0h | Descrambler Lock: Active high 100Base-TX Descrambler Lock indication from PMD | | 8 | Page Received | RC | 0h | Link Code Word Page Received: This bit is a duplicate of Page Received (bit [1]) in the ANER register and it is cleared on read of the ANER register (0x0006). 0h = Link Code Word Page has not been received 1h = A new Link Code Word Page has been received | | 7 | MII Interrupt | RC | 0h | MII Interrupt Pending: Interrupt source can be determined by reading the MISR register (0x0012). Reading the MISR will clear this interrupt bit indication. 0h = No interrupt pending 1h = Indicates that an internal interrupt is pending | | 6 | Remote Fault | RC | 0h | Remote Fault: Cleared on read of BMSR register (0x0001) or by reset. 1h = Remote Fault condition detected. Fault criteria: notification from link partner of Remote Fault via Auto-Negotiation 0h = No Remote Fault condition detected | | 5 | Jabber Detect | RC | Oh | Jabber Detection: This bit is only for 10 Mbps operation. This bit is a duplicate of the Jabber Detect bit in the BMSR register (0x0001) and will not be cleared upon a read of the PHYSTS register. 0h = No Jabber 1h = Jabber condition detected | | 4 | Auto-Negotiation Status | R | 0h | Auto-Negotiation Status: 0h = Auto-Negotiation not complete 1h = Auto-Negotiation complete | | 3 | MII Loopback Status | R | 0h | MII Loopback Status: 0h = Normal operation 1h = Loopback enabled | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 表 9-37. PHYSTS Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | Duplex Status | | Oh | Duplex Status: BASIC Mode: Latched by Strap when Auto-Negotiation is disabled ENHANCED Mode: 1 when Auto-Negotiation is disabled 0h = Half-Duplex mode 1h = Full-Duplex mode | | 1 | Speed Status | | 1h | Speed Status: BASIC Mode: Latched by Strap when Auto-Negotiation is disabled ENHANCED Mode: 1 when Auto-Negotiation is disabled 0h = 100 Mbps mode 1h = 10 Mbps mode | | 0 | Link Status | R | Oh | Link Status: This bit is duplicated from the Link Status bit in the BMSR register (address 0x0001) and will not be cleared upon a read of the PHYSTS register. 0h = No link established 1h = Valid link established (for either 10 Mbps or 100 Mbps) | #### 9.5.1.17 PHYSCR Register (Offset = 11h) [Reset = 0108h] PHYSCR Register is shown in 表 9-38. Return to the Summary Table. ### 表 9-38. PHYSCR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Disable PLL | R/W | Oh | Disable PLL: Note: clock circuitry can be disabled only in IEEE power down mode. 0h = Normal operation 1h = Disable internal clocks circuitry | | 14 | Power Save Mode Enable | R/W | 0h | Power Save Mode Enable: 0h = Normal operation 1h = Enable power save modes | | 13-12 | Power Save Modes | R/W | Oh | Power Save Mode: 0h = Normal operation mode. PHY is fully functional 1h = Reserved 2h = Active Sleep, Low Power Active Energy Saving mode that shuts down all internal circuitry besides SMI and energy detect functionalities. In this mode the PHY sends NLP every 1.4 seconds to wake up link partner. Automatic power-up is done when link partner is detected. | | 11 | Scrambler Bypass | R/W | 0h | Scrambler Bypass: 0h = Scrambler bypass disabled 1h = Scrambler bypass enabled | | 10 | RESERVED | R/W | 0h | Reserved | | 9-8 | Loopback FIFO Depth | R/W | 1h | Far-End Loopback FIFO Depth: This FIFO is used to adjust RX (receive) clock rate to TX clock rate. FIFO depth needs to be set based on expected maximum packet size and clock accuracy. Default value sets to 5 nibbles. 0h = 4 nibbles FIFO 1h = 5 nibbles FIFO 2h = 6 nibbles FIFO 3h = 8 nibbles FIFO | | 7-5 | RESERVED | R | 0h | Reserved | | 4 | COL Full-Duplex Enable | R/W | Oh | Collision in Full-Duplex Mode: 0h = Disable Collision in Full-Duplex mode. Collision will be active in Half-Duplex only. 1h = Enable generating Collision signaling in Full-Duplex mode | | 3 | Interrupt Polarity | R/W | 1h | Interrupt Polarity: 0h = Steady state (normal operation) is 0 logic and during interrupt is 1 logic 1h = Steady state (normal operation) is 1 logic and during interrupt is 0 logic | | 2 | Test Interrupt | R/W | Oh | Test Interrupt: Forces the PHY to generate an interrupt to facilitate interrupt testing. Interrupts will continue to be generated as long as this bit remains set. 0h = Do not generate interrupt 1h = Generate an interrupt | | 1 | Interrupt Enable | R/W | Oh | Interrupt Enable: Enable interrupt dependent on the event enables in the MISR register (0x0012). 0h = Disable event based interrupts 1h = Enable event based interrupts | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 表 9-38. PHYSCR Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|-------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Interrupt Output Enable | R/W | 0h | Interrupt Output Enable: Enable active low interrupt events via the INTR/PWERDN pin by configuring the INTR/PWRDN pin as an output( for ENHANCED mode) 0h = INTR/PWRDN is a Power Down pin 1h = INTR/PWRDN is an interrupt output | #### 9.5.1.18 MISR1 Register (Offset = 12h) [Reset = 0000h] MISR1 Register is shown in 表 9-39. Return to the Summary Table. ### 表 9-39. MISR1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Link Quality Interrupt | RC | Oh | Change of Link Quality Status Interrupt: 0h = Link quality is Good 1h = Change of link quality when link is ON | | 14 | Energy Detect Interrupt | RC | 0h | Change of Energy Detection Status Interrupt: 0h = No change of energy detected 1h = Change of energy detected | | 13 | Link Status Changed<br>Interrupt | RC | 0h | Change of Link Status Interrupt: 0h = No change of link status 1h = Change of link status interrupt is pending | | 12 | Speed Changed Interrupt | RC | Oh | Change of Speed Status Interrupt: 0h = No change of speed status 1h = Change of speed status interrupt is pending | | 11 | Duplex Mode Changed<br>Interrupt | RC | Oh | Change of Duplex Status Interrupt: 0h = No change of duplex status 1h = Change of duplex status interrupt is pending | | 10 | Auto-Negotiation<br>Completed Interrupt | RC | Oh | Auto-Negotiation Complete Interrupt: 0h = No Auto-Negotiation complete event is pending 1h = Auto-Negotiation complete interrupt is pending | | 9 | False Carrier Counter<br>Half-Full Interrupt | RC | Oh | False Carrier Counter Half-Full Interrupt: 0h = False Carrier half-full event is not pending 1h = False Carrier counter (Register FCSCR, address 0x0014) exceeds half-full interrupt is pending | | 8 | Receive Error Counter<br>Half-Full Interrupt | RC | Oh | Receiver Error Counter Half-Full Interrupt: 0h = Receive Error half-full event is not pending 1h = Receive Error counter (Register RECR, address 0x0015) exceeds half-full interrupt is pending | | 7 | Link Quality Interrupt<br>Enable | R/W | 0h | Enable interrupt on change of link quality | | 6 | Energy Detect Interrupt<br>Enable | R/W | 0h | Enable interrupt on change of energy detection | | 5 | Link Status Changed<br>Enable | R/W | 0h | Enable interrupt on change of link status | | 4 | Speed Changed Interrupt<br>Enable | R/W | 0h | Enable Interrupt on change of speed status | | 3 | Duplex Mode Changed<br>Interrupt Enable | R/W | 0h | Enable Interrupt on change of duplex status | | 2 | Auto-Negotiation<br>Completed Enable | R/W | 0h | Enable Interrupt on Auto-negotiation complete event | | 1 | False Carrier HF Enable | R/W | 0h | Enable Interrupt on False Carrier Counter Register half-full event | | 0 | Receive Error HF Enable | R/W | 0h | Enable Interrupt on Receive Error Counter Register half-full event | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 9.5.1.19 MISR2 Register (Offset = 13h) [Reset = 0000h] MISR2 Register is shown in 表 9-40. Return to the Summary Table. ### 表 9-40. MISR2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------------------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | EEE Error Interrupt | RC | 0h | Energy Efficient Ethernet Error Interrupt: 0h = EEE error has not occurred 1h = EEE error has occurred | | 14 | Auto-Negotiation Error<br>Interrupt | RC | 0h | Auto-Negotiation Error Interrupt: 0h = No Auto-Negotiation error even pending 1h = Auto-Negotiation error interrupt is pending | | 13 | Page Received Interrupt | RC | 0h | Page Receiver Interrupt: 0h = Page has not been received 1h = Page has been received | | 12 | Loopback FIFO OF/UF<br>Event Interrupt | RC | 0h | Loopback FIFO Overflow/Underflow Event Interrupt: 0h = No FIFO Overflow/Underflow event pending 1h = FIFO Overflow/Underflow event interrupt pending | | 11 | MDI Crossover Change<br>Interrupt | RC | 0h | MDI/MDIX Crossover Status Change Interrupt: 0h = MDI crossover status has not changed 1h = MDI crossover status changed interrupt is pending | | 10 | Sleep Mode Interrupt | RC | 0h | Sleep Mode Event Interrupt: 0h = No Sleep mode event pending 1h = Sleep mode event interrupt is pending | | 9 | Inverted Polarity Interrupt /<br>WoL Packet Received<br>Interrupt | RC | 0h | Inverted Polarity Interrupt / WoL Packet Received Interrupt: 0h = No Inverted polarity event pending / No WoL oacket received 1h = Inverted Polarity interrupt pending / WoL packet was recieved | | 8 | Jabber Detect Interrupt | RC | 0h | Jabber Detect Event Interrupt: 0h = No Jabber detect event pending 1h = Jabber detect even interrupt pending | | 7 | EEE Error Interrupt Enable | R/W | 0h | Enable interrupt on EEE Error | | 6 | Auto-Negotiation Error<br>Interrupt Enable | R/W | 0h | Enable Interrupt on Auto-Negotiation error event | | 5 | Page Received Interrupt<br>Enable | R/W | 0h | Enable Interrupt on page receive event | | 4 | Loopback FIFO OF/UF<br>Enable | R/W | 0h | Enable Interrupt on loopback FIFO Overflow/Underflow event | | 3 | MDI Crossover Change<br>Enable | R/W | 0h | Enable Interrupt on change of MDI/X status | | 2 | Sleep Mode Event Enable | R/W | 0h | Enable Interrupt on sleep mode event | | 1 | Polarity Changed / WoL<br>Packet Enable | R/W | 0h | Enable Interrupt on change of polarity status | | 0 | Jabber Detect Enable | R/W | 0h | Enable Interrupt on Jabber detection event | ### 9.5.1.20 FCSCR Register (Offset = 14h) [Reset = 0000h] FCSCR Register is shown in 表 9-41. Return to the Summary Table. #### 表 9-41. FCSCR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|--------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-8 | RESERVED | R | 0h | Reserved | | 7-0 | False Carrier Event<br>Counter | | 0h | False Carrier Event Counter: This 8-bit counter increments on every false carrier event. This counter stops when it reaches its maximum count (FFh). When the counter exceeds half-full (7Fh), an interrupt event is generated. This register is cleared on read. | ### 9.5.1.21 RECR Register (Offset = 15h) [Reset = 0000h] RECR Register is shown in 表 9-42. Return to the Summary Table. ### 表 9-42. RECR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-0 | Receive Error Counter | | | RX_ER Counter: When a valid carrier is presented (only while RXDV is set), and there is at least one occurrence of an invalid data symbol, this 16-bit counter increments for each receive error detected. The RX_ER counter does not count in MII loopback mode. The counter stops when it reaches its maximum count (FFh). When the counter exceeds half-full (7Fh), an interrupt is generated. This register is cleared on read. | Product Folder Links: DP83826E DP83826I #### 9.5.1.22 BISCR Register (Offset = 16h) [Reset = 0100h] BISCR Register is shown in 表 9-43. Return to the Summary Table. ### 表 9-43. BISCR Register Field Descriptions | Bit | Field | туре | Reset | ter Field Descriptions Description | |-----|--------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | R | 0h | Reserved | | 14 | BIST Error Counter Mode | R/W | Oh | BIST Error Counter Mode: 0h = Single mode, when BIST Error Counter reaches its max value, PRBS checker stops counting. 1h = Continuous mode, when the BIST Error counter reaches its max value, a pulse is generated and the counter starts counting from zero again. | | 13 | PRBS Checker Config | R/W | Oh | PRBS Checker Config:bit[13:12] 0h = PRBS Generator and Checker both are disabled 1h = PRBS Generator Enabled, Trasnmit Single Packet with Constant Data as configured in register 0x001C. Checker is disabled 2h = PRBS Generation is disabled. PRBS Checker is Enabled 3h = PRBS Generator and Checker both enabled. PRBS Generating Continous Packets as configured in register 0x001C | | 12 | Packet Generation Enable | R/W | Oh | Packet Generation Enable:bit[13:12] 0h = PRBS Generator and Checker both are disabled 1h = PRBS Generator Enabled, Trasnmit Single Packet with Constant Data as configured in register 0x001C. Checker is disabled 2h = PRBS Generation is disabled. PRBS Checker is Enabled 3h = PRBS Generator and Checker both enabled. PRBS Generating Continous Packets as configured in register 0x001C | | 11 | PRBS Checker Lock/Sync | R | Oh | PRBS Checker Lock/Sync Indication: 0h = PRBS checker is not locked 1h = PRBS checker is locked and synced on received bit stream | | 10 | PRBS Checker Sync Loss | Н | 0h | PRBS Checker Sync Loss Indication: 0h = PRBS checker has not lost sync 1h = PRBS checker has lost sync | | 9 | Packet Generator Status | R | 0h | Packet Generation Status Indication: 0h = Packet Generator is off 1h = Packet Generator is active and generating packets | | 8 | Power Mode | R | 1h | Sleep Mode Indication: 0h = Indicates that the PHY is in active sleep mode 1h = Indicates that the PHY is in normal power mode | | 7 | RESERVED | R | 0h | Reserved | | 6 | Transmit in MII Loopback | R/W | 0h | Transmit Data in MII Loopback Mode (valid only at 100 Mbps) 0h = Data is not transmitted to the line in MII loopback 1h = Enable transmission of data from the MAC received on the TX pins to the line in parallel to the MII loopback to RX pins. This bit may be set only in MII Loopback mode - setting bit [14] in in BMCR register (0x0000) | | 5 | RESERVED | R | 0h | Reserved | | 4-0 | Loopback Mode | R/W | Oh | Loopback Mode Select: The PHY provides several options for loopback that test and verify various functional blocks within the PHY. Enabling loopback mode allows in-circuit testing of the DP83826 digital and analog data paths $1h = PCS \text{ Input Loopback (Use for 10Base-Te only)}$ $2h = PCS \text{ Output Loopback}$ $4h = \text{Digital Loopback (Use for 100Base-TX Only)} \text{ Additional Register writes are required.}$ $8h = \text{Analog Loopback (requires 100$\Omega$ termination)}$ $10h = \text{Reverse Loopback}$ | ### 9.5.1.23 RCSR Register (Offset = 17h) [Reset = 0041h] RCSR Register is shown in 表 9-44. Return to the Summary Table. ### 表 9-44. RCSR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-----------------------------------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-13 | RESERVED | R | 0h | Reserved | | 12 | RESERVED | R | 0h | Reserved | | 11 | RESERVED | R | 0h | Reserved | | 10 | RESERVED | R | 0h | Reserved | | 9 | RESERVED | R | 0h | Reserved | | 8 | RMII TX Clock Shift | R/W | Oh | RMII TX Clock Shift: Applicable only in RMII Slave Mode 0h = Transmit path internal clock shift is disabled 1h = Transmit path internal clock shift is enabled | | 7 | RMII Clock Select | R/W,STRAP | 0h | RMII Reference Clock Select: BASIC Mode: Latched by strap ENHANCED Modie: Latched by strap 0h = 25MHz clock reference, crystal or CMOS-level oscillator 1h = 50MHz clock reference, CMOS-level oscillator | | 6 | RESERVED | R/W | 1h | Reserved | | 5 | RMII Mode | R/W,STRAP | Oh | RMII or MII MAC Interface Enable: 0h = Enable MII mode of operation 1h = Enable RMII mode of operation | | 4 | RMII Revision Select | R/W | 0h | RMII Revision Select: 0h = (RMII revision 1.2) CRS_DV will toggle at the end of a packet to indicate de-assertion of CRS 1h = (RMII revision 1.0) CRS_DV will remain asserted until final data is transferred. CRS_DV will not toggle at the end of a packet | | 3 | RMII Overflow Status | | Oh | RX FIFO Overflow Status: 0h = Overflow detected 1h = Normal | | 2 | RMII Underflow Status | | Oh | RX FIFO Underflow Status: 0h = Underflow detected 1h = Normal | | 1-0 | Receive Elasticity Buffer<br>Size | R/W | 1h | Receive Elasticity Buffer Size: This field controls the Receive Elasticity Buffer which allows for frequency variation tolerance between the 50MHz RMII clock and the recovered data. The following values indicate the tolerance in bits for a single packet. The minimum setting allows for standard Ethernet frame sizes at +/-50ppm accuracy. For greater frequency tolerance, the packet lengths may be scaled (for +/-100ppm), divide the packet lengths by 2). 0h = 14 bit tolerance (up to 16800 byte packets) 1h = 2 bit tolerance (up to 2400 byte packets) 2h = 6 bit tolerance (up to 7200 byte packets) 3h = 10 bit tolerance (up to 12000 byte packets) | ## 9.5.1.24 LEDCR Register (Offset = 18h) [Reset = 0400h] LEDCR Register is shown in 表 9-45. Return to the Summary Table. ### 表 9-45. LEDCR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-------------------------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-11 | RESERVED | R | 0h | Reserved | | 10-9 | Blink Rate | R/W | 2h | LED Blinking Rate (ON/OFF duration): 0h = 20Hz (50 ms) 1h = 10Hz (100 ms) 2h = 5Hz (200 ms) 3h = 2Hz (500 ms) | | 8 | RESERVED | R/W | 0h | Reserved | | 7 | LED Link Polarity | R/W,STRAP | 0h | LED Link Polarity Setting: Link LED polarity is Active Low in BASIC mode and defined by direction of strapping on this pin in ENHANCED mode. This register allows for override of this strap value. 0h = Active Low polarity setting 1h = Active High polarity setting | | 6-5 | RESERVED | R/W | 0h | Reserved | | 4 | Drive Link LED | R/W | 0h | Drive Link LED Select: 0h = Normal operation 1h = Drive value of ON/OFF bit [1] onto LED0 output pin | | 3-2 | RESERVED | R/W | 0h | Reserved | | 1 | Link LED ON/OFF Setting | R/W | 0h | Value to force on Link LED output<br>0h = LOW<br>1h = HIGH | | 0 | RESERVED | R/W | 0h | Reserved | ### 9.5.1.25 PHYCR Register (Offset = 19h) [Reset = 8000h] PHYCR Register is shown in 表 9-46. Return to the Summary Table. ### 表 9-46. PHYCR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------------------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Auto MDI/X Enable | R/W,STRAP | 1h | Auto-MDIX Enable: BASIC Mode: Default to A-MDIX enabled. ENHANCED Mode: Latched by strap A-MDIX 0h = Disable Auto-Negotiation Auto-MDIX capability 1h = Enable Auto-Negotiation Auto-MDIX capability | | 14 | Force MDI/X | R/W,STRAP | Oh | Force MDIX: ENHANCED Mode: When A-MDIX strap is disabled, latched by FORCE MDI/MDIX strap 0h = Normal operation (Receive on RD pair, Transmit on TD pair) 1h = Force MDI pairs to cross (Receive on TD pair, Transmit on RD pair) | | 13 | Pause RX Status | R | Oh | Pause Receive Negotiation Status: Indicates that pause receive should be enabled in the MAC. Based on bits [11:10] in ANAR register and bits [11:10] in ANLPAR register settings. The function shall be enabled according to IEEE 802.3 Annex 28B Table 28B-3, 'Pause Resolution', only if the Auto-Negotiation highest common denominator is a Full-Duplex technology. | | 12 | Pause TX Status | R | Oh | Pause Transmit Negotiated Status: Indicates that pause should be enabled in the MAC. Based on bits [11:10] in ANAR register and bits [11:10] in ANLPAR register settings. This function shall be enabled according to IEEE 802.3 Annex 28B Table 28B-3, 'Pause Resolution', only if the Auto-Negotiation highest common denominator is a Full-Duplex technology. | | 11 | MII Link Status | R | Oh | MII Link Status: 0h = No active 100Base-TX Full-Duplex link, established using Auto-Negotiation 1h = 100Base-TX Full-Duplex link is active and it was established using Auto-Negotiation | | 10-8 | RESERVED | R | 0h | Reserved | | 7 | Bypass LED Stretching | R/W | Oh | Bypass LED Stretching: Set this bit to '1' to bypass the LED stretching, the LED reflects the internal value. 0h = Normal LED operation 1h = Bypass LED stretching | | 6 | RESERVED | R/W | 0h | Reserved | | 5 | LED Configuration | R/W | 0h | | | 4-0 | PHY Address | | 0h | PHY Address: BASIC Mode: Latched by Strap ENHANCED Mode: Latched by Strap | ### 9.5.1.26 10BTSCR Register (Offset = 1Ah) [Reset = 0000h] 10BTSCR Register is shown in 表 9-47. Return to the Summary Table. ### 表 9-47. 10BTSCR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|------------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-14 | RESERVED | R | 0h | Reserved | | 13 | Receiver Threshold<br>Enable | R/W | Oh | Lower Receiver Threshold Enable: 0h = Normal 10Base-T operation 1h = Enable 10Base-T lower receiver threshold to allow operation with longer cables | | 12-9 | Squelch | R/W | Oh | Squelch Configuration: Used to set the Peak Squelch 'ON' threshold for the 10Base-T receiver. Starting from 200mV to 600mV, step size of 50mV with some overlapping as shown below: 0h = 200mV 1h = 250mV 2h = 300mV 3h = 350mV 4h = 400mV 5h = 450mV 6h = 500mV 7h = 550mV 8h = 600mV | | 8 | RESERVED | R/W | 0h | Reserved | | 7 | NLP Disable | R/W | Oh | NLP Transmission Control: 0h = Enable transmission of NLPs 1h = Disable transmission of NLPs | | 6-5 | RESERVED | R | 0h | Reserved | | 4 | Polarity Status | R | Oh | Polarity Status: This bit is a duplication of bit [12] in the PHYSTS register (0x0010). Both bits will be cleared upon a read of 10BTSCR register, but not upon a read of the PHYSTS register. 0h = Correct Polarity detected 1h = Inverted Polarity detected | | 3-1 | RESERVED | R | 0h | Reserved | | 0 | Jabber Disable | R/W | Oh | Jabber Disable: Note: This function is only applicable in 10Base-Te operation. 0h = Jabber function enabled 1h = Jabber function disabled | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 9.5.1.27 BICSR1 Register (Offset = 1Bh) [Reset = 007Dh] BICSR1 Register is shown in 表 9-48. Return to the Summary Table. #### 表 9-48. BICSR1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-8 | BIST Error Count | R | Oh | BIST Error Count: Holds number of errored bytes received by the PRBS checker. Value in this register is locked and cleared when write is done to bit [15]. When BIST Error Counter Mode is set to '0', count stops on 0xFF (see register 0x0016) Note: Writing '1' to bit [15] will lock the counter's value for successive read operation and clear the BIST Error Counter. | | 7-0 | BIST IPG Length | R/W | 7Dh | BIST IPG Length: Inter Packet Gap (IPG) Length defines the size of the gap (in bytes) between any 2 successive packets generated by the BIST. Default value is 0x7D (equal to 125 bytes*4 = 500 bytes). Binary values shall be multiplied by 4 to get the actual IPG length | ### 9.5.1.28 BICSR2 Register (Offset = 1Ch) [Reset = 05EEh] BICSR2 Register is shown in 表 9-49. Return to the Summary Table. ### 表 9-49. BICSR2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|--------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-11 | RESERVED | R | 0h | Reserved | | 10-0 | BIST Packet Length | R/W | 5EEh | BIST Packet Length: Length of the generated BIST packets. The value of this register defines the size (in bytes) of every packet that is generated by the BIST. Default value is 0x05EE, which is equal to 1518 bytes. | ### 9.5.1.29 CDCR Register (Offset = 1Eh) [Reset = 0102h] CDCR Register is shown in 表 9-50. Return to the Summary Table. ### 表 9-50. CDCR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Cable Diagnostic Start | R/W | 0h | Cable Diagnostic Process Start: Diagnostic Start bit is cleared once Diagnostic Done indication bit is triggered. 0h = Cable Diagnostic is disabled 1h = Start cable measurement | | 14 | cfg_rescal_en | R/W | 0h | Resistor calibration Start | | 13-2 | RESERVED | R | 40h | Reserved | | 1 | Cable Diagnostic Status | R | 1h | Cable Diagnostic Process Done: 0h = Cable Diagnostic had not completed 1h = Indication that cable measurement process is complete | | 0 | Cable Diagnostic Test Fail | R | Oh | Cable Diagnostic Process Fail: 0h = Cable Diagnostic has not failed 1h = Indication that cable measurement process failed | ### 9.5.1.30 PHYRCR Register (Offset = 1Fh) [Reset = 0000h] PHYRCR Register is shown in 表 9-51. Return to the Summary Table. #### 表 9-51. PHYRCR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|---------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------| | 15 | Software Hard Reset | HW1S | Oh | Software Hard Reset: 0h = Normal Operation 1h = Reset PHY. This bit is self cleared and has the same effect as Hardware reset pin. | | 14 | Digital reset | HW1S | Oh | Software Restart: 0h = Normal Operation 1h = Restart PHY. This bit is self cleared and resets all PHY circuitry except the registers. | | 13 | RESERVED | R/W | 0h | Reserved | | 12-0 | RESERVED | R/W | 0h | Reserved | Product Folder Links: DP83826E DP83826I ### 9.5.1.31 MLEDCR Register (Offset = 25h) [Reset = 0041h] MLEDCR Register is shown in 表 9-52. Return to the Summary Table. #### 表 9-52. MLEDCR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|--------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-10 | RESERVED | R/W | 0h | Reserved | | 9 | MLED Polarity Swap | R/W | Oh | MLED Polarity Swap: The polarity of MLED depends on the routing configuration and the strap on LED1 pin, but only in ENHANCED mode. If the pin strap is Pull-Up then polarity is active low. If the pin strap is Pull-Down then polarity is active high. In BASIC mode, the polarity is always active low. | | 8-7 | RESERVED | R/W | 0h | Reserved | | 6-3 | LED0 Configuration | R/W | 8h | MLED Configurations: Selects the source for LED0 Oh = LINK OK 1h = RX/TX Activity 2h = TX Activity 3h = RX Activity 4h = Collision 5h = Speed, High for 100BASE-TX 6h = Speed, High for 10BASE-T 7h = Full-Duplex 8h = LINK OK / BLINK on TX/RX Activity 9h = Active Stretch Signal Ah = MII LINK (100BT+FD) Bh = LPI Mode (EEE) Ch = TX/RX MII Error Dh = Link Lost (remains on until register 0x0001 is read) Eh = Blink for PRBS error (remains ON for single error, remains until counter is cleared) Fh = Reserved | | 2-1 | RESERVED | R | 0h | Reserved | | 0 | cfg_mled_en | R/W | 1h | MLED Route to LED0: 0h = Reserved 1h = Value routed as per MLEDCR[6:3] | ### 9.5.1.32 COMPT Regsiter Register (Offset = 27h) [Reset = 0000h] COMPT Regsiter is shown in 表 9-53. Return to the Summary Table. ### 表 9-53. COMPT Regsiter Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-4 | RESERVED | R/W | 0h | Reserved | | 3-0 | Compliance Test Configuration | R/W | Oh | Compliance Test Configuration Select: Bit [4] in Register 0x0027 = 1, Enables 10Base-T Test Patterns Bit [4] in Register 0x0428 = 1, Enables 100Base-TX Test Modes Bits [3:0] select the 10Base-T test pattern, as follows: 0000 = Single NLP 0001 = Single Pulse 1 0010 = Single Pulse 0 0011 = Repetitive 1 0100 = Repetitive 0 0101 = Preamble (repetitive '10') 0110 = Single 1 followed by TP_IDLE 0111 = Single 0 followed by TP_IDLE 1000 = Repetitive '1001' sequence 1001 = Random 10Base-T data 1010 = TP_IDLE_00 1011 = TP_IDLE_01 1100 = TP_IDLE_11 100Base-TX Test Mode is determined by bits {[5] in register 0x0428, [3:0] in register 0x0027}. The bits determine the number of 0's to follow a '1'. 0,0001 = Single '0' after a '1' 0,0010 = Two '0' after a '1' 0,0010 = Two '0' after a '1' 0,0111 = Three '0' after a '1' 0,0110 = Five '0' after a '1' 0,0111 = Seven '0' after a '1' 0,0111 = Seven '0' after a '1' 0,0000 = Clears the shift register Note 1: To reconfigure the 100Base-TX Test Mode, bit [4] must be cleared in register 0x0428 and then reset to '1' to configure the new pattern. Note 2: When performing 100Base-TX or 10Base-T tests modes, the speed must be force using the Basic Mode Control Register (BMCR), address 0x0000. | ### 9.5.1.33 10M\_CFG Register (Offset = 2Ah) [Reset = 7998h] 10M\_CFG is shown in 表 9-54. Return to the Summary Table. #### 表 9-54. 10M\_CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | R | 0h | Reserved | | 14 | 10M Preamble Mode | R/W | 1h | The device supports two preamble size for 10Mbps (0) Long Preamble Mode (1) Short Preamble Mode, This does not affect the 100Mbps mode. In Long Preamble mode, "Long" denotes the number of preamble received from MDI. In this mode, the receiver takes up to 7 bytes of preamble to declare this as a valid preamble. The preamble on the MAC can have lesser preambles than the bytes from MDI. The device expects at least 7 bytes of preamble to be on the MDI line. In Short Preamble mode, "Short" denotes the preamble bytes on the MDI line. In this mode, the receiver can work with shorter preambles > 3 bytes. If Link Partner is expected to transfer shorter preamble (< 3 bytes), it is recommended to configure to "Long" preamble mode. 0h = Long Preamble Mode 1h = Short Preamble Mode | | 13-0 | RESERVED | R/W | 3998h | Reserved | ### 9.5.1.34 FLD\_CFG1 Register (Offset = 117h) [Reset = 8147h] FLD\_CFG1 is shown in 表 9-55. Return to the Summary Table. ### 表 9-55. FLD\_CFG1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|---------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-10 | Config MLT3 Error Cnt<br>Len | R/W | 20h | MLT3 Error count window. Sets the window in terns if number of clocks (8ns). The counter counts in steady state. 0h = Reserved 1h = 2 cycle 3Fh = 64 cycle | | 9-4 | Config MLT3 Error<br>Number Cnt | R/W | 14h | Numbers of MLT3 errors to be counted for link down 0h = Reserved 1h = 1 Error 3Fh = 63 Errors | | 3-0 | RESERVED | R | 7h | Reserved | ### 9.5.1.35 FLD\_CFG2 Register (Offset = 131h) [Reset = 2284h] FLD\_CFG2 is shown in 表 9-56. Return to the Summary Table. ### 表 9-56. FLD\_CFG2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------------------------------|------|-------|-------------------------------------------------------------------------| | 15-6 | RESERVED | R/W | 8Ah | Reserved | | 5-0 | Config Scrambler<br>Threshold | R/W | 4h | Configures the window to declare link down based on descrambler errors. | ### 9.5.1.36 CDSCR Register (Offset = 170h) [Reset = 0C12h] CDSCR Register is shown in 表 9-57. Return to the Summary Table. #### 表 9-57. CDSCR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | R | 0h | Reserved | | 14 | Cable Diagnostic Cross<br>Disable | R/W | Oh | Cross TDR Diagnostic Mode: 0h = TDR looks for reflections on channel other than the transmit channel configured by 0x170[13] 1h = TDR looks for reflections on same channel as transmit channel configured by 0x170[13] | | 13 | cfg_tdr_chan_sel | R/W | 0h | TDR TX channel select: 0h = Select channel A as transmit channel. 1h = Select channel B as transmit channel. | | 12 | cfg_tdr_dc_rem_no_init | R/W | 0h | To make sure DC removal module is not reset before TDR and dc removal is effective on TDR reflection | | 11 | RESERVED | R/W | 1h | Reserved | | 10-8 | Cable Diagnostic Average<br>Cycles | R/W | 4h | Number of TDR Cycles to Average: 0h = 1 TDR cycle 1h = 2 TDR cycles 2h = 4 TDR cycles 3h = 8 TDR cycles 4h = 16 TDR cycles 5h = 32 TDR cycles 6h = 64 TDR cycles 7h = Reserved | | 7 | RESERVED | R/W | 0h | Reserved | | 6-4 | cfg_tdr_seg_num | R/W | 1h | Selects cable segment on which TDR is to be performed - 000b = Reserved 001b = 0m to 10m 010b = 10m to 20m 011b = 20m to 40m 100b = 40m to 80m 101b = 80m and beyond 110b = Reserved 111b = Reserved | | 3-0 | RESERVED | R/W | 2h | Reserved | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 9.5.1.37 CDSCR2 Register (Offset = 171h) [Reset = C850h] CDSCR2 Register is shown in 表 9-58. Return to the Summary Table. ### 表 9-58. CDSCR2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|-------------| | 15-0 | RESERVED | R/W | C850h | Reserved | ### 9.5.1.38 CDSCR3 Register (Offset = 173h) [Reset = 0D04h] CDSCR3 Register is shown in 表 9-59. Return to the Summary Table. ### 表 9-59. CDSCR3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-8 | cfg_tdr_seg_duration | R/W | Dh | Duration of the segment selected for TDR, calculated by - (Length_in_meters*2*5.2)/8 For Segment #1, 8'hD For Segment #2, 8'hD For Segment #3, 8'h1A For Segment #4, 8'h34 For Segment #5, 8'h8F | | 7-0 | cfg_tdr_initial_skip | R/W | 4h | No of samples to be avoided before start of segment configured - For Segment #1, 8'h7 For Segment #2, 8'h14 For Segment #3, 8'h21 For Segment #4, 8'h3B For Segment #5, 8'h6F | ### 9.5.1.39 TDR\_175 Register (Offset = 175h) [Reset = 1004h] TDR\_175 Register is shown in 表 9-60. Return to the Summary Table. ### 表 9-60. TDR\_175 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|---------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-14 | RESERVED | R | 0h | Reserved | | 13-11 | cfg_tdr_sdw_avg_loc | R/W | 2h | TDR shadow average location - For Segment #1, 3'h2 For Segment #2, 3'h2 For Segment #3, 3'h2 For Segment #4, 3'h2 For Segment #5, 3'h2 | | 10-5 | RESERVED | R | 0h | Reserved | | 4 | RESERVED | R/W | 0h | Reserved | | 3-0 | cfg_tdr_fwd_shadow | R/W | 4h | Length of forward shadow for the segment configured (to avoid shadow of a fault peak be seen as another fault peak) - For Segment #1, 4'h4 For Segment #2, 4'h4 For Segment #3, 4'h5 For Segment #4, 4'h8 For Segment #5, 4'hB | ### 9.5.1.40 TDR\_176 Register (Offset = 176h) [Reset = 0005h] TDR\_176 Register is shown in 表 9-61. Return to the Summary Table. ### 表 9-61. TDR\_176 Register Field Descriptions | Bit | it | Field | Туре | Reset | Description | |------|----|--------------------------|------|-------|-------------| | 15-5 | -5 | RESERVED | R | 0h | Reserved | | 4-0 | 0 | cfg_tdr_p_loc_thresh_seg | R/W | 5h | | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 9.5.1.41 CDSCR4 Register (Offset = 177h) [Reset = 1E00h] CDSCR4 Register is shown in 表 9-62. Return to the Summary Table. ### 表 9-62. CDSCR4 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|------------------------|------|-------|---------------------------------------------------------| | 15-13 | RESERVED | R/W | 0h | Reserved | | 12-8 | Short Cables Threshold | R/W | 1Eh | TH to compensate for strong reflections in short cables | | 7-0 | RESERVED | R/W | 0h | Reserved | ### 9.5.1.42 TDR\_178 Register (Offset = 178h) [Reset = 0002h] TDR\_178 Register is shown in 表 9-63. Return to the Summary Table. ### 表 9-63. TDR\_178 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------| | 15-3 | RESERVED | R | 0h | Reserved | | 2-0 | cfg_tdr_tx_pulse_width_se g | R/W | 2h | TDR TX Pulse width for Segment - For Segment #1, 3'h2 For Segment #2, 3'h2 For Segment #3, 3'h2 For Segment #4, 3'h2 For Segment #5, 3'h6 | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 100 Product Folder Links: DP83826E DP83826I English Data Sheet: SNLS647 ### 9.5.1.43 CDLRR1 Register (Offset = 180h) [Reset = 0000h] CDLRR1 Register is shown in 表 9-64. Return to the Summary Table. ### 表 9-64. CDLRR1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|--------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-8 | RESERVED | R | 0h | Reserved | | 7-0 | TD Peak Location 1 | R | 0h | Location of the First peak discovered by the TDR mechanism on Transmit Channel (TD). The value of these bits need to be translated into distance from the PHY. | ### 9.5.1.44 CDLRR2 Register (Offset = 181h) [Reset = 0000h] CDLRR2 Register is shown in 表 9-65. Return to the Summary Table. ### 表 9-65. CDLRR2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|-------------| | 15-0 | RESERVED | R | 0h | Reserved | 102 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SNLS647 Product Folder Links: DP83826E DP83826I ### 9.5.1.45 CDLRR3 Register (Offset = 182h) [Reset = 0000h] CDLRR3 Register is shown in 表 9-66. Return to the Summary Table. ### 表 9-66. CDLRR3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|-------------| | 15-0 | RESERVED | R | 0h | Reserved | ### 9.5.1.46 CDLRR4 Register (Offset = 183h) [Reset = 0000h] CDLRR4 Register is shown in 表 9-67. Return to the Summary Table. ### 表 9-67. CDLRR4 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|-------------| | 15-0 | RESERVED | R | 0h | Reserved | 104 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: DP83826E DP83826I ### 9.5.1.47 CDLRR5 Register (Offset = 184h) [Reset = 0000h] CDLRR5 Register is shown in 表 9-68. Return to the Summary Table. ### 表 9-68. CDLRR5 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|-------------| | 15-0 | RESERVED | R | 0h | Reserved | ### 9.5.1.48 CDLAR1 Register (Offset = 185h) [Reset = 0000h] CDLAR1 Register is shown in 表 9-69. Return to the Summary Table. ### 表 9-69. CDLAR1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|---------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-7 | RESERVED | R | 0h | Reserved | | 6-0 | TD Peak Amplitude 1 | R | | Amplitude of the First peak discovered by the TDR mechanism on Transmit Channel (TD). The value of these bits is translated into type of cable fault and/or interference. | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SNLS647 106 ### 9.5.1.49 CDLAR2 Register (Offset = 186h) [Reset = 0000h] CDLAR2 Register is shown in 表 9-70. Return to the Summary Table. ### 表 9-70. CDLAR2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|-------------| | 15-0 | RESERVED | R | 0h | Reserved | ### 9.5.1.50 CDLAR3 Register (Offset = 187h) [Reset = 0000h] CDLAR3 Register is shown in 表 9-71. Return to the Summary Table. ### 表 9-71. CDLAR3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|-------------| | 15-0 | RESERVED | R | 0h | Reserved | Product Folder Links: DP83826E DP83826I 108 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback # 9.5.1.51 CDLAR4 Register (Offset = 188h) [Reset = 0000h] CDLAR4 Register is shown in 表 9-72. Return to the Summary Table. # 表 9-72. CDLAR4 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|-------------| | 15-0 | RESERVED | R | 0h | Reserved | # 9.5.1.52 CDLAR5 Register (Offset = 189h) [Reset = 0000h] CDLAR5 Register is shown in 表 9-73. Return to the Summary Table. # 表 9-73. CDLAR5 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|-------------| | 15-0 | RESERVED | R | 0h | Reserved | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SNLS647 110 # 9.5.1.53 CDLAR6 Register (Offset = 18Ah) [Reset = 0000h] CDLAR6 Register is shown in 表 9-74. Return to the Summary Table. # 表 9-74. CDLAR6 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|--------------------|------|-------|--------------------------------------------------------------------------------------| | 15-12 | RESERVED | R | 0h | Reserved | | 11 | TD Peak Polarity 1 | R | 0h | Polarity of the First peak discovered by the TDR mechanism on Transmit Channel (TD). | | 10-6 | RESERVED | R | 0h | Reserved | | 5 | Cross Detect on TD | R | 0h | Cross Reflections were detected on TD. Indicate on Short between TD+ and TD- | | 4 | RESERVED | R | 0h | Reserved | | 3 | RESERVED | R | 0h | Reserved | | 2 | RESERVED | R | 0h | Reserved | | 1-0 | RESERVED | R | 0h | Reserved | ## 9.5.1.54 MSE\_Val Register (Offset = 218h) [Reset = 0000h] MSE\_Val is shown in 表 9-75. Return to the Summary Table. # 表 9-75. MSE\_Val Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------------------|------|-------|------------------------------------------------------| | 15-0 | Mean Square Error | R | 0h | Mean square error. Refer to SNLA423 for more details | Product Folder Links: DP83826E DP83826I Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 112 # 9.5.1.55 IO\_CFG1 Register (Offset = 302h) [Reset = 0000h] IO\_CFG1 Register is shown in 表 9-76. Return to the Summary Table. # 表 9-76. IO\_CFG1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-----------------------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 15-14 | MaC Impedance Control | R/W | 0h | MAC Impedance Control: MAC interface impedance control sets the series termination for the digital pins. 0h = Slow Mode 1h = Fast Mode | | 13 | RESERVED | R/W | 0h | Reserved | | 12-9 | RESERVED | R/W | 0h | Reserved | | 8 | cfg_crs_dv_vs_rx_dv | R/W,STRAP | 0h | Selects the CRS_DV pin to be operating as CRS_DV or RX_DV in RMII mode. Default value selected by the strap. 0h = RMII_CRS_DV 1h = RMII_RX_DV | | 7 | RESERVED | R/W | 0h | Reserved | | 6 | cfg_clkout25m_off | R/W | 0h | For ENHANCED Mode only : Configure Clockout or LED1 0h = CLKOUT25 available 1h = LED1_GPIO is available | | 5-0 | RESERVED | R | 0h | Reserved | # 9.5.1.56 LED0\_GPIO\_CFG Register (Offset = 303h) [Reset = 0008h] LED0\_GPIO\_CFG is shown in 表 9-77. Return to the Summary Table. # 表 9-77. LED0\_GPIO\_CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|--------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-6 | RESERVED | R | 0h | Reserved | | 5-3 | cfg_led0_clk_sel | R/W | 1h | Selects one of the internal clock, for output on LED0. This is enabled when cfg_led0_gpio_ctrl[2:0] = 001b. The possible configurations are: 0h = Reserved 1h = Reserved 2h = Reserved 3h = Reserved 4h = Reserved 5h = PLL Clock out 6h = Recovered Clock 7h = Reserved | | 2-0 | cfg_led0_gpio_ctrl | R | Oh | GPIO Configuration for LED0: 0h = LED0 1h = Clock output selected by register field cfg_led0_clk_sel 2h = WoL 3h = 0 4h = Interrupt 5h = 0 6h = 0 7h = 1 | # 9.5.1.57 LED1\_GPIO\_CFG Register (Offset = 304h) [Reset = 0008h] LED1\_GPIO\_CFG is shown in 表 9-78. Return to the Summary Table. # 表 9-78. LED1\_GPIO\_CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|--------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-6 | RESERVED | R | 0h | Reserved | | 5-3 | cfg_led1_clk_sel | R/W | 1h | Selects one of the internal clock, for output on LED1. This is enabled when cfg_led1_gpio_ctrl[2:0] = 001b. The possible configurations are: 0h = Reserved 1h = Reserved 2h = Reserved 3h = Reserved 4h = Reserved 5h = PLL Clock out 6h = Recovered Clock 7h = Reserved | | 2-0 | cfg_led1_gpio_ctrl | R/W | Oh | GPIO Configuration for LED1: 0h = LED1 (default in BASIC mode) 1h = Reserved 2h = WoL 3h = Reserved 4h = Interrupt 5h = TX_ER 6h = CLKOUT25M (default in ENHANCED Mode, selectable by Strap) 7h = Reserved | Product Folder Links: DP83826E DP83826I # 9.5.1.58 LED2\_GPIO\_CFG Register (Offset = 305h) [Reset = 0008h] LED2\_GPIO\_CFG is shown in 表 9-79. Return to the Summary Table. # 表 9-79. LED2\_GPIO\_CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|--------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------| | 15-6 | RESERVED | R | 0h | Reserved | | 5-3 | RESERVED | R/W | 1h | Reserved | | 2-0 | cfg_led2_gpio_ctrl | R/W | Oh | GPIO Configuration for LED2: 0h = LED2 1h = Reserved 2h = WoL 3h = COL 4h = Interrupt 5h = COL 6h = COL 7h = High | English Data Sheet: SNLS647 # 9.5.1.59 LED3\_GPIO\_CFG Register (Offset = 306h) [Reset = 0008h] LED3\_GPIO\_CFG is shown in 表 9-80. Return to the Summary Table. # 表 9-80. LED3\_GPIO\_CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|--------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------| | 15-6 | RESERVED | R | 0h | Reserved | | 5-3 | RESERVED | R/W | 1h | Reserved | | 2-0 | cfg_led3_gpio_ctrl | R | Oh | GPIO Configuration for LED3: 0h = LED3 1h = Reserved 2h = WoL 3h = CRS 4h = Interrupt 5h = CRS 6h = CRS 7h = High | # 9.5.1.60 CLK\_OUT\_LED\_STATUS register Register (Offset = 308h) [Reset = 0002h] CLK\_OUT\_LED\_STATUS register is shown in 表 9-81. Return to the Summary Table. # 表 9-81. CLK\_OUT\_LED\_STATUS register Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|---------------------------|------|-------|--------------------------------------------------------------------------------------------------| | 15-1 | RESERVED | R/W | 1h | Reserved | | 0 | cfg_clkout_25m_off_status | R | 0h | This bit is applicable in ENHANCED mode only 0h = CLKOUT25 available 1h = LED1_GPIO is available | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SNLS647 # 9.5.1.61 VOD\_CFG1 Register (Offset = 30Bh) [Reset = 3C00h] VOD\_CFG1 Register is shown in 表 9-82. Return to the Summary Table. # 表 9-82. VOD\_CFG1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|---------------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-14 | RESERVED | R | 0h | Reserved | | 13-12 | cfg_dac_minus_one_val_<br>mdix_5_to_4 | R/W | 3h | LD data for mlt3 encoded data of minus one in MDIX mode. The 6 bit data is split into two fields - {cfg_dac_minus_one_val_mdix_5_to_4, cfg_dac_minus_one_val_mdix_3_to_0} 28h = 150% 29h = 143.75% 2Ah = 137.50% 2Bh = 131.25% 2Ch = 125% 2Dh = 118.75% 2Eh = 112.50% 2Fh = 106.25% 30h = 100% 31h = 93.75% 32h = 87.50% 32h = 87.50% 33h = 81.25% 34h = 75% 35h = 68.75% 36h = 62.50% 37h = 56.25% 38h = 50% | | 11-6 | cfg_dac_minus_one_val_<br>mdi | R/W | 30h | LD data for mlt3 encoded data of minus one in MDI mode. 28h = 150% 29h = 143.75% 2Ah = 137.50% 2Bh = 131.25% 2Ch = 125% 2Dh = 118.75% 2Eh = 112.50% 2Fh = 106.25% 30h = 100% 31h = 93.75% 32h = 87.50% 33h = 81.25% 34h = 75% 35h = 68.75% 36h = 62.50% 37h = 56.25% 38h = 50% | | 5-0 | cfg_dac_zero_val | R/W | 0h | LD data for mlt3 encoded data of zero | # 9.5.1.62 VOD\_CFG2 Register (Offset = 30Ch) [Reset = 0410h] VOD\_CFG2 Register is shown in 表 9-83. Return to the Summary Table. # 表 9-83. VOD\_CFG2 Register Field Descriptions | Bit | Field | Type | Reset | Description | |-------|-----------------------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | • | | 15-12 | cfg_dac_minus_one_val_mdix_3_to_0 | R/W | Oh | LD data for mlt3 encoded data of minus one in MDX mode. 6 bit data is split into two fields - {cfg_dac_minus_one_val_mdix_5_to_4, cfg_dac_minus_one_val_mdix_3_to_0} 28h = 150% 29h = 143.75% 2Ah = 137.50% 2Bh = 131.25% 2Ch = 125% 2Dh = 118.75% 2Eh = 112.50% 2Fh = 106.25% 30h = 100% 31h = 93.75% 32h = 87.50% 33h = 81.25% 34h = 75% 35h = 68.75% 36h = 62.50% 37h = 56.25% 38h = 50% | | 11-6 | cfg_dac_plus_one_val_md<br>ix | R/W | 10h | LD data for mlt3 encoded data of plus one in MDIX mode 08h = 50% 09h = 56.25% 0Ah = 62.50% 0Bh = 68.75% 0Ch = 75% 0Dh = 81.25% 0Eh = 87.50% 0Fh = 93.75% 10h = 100% 11h = 106.25% 12h = 112.50% 13h = 118.75% 14h = 125% 15h = 131.25% 16h = 137.50% 17h = 143.75% 18h = 150% | | 5-0 | cfg_dac_plus_one_val_md<br>i | R/W | 10h | LD data for mlt3 encoded data of plus one in MDI mode 08h = 50% 09h = 56.25% 0Ah = 62.50% 0Bh = 68.75% 0Ch = 75% 0Ch = 87.50% 0Eh = 87.50% 0Fh = 93.75% 10h = 100% 11h = 106.25% 12h = 112.50% 13h = 118.75% 14h = 125% 15h = 131.25% 16h = 137.50% 17h = 143.75% 18h = 150% | Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SNLS647 120 Submit Document Feedback # 9.5.1.63 VOD\_CFG3 Register (Offset = 30Eh) [Reset = 8400h] VOD\_CFG3 Register is shown in 表 9-84. Return to the Summary Table. # 表 9-84. VOD\_CFG3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-12 | ld_term_mdi_10M_reg | R/W | 8h | 10M mode, MDI Termination Value Register 0h = 122 1h = 119 2h = 116 3h = 113 4h = 110 5h = 107 6h = 105 7h = 102 8h = 100 9h = 98 Ah = 96 Bh = 94 Ch = 92 Dh = 90 Eh = 88 Fh = 86 | | 11 | ld_term_mdi_10M_en | R/W | 0h | 10M mode, MDI Termination Value Register Enable 0h = Disable 1h = Enable | | 10-7 | ld_term_mdix_10M_reg | R/W | 8h | 10M mode, MDIX Termination Value Register 0h = 122 1h = 119 2h = 116 3h = 113 4h = 110 5h = 107 6h = 105 7h = 102 8h = 100 9h = 98 Ah = 96 Bh = 94 Ch = 92 Dh = 90 Eh = 88 Fh = 86 | | 6 | ld_term_mdix_10M_en | R/W | 0h | 10M mode, MDIX Termination Value Register Enable 0h = Disable 1h = Enable | | 5-2 | RESERVED | R/W | 0h | Reserved | | 1-0 | RESERVED | R | 0h | Reserved | | | | | | | # 9.5.1.64 ANA\_LD\_PROG\_SL Register (Offset = 404h) [Reset = 0080h] ANA\_LD\_PROG\_SL Register is shown in 表 9-85. Return to the Summary Table. # 表 9-85. ANA\_LD\_PROG\_SL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|-------------| | 15-0 | RESERVED | R/W | 80h | Reserved | 122 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SNLS647 \_ . . \_ . . . . . \_ \_ \_ \_ \_ \_ # 9.5.1.65 ANA\_RX10BT\_CTRL Register (Offset = 40Dh) [Reset = 0008h] ANA\_RX10BT\_CTRL Register is shown in 表 9-86. Return to the Summary Table. # 表 9-86. ANA\_RX10BT\_CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------------|------|-------|--------------------------------------------------------------------------------------------------| | 15-5 | RESERVED | R/W | 0h | Reserved | | 4-0 | rx10bt_comp_sl | R/W | 8h | 10B-T current Gain, common for both POS and NEG, Starting from 200mV to 575mV, step size of 25mV | # 9.5.1.66 GENCFG Register (Offset = 456h) [Reset = 0008h] GENCFG Register is shown in 表 9-87. Return to the Summary Table. # 表 9-87. GENCFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------| | 15-4 | RESERVED | R/W | 0h | Reserved | | 3 | Min IPG Enable | R/W | 1h | Min IPG Enable: 0h = Minimal IPG set to 200 ns 1h = Enable Minimum Interpacket Gap (IPG is set to 120ns instead of 200ns) | | 2-0 | RESERVED | R/W | 0h | Reserved | Product Folder Links: DP83826E DP83826I Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9.5.1.67 LEDCFG Register (Offset = 460h) [Reset = 5665h] LEDCFG Register is shown in 表 9-88. Return to the Summary Table. # 表 9-88. LEDCFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-12 | LED1 Control | R/W | 5h | LED1 Control: Selects the source for LED1. | | 10 12 | | | O.I. | Oh = LINK OK 1h = RX/TX Activity 2h = TX Activity 3h = RX Activity 4h = Collision 5h = Speed, High for 100BASE-TX 6h = Speed, High for 10BASE-T 7h = Full-Duplex 8h = LINK OK / BLINK on TX/RX Activity 9h = Active Stretch Signal Ah = MII LINK (100BT+FD) Bh = LPI Mode (Energy Efficient Ethernet) Ch = TX/RX MII Error Dh = Link Lost (remains on until register 0x0001 is read) Eh = Blink for PRBS error (remains ON for single error, remains until counter is cleared) Fh = Reserved | | 11-8 | LED2 Control | R/W | 6h | LED2 Control: Selects the source for LED2. 0h = LINK OK 1h = RX/TX Activity 2h = TX Activity 3h = RX Activity 4h = Collision 5h = Speed, High for 100BASE-TX 6h = Speed, High for 10BASE-T 7h = Full-Duplex 8h = LINK OK / BLINK on TX/RX Activity 9h = Active Stretch Signal Ah = MII LINK (100BT+FD) Bh = LPI Mode (Energy Efficient Ethernet) Ch = TX/RX MII Error Dh = Link Lost (remains on until register 0x0001 is read) Eh = Blink for PRBS error (remains ON for single error, remains until counter is cleared) Fh = Reserved | | 7-4 | LED3 Control | R/W | 6h | LED3 Control:Selects the source for LED3. 0h = LINK OK 1h = RX/TX Activity 2h = TX Activity 3h = RX Activity 4h = Collision 5h = Speed, High for 100BASE-TX 6h = Speed, High for 10BASE-T 7h = Full-Duplex 8h = LINK OK / BLINK on TX/RX Activity 9h = Active Stretch Signal Ah = MII LINK (100BT+FD) Bh = LPI Mode (Energy Efficient Ethernet) Ch = TX/RX MII Error Dh = Link Lost (remains on until register 0x0001 is read) Eh = Blink for PRBS error (remains ON for single error, remains until counter is cleared) Fh = Reserved | | 3-0 | RESERVED | R/W | 5h | Reserved | English Data Sheet: SNLS647 ## 9.5.1.68 IOCTRL Register (Offset = 461h) [Reset = 0010h] IOCTRL Register is shown in 表 9-89. Return to the Summary Table. ## 表 9-89. IOCTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-----------------------|------|-------|---------------------------------------------------------------------------------| | 15 | RESERVED | R/W | 0h | Reserved | | 14 | RESERVED | R/W | 0h | Reserved | | 13-12 | RESERVED | R/W | 0h | Reserved | | 11 | RESERVED | R/W | 0h | Reserved | | 10-7 | RESERVED | R/W | 0h | Reserved | | 6-5 | RESERVED | R/W | 0h | Reserved | | 4-0 | MAC Impedance Control | R/W | 10h | Controls the Slew Rate of the IO. Only LSB is used.<br>10h = Fast<br>11h = Slow | # 9.5.1.69 SOR1 Register (Offset = 467h) [Reset = 0000h] SOR1 Register is shown in 表 9-90. Return to the Summary Table. # 表 9-90. SOR1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|---------------------------------------------------| | 15 | RESERVED | R | 0h | Reserved | | 14 | RESERVED | R | 0h | Reserved | | 13 | RESERVED | R | 0h | Reserved | | 12 | RESERVED | R | 0h | Reserved | | 11 | RESERVED | R | 0h | Reserved | | 10 | Strap10 | R | Oh | Strap on pin#18 0h = active low, 1h = active high | | 9 | Strap9 | R | Oh | Strap on pin#15 0h = active low, 1h = active high | | 8 | Strap8 | R | Oh | Strap on pin#14 0h = active low, 1h = active high | | 7 | Strap7 | R | Oh | Strap on pin#13 0h = active low, 1h = active high | | 6 | Strap6 | R | Oh | Strap on pin#20 0h = active low, 1h = active high | | 5 | Strap5 | R | Oh | Strap on pin#22 0h = active low, 1h = active high | | 4 | Strap4 | R | Oh | Strap on pin#28 0h = active low, 1h = active high | | 3 | Strap3 | R | Oh | Strap on pin#29 0h = active low, 1h = active high | | 2 | Strap2 | R | Oh | Strap on pin#30 0h = active low, 1h = active high | | 1 | Strap1 | R | Oh | Strap on pin#31 0h = active low, 1h = active high | | 0 | Strap0 | R | 0h | Strap on pin#16 0h = active low, 1h = active high | # 9.5.1.70 SOR2 Register (Offset = 468h) [Reset = 0287h] SOR2 Register is shown in 表 9-91. Return to the Summary Table. # 表 9-91. SOR2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | R | 0h | Reserved | | 14 | XMII_ISOLATE_EN | R | 0h | Applicable in BASIC Mode. Controls the MII Isolation bit field in register BMCR[10] 0h = No Isolation 1h = MAC pins Isolated | | 13 | RESERVED | R | 0h | Reserved | | 12 | CRS_DV_vs_RX_DV | R | 0h | RMII mode RX_DV pin as CRS_DV or RX_DV 0h = RMI CRS_DV 1h = RMII RX_DV | | 11 | LED_3_POLARITY | R | 0h | LED3 Polarity Detection. Controls the LED3 Polarity 0h = Active Low polarity setting 1h = Active High polarity setting | | 10 | LED_2_POLARITY | R | 0h | LED2 Polarity Detection. Controls the LED2 Polarity 0h = Active Low polarity setting 1h = Active High polarity setting | | 9 | CFG_LED_LINK_POL | R | 1h | Link LED Polarity Detection. Controls the LED0 Polarity 0h = Active Low polarity setting 1h = Active High polarity setting | | 8 | CFG_FLD_EN | R | 0h | Status of Fast Link Drop. 0h = FLD Disabled 1h = FLD Enabled. See CR3[10,3:0] for more information | | 7 | CFG_AMDIX | R | 1h | AMDIX Enable. This captures the inversion of AMDIX_DIS strap 0h = AMDIX Disable 1h = AMDIX Enable | | 6 | RESERVED | R | 0h | Reserved | | 5 | LED_SPEED_POL | R | 0h | Speed LED Polarity Detection. Controls the LED1 Polarity 0h = Active Low polarity setting 1h = Active High polarity setting | | 4 | CFG_RMII_MODE | R | 0h | MII/RMII mode Selection 0h = MII 1h = RMII | | 3 | CFG_XI_50_SLAVE | R | 0h | RMII Master / Slave mode Selection 0h = RMII Master Mode 1h = RMII Slave Mode | | 2 | CFG_AN_1 | R | 1h | This is to derive ANAR register bit [8:5] | | 1 | CFG_AN_0 | R | 1h | This is to derive ANAR register bit [8:5] | | 0 | CFG_AN_EN | R | 1h | ANEG Enable. This captures the inversion of ANEG_DIS | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SNLS647 128 # 9.5.1.71 LEDCFG2 Register (Offset = 469h) [Reset = 0440h] LEDCFG2 Register is shown in 表 9-92. Return to the Summary Table. ## 表 9-92. LEDCFG2 Register Field Descriptions | | A 9-92. LEDCI GZ Kegister i leid Descriptions | | | | | | | | |-------|-----------------------------------------------|-----------|-------|-------------------------------------------------------------------|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | 15-11 | RESERVED | R | 0h | Reserved | | | | | | 10 | RESERVED | R/W | 1h | led 3 polarity 0h = active low, 1h = active high | | | | | | 9 | RESERVED | R/W | 0h | led 3 drive value | | | | | | 8 | RESERVED | R/W | 0h | led 3 drive enable 0h = Normal operation 1h = drive LED polarity, | | | | | | 7 | RESERVED | R | 0h | Reserved | | | | | | 6 | LED2_polarity | R/W,STRAP | 1h | led 2 polarity 0h = active low, 1h = active high | | | | | | 5 | LED2_drv_val | R/W | 0h | led 2 drive value | | | | | | 4 | LED2_drv_en | R/W | Oh | led 2 drive enable 0h = Normal operation 1h = drive LED polarity, | | | | | | 3 | RESERVED | R | 0h | Reserved | | | | | | 2 | LED1_polarity | R/W,STRAP | 0h | led 1 polarity 0h = active low, 1h = active high | | | | | | 1 | LED1_drv_val | R/W | 0h | led1 drive value | | | | | | 0 | LED1_drv_en | R/W | 0h | led 1 drive enable 0h = Normal operation 1h = drive LED polarity, | | | | | English Data Sheet: SNLS647 # 9.5.1.72 RXFCFG1 Register (Offset = 4A0h) [Reset = 1081h] RXFCFG1 Register is shown in 表 9-93. Return to the Summary Table. ## 表 9-93. RXFCFG1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|--------------------------------------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-14 | RESERVED | R | 0h | Reserved | | 13 | RESERVED | R | 0h | Reserved | | 12 | CRC Gate | R/W | 1h | CRC Gate: If Magic Packet has Bad CRC there will be no indication (status, interrupt, GPIO) when enabled. 0h = Bad CRC does not gate Magic Packet or Pattern Indications 1h = Bad CRC gates Magic Packet and Pattern Indications | | 11 | WoL Level Change<br>Indication Clear | W0C | 0h | WoL Level Change Indication Clear: If WoL Indication is set for Level change mode, this bit clears the level upon a write. Oh = Clear | | 10-9 | WoL Pulse Indication<br>Select | R/W | 0h | WoL Pulse Indication Select: Only valid when WoL Indication is set for Pulse mode. 0h = 8 clock cycles (of 125MHz clock) 1h = 16 clock cycles 2h = 32 clock cycles 3h = 64 clock cycles | | 8 | WoL Indication Select | R/W | 0h | WoL Indication Select: 0h = Pulse mode 1h = Level change mode | | 7 | WoL Enable | R/W | 1h | WoL Enable: 0h = normal operation 1h = Enable Wake-on-LAN (WoL) | | 6 | Bit Mask Flag | R/W | 0h | Bit Mask Flag | | 5 | Secure-ON Enable | R/W | 0h | Enable Secure-ON password for Magic Packets | | 4 | RESERVED | R | 0h | Reserved | | 3 | RESERVED | R | 0h | Reserved | | 2 | RESERVED | R | 0h | Reserved | | 1 | RESERVED | R | 0h | Reserved | | 0 | WoL Magic Packet Enable | R/W,STRAP | 1h | Enable Interrupt upon reception of Magic Packet | 0 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SNLS647 130 # 9.5.1.73 RXFS Register (Offset = 4A1h) [Reset = 1000h] RXFS Register is shown in 表 9-94. Return to the Summary Table. # 表 9-94. RXFS Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-13 | RESERVED | R | 0h | Reserved | | 12 | WoL Interrupt Source | R/W | 1h | WoL Interrupt Source: Source of Interrupt for bit [1] of register 0x0013. When enabling WoL, this bit is automatically set to WoL Interrupt. 0h = Data Polarity Interrupt 1h = WoL Interrupt | | 11-8 | RESERVED | R | 0h | Reserved | | 7 | SFD Error | Н | Oh | SFD Error: 0h = No SFD error 1h = Packet with SFD error (without the SFD byte indicated in bit [13] register 0x04A0) | | 6 | Bad CRC | Н | Oh | Bad CRC: 0h = No bad CRC received 1h = Bad CRC was received | | 5 | Secure-On Hack Flag | Н | Oh | Secure-ON Hack Flag: 0h = Valid Secure-ON Password 1h = Invalid Password detected in Magic Packet | | 4 | RESERVED | Н | 0h | Reserved | | 3 | RESERVED | Н | 0h | Reserved | | 2 | RESERVED | Н | 0h | Reserved | | 1 | RESERVED | Н | 0h | Reserved | | 0 | WoL Magic Packet Status | Н | 0h | WoL Magic Packet Status: | # 9.5.1.74 RXFPMD1 Register (Offset = 4A2h) [Reset = 0000h] RXFPMD1 Register is shown in 表 9-95. Return to the Summary Table. # 表 9-95. RXFPMD1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------------------------------------|------|-------|------------------------------------------------------------| | 15-8 | MAC Destination Address<br>Byte 4 | R/W | 0h | Perfect Match Data: Configured for MAC Destination Address | | 7-0 | MAC Destination Address<br>Byte 5 (MSB) | R/W | 0h | Perfect Match Data: Configured for MAC Destination Address | Product Folder Links: DP83826E DP83826I Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9.5.1.75 RXFPMD2 Register (Offset = 4A3h) [Reset = 0000h] RXFPMD2 Register is shown in 表 9-96. Return to the Summary Table. # 表 9-96. RXFPMD2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------------------------------|------|-------|------------------------------------------------------------| | 15-8 | MAC Destination Address<br>Byte 2 | R/W | 0h | Perfect Match Data: Configured for MAC Destination Address | | 7-0 | MAC Destination Address<br>Byte 3 | R/W | 0h | Perfect Match Data: Configured for MAC Destination Address | # 9.5.1.76 RXFPMD3 Register (Offset = 4A4h) [Reset = 0000h] RXFPMD3 Register is shown in 表 9-97. Return to the Summary Table. # 表 9-97. RXFPMD3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------------------------------|------|-------|------------------------------------------------------------| | 15-8 | MAC Destination Address<br>Byte 0 | R/W | 0h | Perfect Match Data: Configured for MAC Destination Address | | 7-0 | MAC Destination Address<br>Byte 1 | R/W | 0h | Perfect Match Data: Configured for MAC Destination Address | Product Folder Links: DP83826E DP83826I Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 134 # 9.5.1.77 RXFSOP1 Register (Offset = 4A5h) [Reset = 0000h] RXFSOP1 Register is shown in 表 9-98. Return to the Summary Table. May need to be added in 825 also after testing ## 表 9-98. RXFSOP1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------------------------|------|-------|-----------------------------------------------------------------| | 15-8 | Secure-ON Password<br>Byte 1 | R/W | 0h | Secure-ON Password Select: Secure-ON password for Magic Packets | | 7-0 | Secure-ON Password<br>Byte 0 | R/W | 0h | Secure-ON Password Select: Secure-ON password for Magic Packets | ## 9.5.1.78 RXFSOP2 Register (Offset = 4A6h) [Reset = 0000h] RXFSOP2 Register is shown in 表 9-99. Return to the Summary Table. May need to be added in 825 also after testing ## 表 9-99. RXFSOP2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------------------------|------|-------|-----------------------------------------------------------------| | 15-8 | Secure-ON Password<br>Byte 3 | R/W | 0h | Secure-ON Password Select: Secure-ON password for Magic Packets | | 7-0 | Secure-ON Password<br>Byte 2 | R/W | 0h | Secure-ON Password Select: Secure-ON password for Magic Packets | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SNLS647 136 # 9.5.1.79 RXFSOP3 Register (Offset = 4A7h) [Reset = 0000h] RXFSOP3 Register is shown in 表 9-100. Return to the Summary Table. May need to be added in 825 also after testing ## 表 9-100. RXFSOP3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------------------------|------|-------|-----------------------------------------------------------------| | 15-8 | Secure-ON Password<br>Byte 5 | R/W | 0h | Secure-ON Password Select: Secure-ON password for Magic Packets | | 7-0 | Secure-ON Password<br>Byte 4 | R/W | 0h | Secure-ON Password Select: Secure-ON password for Magic Packets | # 10 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 10.1 Application Information The DP83826 is a single-port 10/100-Mbps Ethernet PHY. It supports connections to an Ethernet MAC through MII and RMII. Connections to the Ethernet media are made via the IEEE 802.3 defined media-dependent interface. When using the device for Ethernet applications, it is necessary to meet certain requirements for normal operation. The following subsections are intended to assist in appropriate component selection and required circuit connections. 注 For a step-by-step approach to using the DP83826 BASIC mode in existing systems that use a common standard Ethernet pinout Refer to SNLA338 #### 10.2 Typical Applications Following figure shows a typical application for the DP83826. 図 10-1. Typical DP83826 Application Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 10.2.1 Twisted-Pair Interface (TPI) Network Circuit ☑ 10-2 shows the recommended twisted-pair interface network circuit for 10 Mbps or 100 Mbps. Variations with PCB and component characteristics require that the application be tested to verify that the circuit meets the requirements of the intended application. 図 10-2. TPI Network Circuit #### 10.2.2 Transformer Recommendations The following magnetics have been tested using the DP83826. 表 10-1. Recommended Transformers | MANUFACTURER | PART NUMBER | | | | |-------------------|-------------|--|--|--| | | HX1198FNL | | | | | Pulse electronics | HX1188NL | | | | | | HX1188FNL | | | | 表 10-2. Transformer Electrical Specifications | PARAMETER | TEST CONDITIONS | TYP | UNIT | |----------------------------------------|-----------------|-----|------| | Turn ratio | ±2% | 1:1 | - | | Insertion loss | 1 - 100 MHz | -1 | dB | | | 1 - 30 MHz | -16 | dB | | Return loss | 30 - 60 MHz | -12 | dB | | | 60 - 80 MHz | -10 | dB | | Differential to common rejection ratio | 1 - 50 MHz | -30 | dB | | Differential to common rejection ratio | 50 - 150 MHz | -20 | dB | | Crosstalk | 30 MHz | -35 | dB | | | 60 MHz | -30 | dB | 表 10-2. Transformer Electrical Specifications (continued) | PARAMETER | TEST CONDITIONS | TYP | UNIT | |-----------|-----------------|------|------| | Isolation | HPOT | 1500 | Vrms | ## 10.2.3 Capacitive DC Blocking In order to meet the operational requirements of transformer-less network applications, the following design showed in the schematic in $\boxtimes$ 10-3 should be used. 図 10-3. Transformerless DC Blocking Configuration #### 10.2.4 Design Requirements The design requirements for the DP83826 in TPI operation (100BASE-TX or 10BASE-Te) are: - VDDA3V3 supply = 3.3 V - VDDIO supply = 3.3 V or 1.8 V - Reference clock input = 25 MHz or 50 MHz (RMII slave) #### 10.2.4.1 Clock Requirements The DP83826 supports an external CMOS-level oscillator source or an internal oscillator with an external crystal. #### 10.2.4.1.1 Oscillator If an external clock source is used, tie XI to the clock source, and leave XO floating. The amplitude of the oscillator clock must be a nominal voltage of VDDIO. #### 10.2.4.1.2 Crystal The use of a 25-MHz, parallel resonant, 20-pF load crystal is recommended if operating with a crystal. See 10-4 for a typical connection diagram for a crystal resonator circuit. The load capacitor values vary with the crystal vendors; check with the vendor for the recommended loads. Refer to the application report Selection and specification of crystals for Texas Instruments ethernet physical layer transceivers for more details. 図 10-4. Crystal Oscillator Circuit #### 表 10-3. 25-MHz Crystal Specification | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|------------------------------------------------------------|------|-----|-----|------| | Frequency | | | 25 | | MHz | | Frequency tolerance | Including operational temperature, aging and other factors | -100 | | 100 | ppm | | Load capacitance | | | 15 | 40 | pF | | ESR | | | | 50 | Ω | ## 10.2.5 Detailed Design Procedure ## 10.2.5.1 MII Layout Guidelines - 1. MII signals are single-ended signals - 2. Traces should be routed with $50-\Omega$ impedance to ground - 3. Keep trace lengths as short as possible, less than two inches (~5 cm) is recommended and less than six inches (~15 cm) maximum #### 10.2.5.2 RMII Layout Guidelines - · RMII signals are single-ended signals - Traces should be routed with 50-Ω impedance to ground - Keep trace lengths as short as possible, less than two inches (~5 cm) is recommended and less than six inches (~15 cm) maximum ### 10.2.5.3 MDI Layout Guidelines - MDI signals are differential. - Route traces with $50-\Omega$ impedance to ground and $100-\Omega$ differential controlled impedance. - Route MDI traces to the transformer on the same layer. - Use a metal shielded RJ-45 connector and electrically connect the shield to chassis ground. - Avoid supplies and ground beneath the magnetics. - Do not overlap the circuit ground and chassis ground planes. Keep chassis ground and circuit ground isolated by turning chassis ground into an isolated island by leaving a gap between the planes. Connecting a 1206 (size) capacitor between chassis ground and circuit ground is recommended to avoid floating metal. Capacitors less than 805 (size) can create an arching path for ESD due to a small air-gap. #### 10.2.6 Application Curves ☑ 10-5 depicts the DP83826 output pin drive characteristics for I/O supply voltages of 1.8 V and 3.3 V. 図 10-5. DP83826 Output Pin Drive Characteristics # 11 Power Supply Recommendations The DP83826 is capable of operating with a 3.3-V or 1.8-V I/O supply voltage along with an analog supply of 3.3 V. If a 3.3-V I/O supply voltage is desired, the DP83826 can also operate on a single 3.3-V power rail. An internal LDO generates all the power rails required for the device to operate. The single voltage supply simplifies the design requirements, decreases the BOM cost and the overall solution size, making the DP83826 a viable solution in a wide range of applications. The recommended power supply de-coupling network is shown below: 図 11-1. Power Supply Decoupling Recommendation ## 12 Layout ### 12.1 Layout Guidelines Please see DP83826EVM. #### 12.1.1 Signal Traces PCB traces are lossy and long traces can degrade signal quality. Keep all traces as short as possible. Unless mentioned otherwise, all signal traces must be $50-\Omega$ single-ended impedance. Differential traces must be $100-\Omega$ differential. Take care to ensure impedance is controlled throughout. Impedance discontinuities causes reflections leading to emissions and signal integrity issues. Stubs should be avoided on all signal traces, especially differential signal pairs. 図 12-1. Differential Signal Traces Within the differential pairs, trace lengths must be run parallel to each other and be matched in length. Matched lengths minimize delay differences, avoiding an increase in common mode noise and emissions. Length matching is also important for MAC interface connections. All MII and RMII transmit signal traces should be length matched to each other and all MII and RMII receive signal traces should be length matched to each other. Ideally, there should be no crossover or vias on signal path traces. Vias present impedance discontinuities and should be minimized when possible. Route trace pairs on the same layer. Signals on different layers should not cross each other without at least one return path plane between them. Differential pairs should always have a constant coupling distance between them. For convenience and efficiency, TI recommends routing critical signals first (that is, MDI differential pairs, reference clock, and MAC IF traces). #### 12.1.2 Return Path A general best practice is to have a solid return path beneath all MDI signal traces. This return path can be a continuous ground or DC power plane. Reducing the width of the return path can potentially affect the impedance of the signal trace. This effect is more prominent when the width of the return path is comparable to the width of the signal trace. Avoid breaks in return path between the signal traces at all cost. A signal crossing a split plane may cause unpredictable return path currents and could impact signal quality and result in emissions issues. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SNLS647 図 12-2. Differential Signal Pair and Plane Crossing # 12.1.3 Transformer Layout There must be no metal layer running beneath the transformer. Transformers can inject noise into metal beneath them, which can affect the performance of the system. See 🗵 10-2. ### 12.1.4 Metal Pour All metal pours that are not signals or power must be tied to ground. There must be no floating metal in the system, and there must be no metal between differential traces. ### 12.1.5 PCB Layer Stacking To meet signal integrity and performance requirements, a minimum four-layer PCB is recommended. However, a six-layer PCB should be used when possible. 図 12-3. Recommended Layer Stack-Up ### 12.1.5.1 Layout Example See the DP83826EVM for more information regarding layout. 図 12-4. Layout Example English Data Sheet: SNLS647 # 13 Device and Documentation Support ### 13.1 Related Documentation 注 TI is transitioning to use more inclusive terminology. Some language may be different than what you would expect to see for certain technology areas. For related documentation see the following: Time Domain Reflectometry with DP83826 DP83826 Troubleshooting Guide Selection and specification of crystals for Texas Instruments ethernet physical layer transceivers Chinese and English Definitions of Acronyms Related to Ethernet Products ## 13.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 13.3 Support Resources ### 13.4 Trademarks Magic Packet<sup>™</sup> is a trademark of Advanced Micro Devices, Inc.. EtherCAT<sup>®</sup> is a registered trademark of Beckhoff Automation GmbH, Germany. すべての商標は、それぞれの所有者に帰属します。 ## 13.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 13.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 English Data Sheet: SNLS647 # 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. English Data Sheet: SNLS647 www.ti.com 1-Aug-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | DP83826ERHBR | ACTIVE | VQFN | RHB | 32 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | 826E | Samples | | DP83826ERHBT | ACTIVE | VQFN | RHB | 32 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | 826E | Samples | | DP83826IRHBR | ACTIVE | VQFN | RHB | 32 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 8261 | Samples | | DP83826IRHBT | ACTIVE | VQFN | RHB | 32 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 8261 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # PACKAGE OPTION ADDENDUM www.ti.com 1-Aug-2023 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Aug-2023 ## TAPE AND REEL INFORMATION | | - | |----|-----------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | DP83826ERHBR | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | DP83826ERHBT | VQFN | RHB | 32 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | DP83826IRHBR | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | DP83826IRHBT | VQFN | RHB | 32 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 1-Aug-2023 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | DP83826ERHBR | VQFN | RHB | 32 | 3000 | 367.0 | 367.0 | 35.0 | | DP83826ERHBT | VQFN | RHB | 32 | 250 | 210.0 | 185.0 | 35.0 | | DP83826IRHBR | VQFN | RHB | 32 | 3000 | 367.0 | 367.0 | 35.0 | | DP83826IRHBT | VQFN | RHB | 32 | 250 | 210.0 | 185.0 | 35.0 | 5 x 5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224745/A PLASTIC QUAD FLATPACK-NO LEAD ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. - This drawing is subject to change without notice. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated