







LMH32404-Q1

JAJSKR0A - DECEMBER 2020 - REVISED NOVEMBER 2021

# LMH32404-Q1 車載用、クランプ機能および環境光キャンセル機能内蔵、4 チ ャネル、差動出力、マルチプレクシング・トランスインピーダンス・アンプ

### 1 特長

- 車載アプリケーション用に AEC-Q100 認定取得済み: 温度グレード 1:-40℃~+125℃、T<sub>Δ</sub>
- ゲイン:20kΩ
- 性能、C<sub>PD</sub> = 1pF:
  - 帯域幅:350MHz
  - 入力換算ノイズ:56nA<sub>RMS</sub>
  - 立ち上がり/立ち下がり時間:1.25ns
- 静止電流:28 mA/チャネル
- スタンバイ・モード:10 mA/チャネル
- 低消費電力モード: 2.5mA (4 チャネル)
- チャネル・スイッチング時間:10ns
- 環境光キャンセル機能内蔵
- 100mA 保護クランプ内蔵
- 4個の入力チャネルと4個の差動出力チャネル
- 内蔵マルチプレクサにより、光センサと ADC/TDC の 間でフレキシブルな構成が可能
- 複数の LMH32404 を並列に組み合わせて、より広い 視野角 (FOV) を実現可能

# 2 アプリケーション

- 機械式スキャン LIDAR
- ソリッド・ステート・スキャン LIDAR
- レーザー距離計
- 安全エリア・スキャナ



ブロック概略図

### 3 概要

LMH32404-Q1 は、LIDAR (光検出と測距) アプリケーシ ョンとレーザー距離測定システムのための、クワッド・チャ ネル、シングルエンド入力、差動出力のトランスインピーダ ンス・アンプ (TIA) です。

LMH32404-Q1 は、過負荷入力状態において、アンプを 保護し、迅速にデバイスを回復させることができる 100mA のクランプを各チャネルに内蔵しています。LMH32404-Q1 は、フォトダイオードとアンプの間の AC 結合の代わり に使用できる環境光キャンセル (ALC) 回路も各チャネル に内蔵しているため、基板面積とシステム・コストを削減で きます。DC および低周波数成分を測定するときは、ALC ループを無効にしてください。

各 LMH32404-Q1 チャネルの出力にはスイッチが内蔵さ れており、このスイッチにより、差動出力アンプは出力ピン から切断され、チャネルはスタンバイ・モードに移行しま す。異なるチャネル間で切り替える場合の遷移時間はわ ずか 10ns です。LMH32404-Q1 は EN ピンを使って低 消費電力モードに移行させることができ、アンプを使用し ていないときに電力を節約できます。

#### 製品情報(1)

| 部品番号        | パッケージ     | 本体サイズ (公称)      |
|-------------|-----------|-----------------|
| LMH32404-Q1 | VQFN (28) | 5.00mm × 4.00mm |

利用可能なすべてのパッケージについては、このデータシートの 末尾にあるパッケージ・オプションについての付録を参照してくだ さい。



閉ループ帯域幅



# **Table of Contents**

| 1 特長1 7.4 Device Functional Modes                                                                   | 20         |
|-----------------------------------------------------------------------------------------------------|------------|
| 2 アプリケーション1 8 Application and Implementation                                                        |            |
| 3 概要1 Application Information                                                                       | <u>2</u> 3 |
| 4 Revision History 8.2 Typical Application                                                          |            |
| 5 Pin Configuration and Functions 9 Power Supply Recommendations                                    |            |
| 6 Specifications 5 10 Layout                                                                        | 29         |
| 6.1 Absolute Maximum Ratings                                                                        |            |
| 6.2 ESD Ratings                                                                                     | 29         |
| 6.3 Recommended Operating Conditions                                                                |            |
| 6.4 Thermal Information                                                                             | 30         |
| 6.5 Electrical Characteristics                                                                      | 30         |
| 6.6 Electrical Characteristics: Logic Threshold and  11.3 Receiving Notification of Documentation U | pdates 30  |
| Switching Characteristics                                                                           | 30         |
| 6.7 Typical Characteristics                                                                         |            |
| 7 Detailed Description                                                                              | 30         |
| 7.1 Overview                                                                                        |            |
| 7.2 Functional Block Diagram                                                                        |            |
| 7.3 Feature Description                                                                             | 30         |

# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| C | hanges from Revision * (December 2020) to Revision A (November 2021) | Page |
|---|----------------------------------------------------------------------|------|
| • | データシートのステータスを <i>事前情報</i> から <i>量産データに変更</i>                         | 1    |

# **5 Pin Configuration and Functions**



図 5-1. RHF Package, 28-Pin VQFN, Top View

表 5-1. Pin Functions

| F      | PIN   | 1/0 | DESCRIPTION                                                                                                                                                                    |  |  |  |  |
|--------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME   | NO.   | "0  | DESCRIPTION                                                                                                                                                                    |  |  |  |  |
| EN     | 9     | ı   | Device enable pin. $\overline{EN}$ = logic low = normal operation (default); $\overline{EN}$ = logic high = low power mode. (1)                                                |  |  |  |  |
| GND    | 11,26 | I   | Amplifier ground.                                                                                                                                                              |  |  |  |  |
| IDC_EN | 28    | 1   | Ambient light cancellation loop enable. IDC_EN = logic low = enable DC cancellation (default); IDC_EN = logic high = disable DC cancellation. (1)                              |  |  |  |  |
| IN1    | 1     | ı   | Transimpedance amplifier input - Channel 1.                                                                                                                                    |  |  |  |  |
| IN2    | 3     | I   | Transimpedance amplifier input - Channel 2.                                                                                                                                    |  |  |  |  |
| IN3    | 6     | L   | Transimpedance amplifier input - Channel 3.                                                                                                                                    |  |  |  |  |
| IN4    | 8     | I   | Transimpedance amplifier input - Channel 4.                                                                                                                                    |  |  |  |  |
| M1     | 25    | 1   | Select Channel 1. M1 = logic high = Channel 1 operational and output switches closed. M1 = logic low (default) = Channel 1 in standby power mode and output switches open. (1) |  |  |  |  |
| M2     | 24    | 1   | Select Channel 2. M2 = logic high = Channel 2 operational and output switches closed. M2 = logic low (default) = Channel 2 in standby power mode and output switches open. (1) |  |  |  |  |
| M3     | 13    | 1   | Select Channel 3. M3 = logic high = Channel 3 operational and output switches closed. M3 = logic low (default) = Channel 3 in standby power mode and output switches open. (1) |  |  |  |  |
| M4     | 12    | 1   | Select Channel 4. M4 = logic high = Channel 4 operational and output switches closed. M4 = logic low (default) = Channel 4 in standby power mode and output switches open. (1) |  |  |  |  |
| OUT1-  | 22    | 0   | Channel 1 inverting amplifier output. When light is incident on the photodiode the output pin transitions in a negative direction from the no light condition.                 |  |  |  |  |
| OUT1+  | 21    | 0   | Channel 1 noninverting amplifier output. When light is incident on the photodiode the output pin transitions in a positive direction from the no light condition.              |  |  |  |  |
| OUT2-  | 20    | 0   | Channel 2 inverting amplifier output. When light is incident on the photodiode the output pin transitions in a negative direction from the no light condition.                 |  |  |  |  |
| OUT2+  | 19    | 0   | Channel 2 noninverting amplifier output. When light is incident on the photodiode the output pin transitions in a positive direction from the no light condition.              |  |  |  |  |



# 表 5-1. Pin Functions (continued)

| P                                                                                                                                                                        | PIN I/O                                                                                                                                                |                                                                                                                                                                   | DESCRIPTION                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME NO.                                                                                                                                                                 |                                                                                                                                                        | "0                                                                                                                                                                | DESCRIPTION                                                                                                                                                       |
| OUT3-                                                                                                                                                                    | Channel 3 inverting amplifier output. When light is incident on the photodiode the output pin tra in a negative direction from the no light condition. |                                                                                                                                                                   | Channel 3 inverting amplifier output. When light is incident on the photodiode the output pin transitions in a negative direction from the no light condition.    |
| OUT3+ 17                                                                                                                                                                 |                                                                                                                                                        | 0                                                                                                                                                                 | Channel 3 noninverting amplifier output. When light is incident on the photodiode the output pin transitions in a positive direction from the no light condition. |
| OUT4- 16                                                                                                                                                                 |                                                                                                                                                        | 0                                                                                                                                                                 | Channel 4 inverting amplifier output. When light is incident on the photodiode the output pin transitions in a negative direction from the no light condition.    |
| OUT4+ 15 O Channel 4 noninverting amplifier output. When light is incident on the photodiode the output transitions in a positive direction from the no light condition. |                                                                                                                                                        | Channel 4 noninverting amplifier output. When light is incident on the photodiode the output pin transitions in a positive direction from the no light condition. |                                                                                                                                                                   |
| VDD1 2, 4, 5, 7                                                                                                                                                          |                                                                                                                                                        | I                                                                                                                                                                 | Positive power supply for the transimpedance amplifier stage. Each pin should be tied to the same power supply with independent power-supply bypassing.           |
| VDD2 14,23                                                                                                                                                               |                                                                                                                                                        | I                                                                                                                                                                 | Positive power supply for the differential amplifier stage. Tie VDD1 and VDD2 to the same power supply with independent power-supply bypassing.                   |
| VOCM 27                                                                                                                                                                  |                                                                                                                                                        | I                                                                                                                                                                 | Differential amplifier common-mode output control.                                                                                                                |
| VOD 10                                                                                                                                                                   |                                                                                                                                                        | I                                                                                                                                                                 | Differential amplifier differential output offset control.                                                                                                        |
| Thermal pad                                                                                                                                                              | l                                                                                                                                                      | _                                                                                                                                                                 | Connect the thermal pad to the same potential as pin 11 and 26 (GND).                                                                                             |

<sup>(1)</sup> TI recommends driving a digital pin with a low-impedance source rather than leaving the pin floating because fast-moving transients can couple into the pin and inadvertently change the logic level.

Product Folder Links: LMH32404-Q1

# **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                                     |                                        | MIN  | MAX      | UNIT |
|-------------------------------------|----------------------------------------|------|----------|------|
| V <sub>DD1</sub> , V <sub>DD2</sub> | Total supply voltage, $(V_{DD})^{(2)}$ |      | 3.65     | V    |
|                                     | Voltage at Output pins                 | 0    | $V_{DD}$ | V    |
|                                     | Voltage at Logic pins                  | -0.2 | $V_{DD}$ | V    |
| I <sub>IN</sub>                     | Continuous current into IN             |      | 25       | mA   |
| I <sub>OUT</sub>                    | Continuous output current              |      | 35       | mA   |
| TJ                                  | Junction temperature                   |      | 150      | °C   |
| T <sub>A</sub>                      | Operating free-air temperature         | -40  | 125      | °C   |
| T <sub>stg</sub>                    | Storage temperature                    | -65  | 150      | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|        |                          |                                                         | VALUE | UNIT |
|--------|--------------------------|---------------------------------------------------------|-------|------|
| V      | Electrostatic discharge  | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±1500 |      |
| V(ESD) | Liectiostatic discriarge | Charged device model (CDM), per AEC Q100-011            | ±1000 | v    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                | MIN | NOM | MAX  | UNIT |
|----------------|--------------------------------|-----|-----|------|------|
| $V_{DD}$       | Total supply voltage           | 3   | 3.3 | 3.45 | V    |
| T <sub>A</sub> | Operating free-air temperature | -40 |     | 125  | °C   |

#### 6.4 Thermal Information

|                       |                                              | LMH32404-Q1 |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RHF (VQFN)  | UNIT |
|                       |                                              | 28 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 39.7        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 31.5        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 17.8        | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.8         | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 17.8        | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 6.0         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> VDD1 and VDD2 should always be tied to the same supply and have separate power-supply bypass capacitors.



### **6.5 Electrical Characteristics**

 $V_{DD}$  = 3.3 V,  $V_{OCM}$  = Open,  $V_{OD}$  = 0 V,  $C_{PD}$  (1) = 1 pF,  $\overline{EN}$  = 0 V,  $\overline{IDC}_{\overline{EN}}$  = 3.3 V,  $R_L$  = 100  $\Omega$  (differential load between OUT+ and OUT-), and  $T_A$  = 25°C. (unless otherwise noted)

|                                 | PARAMETER                                                                    | TEST CONDITIONS                                                         | MIN  | TYP  | MAX  | UNIT              |
|---------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------|------|------|------|-------------------|
| AC PERI                         | FORMANCE                                                                     |                                                                         |      |      |      |                   |
| SSBW                            | Small-signal bandwidth                                                       | V <sub>OUT</sub> = 100 mV <sub>PP</sub>                                 |      | 350  |      | MHz               |
| LSBW                            | Large-signal bandwidth                                                       | V <sub>OUT</sub> = 1 V <sub>PP</sub>                                    |      | 300  |      | MHz               |
| t <sub>R</sub> , t <sub>F</sub> | Rise and fall time                                                           | V <sub>OUT</sub> = 100 mV <sub>PP</sub> , Pulse width = 10 ns           |      | 1.25 |      | ns                |
|                                 | Slew Rate <sup>(4)</sup>                                                     | V <sub>OUT</sub> = 1 V <sub>PP</sub> , Pulse width = 10 ns              |      | 750  |      | V/µs              |
|                                 | Overload recovery time (1% settling)                                         | I <sub>IN</sub> = 100 mA, Pulse width = 10 ns                           |      | 12   |      | ns                |
|                                 | Overload pulse width extension <sup>(5)</sup>                                | I <sub>IN</sub> = 100 mA, Pulse width = 10 ns                           |      | 5    |      | ns                |
| i <sub>N</sub>                  | Integrated input current noise                                               | f = 250 MHz                                                             |      | 56   |      | nA <sub>RMS</sub> |
|                                 | Adjacent channel crosstalk                                                   | f = 100 MHz                                                             |      | -49  |      | dBc               |
|                                 | Non adjacent channel crosstalk                                               | f = 100 MHz                                                             |      | -58  |      | dBc               |
|                                 | All hostile channels crosstalk                                               | f = 100 MHz                                                             |      | -39  |      | dBc               |
| DC PERI                         | FORMANCE                                                                     |                                                                         |      |      |      |                   |
| Z <sub>21</sub>                 | Small-signal transimpedance gain <sup>(6)</sup>                              |                                                                         | 17   | 20   | 23   | kΩ                |
|                                 | Channel-to-channel gain matching                                             |                                                                         |      | ±0.1 |      | %                 |
| V <sub>OD</sub>                 | Differential output offset voltage (V <sub>OUT</sub> – V <sub>OUT+</sub> )   |                                                                         | -20  | ±5   | 20   | mV                |
|                                 | Differential output offset voltage drift, $\Delta V_{OD}/\Delta T_A$         |                                                                         |      | ±20  |      | μV/°C             |
| INPUT P                         | ERFORMANCE                                                                   |                                                                         |      |      |      |                   |
| V <sub>IN</sub>                 | Default input bias voltage                                                   | Input pin floating                                                      | 2.42 | 2.47 | 2.52 | V                 |
|                                 | Default input bias voltage drift, ΔV <sub>IN</sub> /ΔT <sub>A</sub>          | Input pin floating                                                      |      | 1.1  |      | mV/°C             |
| I <sub>IN</sub>                 | DC Input current range                                                       | Z <sub>21</sub> < 3-dB degradation from I <sub>IN</sub> = 5 μA          | 60   | 72   |      | μA                |
|                                 | PERFORMANCE                                                                  | -                                                                       |      |      |      |                   |
| V <sub>OH</sub>                 | Single-sided output voltage swing(high)(2)                                   | T <sub>A</sub> = 25°C                                                   | 2.85 | 2.9  |      | V                 |
| V <sub>OL</sub>                 | Single-sided output voltage swing (low) <sup>(2)</sup>                       | T <sub>A</sub> = 25°C                                                   |      | 0.36 | 0.39 | V                 |
|                                 |                                                                              | $T_A$ = 25°C, $I_{IN}$ = 50 μA , $R_L$ = 25 Ω                           | 24   | 26.6 | 32   |                   |
| I <sub>OUT</sub>                | Linear output drive (sink and source)                                        | $T_A = -40$ °C, $I_{IN} = 50 \ \mu A$ , $R_L = 25 \ \Omega$             |      | 27.1 |      | mA                |
|                                 | , , ,                                                                        | T <sub>A</sub> = 125°C, I <sub>IN</sub> = 50 μA , R <sub>L</sub> = 25 Ω |      | 25.1 |      |                   |
| I <sub>sc</sub>                 | Output short-circuit current (differential) (3)                              | -                                                                       |      | 70   |      | mA                |
|                                 |                                                                              | M <sub>X</sub> = high                                                   | 18   | 21   | 24   | Ω                 |
| Z <sub>OUT</sub>                | DC differential output impedance                                             | M <sub>X</sub> = low                                                    |      | 1    |      | МΩ                |
| OUTPUT                          | COMMON-MODE CONTROL (V <sub>OCM</sub> ) PERI                                 |                                                                         |      |      |      |                   |
| SSBW                            | Small-signal bandwidth                                                       | V <sub>OCM</sub> = 100 mV <sub>PP</sub> at VOCM pin                     |      | 375  |      | MHz               |
| LSBW                            | Large-signal bandwidth                                                       | V <sub>OCM</sub> = 1 V <sub>PP</sub> at VOCM pin                        |      | 120  |      | MHz               |
| e <sub>N</sub>                  | Output common-mode noise                                                     | f = 10 MHz, 1 nF capacitor to GND on VOCM pin                           |      | 15   |      | nV/√Hz            |
|                                 | Gain, (ΔV <sub>OCM</sub> /ΔVOCM)                                             | IN floating, VOCM = 1.1 V (driven)                                      |      | 1    |      | V/V               |
| $A_V$                           |                                                                              | T <sub>A</sub> = 25°C, VOCM = 0.7 V to 2.3 V                            | -2%  | 0.5% | 2%   |                   |
| -                               | Gain Error                                                                   | T <sub>A</sub> = -40°C to 125°C, VOCM = 0.7 V to 2.3 V                  |      | ±1%  |      |                   |
|                                 | Input impedance                                                              |                                                                         |      | 17   |      | kΩ                |
| VOCM                            | VOCM pin default offset from 1.1 V                                           | VOCM floating, (VOCM - 1.1 V)                                           | -25  | 8    | 45   | mV                |
|                                 | V <sub>OCM</sub> error vs Input current, ΔV <sub>OCM</sub> /ΔI <sub>IN</sub> | VOCM driven to 1.1 V                                                    |      | 10   |      | V/A               |
| V <sub>OCM</sub>                | Output common-mode voltage,<br>(V <sub>OUT+</sub> + V <sub>OUT-</sub> )/2    | T <sub>A</sub> = 25°C, VOCM floating                                    | 1    | 1.1  | 1.2  | V                 |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# **6.5 Electrical Characteristics (continued)**

|                   | PARAMETER                                                                                 | TEST CONDITIONS                                                                                 | MIN  | TYP   | MAX  | UNIT  |
|-------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|-------|------|-------|
|                   | Output common-mode voltage drift, $(\Delta V_{OCM}/\Delta T_A)$                           | T <sub>A</sub> = -40°C to 125°C, VOCM floating                                                  |      | 300   |      | μV/°C |
| V <sub>OCM</sub>  | Output common-mode voltage, (V <sub>OUT+</sub> + V <sub>OUT-</sub> )/2                    | T <sub>A</sub> = 25°C, VOCM driven to 1.1V                                                      | 1.05 | 1.1   | 1.15 | V     |
|                   | Output common-mode voltage drift, $(\Delta V_{OCM}/\Delta T_A)$                           | $T_A = -40$ °C to 125°C,<br>VOCM driven to 1.1V                                                 |      | -10   |      | μV/°C |
|                   | VOCM headroom to positive supply                                                          | $T_A$ = 25°C, $V_{OCM}$ offset shift from VOCM = 1.1 $V$ (driven) < 10-mV                       |      | 1.2   | 1.3  | V     |
|                   | voltage                                                                                   | $T_A = -40$ °C to 125 °C, $V_{OCM}$ offset shift from VOCM = 1.1 V (driven) < 10-mV             |      | 1     |      | V     |
|                   | VOCM headroom to negative supply                                                          | T <sub>A</sub> = 25°C, V <sub>OCM</sub> offset shift from VOCM = 1.1 V (driven) < 10-mV         |      | 0.2   | 0.65 | V     |
|                   | voltage                                                                                   | $T_A = -40$ °C to 125°C, $V_{OCM}$ offset shift from VOCM = 1.1 V (driven) < 10-mV              |      | 0.25  |      | V     |
| OUTPUT            | DIFFERENTIAL OFFSET (V <sub>OD</sub> ) PERFORM                                            | MANCE                                                                                           |      |       |      |       |
| SSBW              | Small-signal bandwidth                                                                    | VOD = 100 mV <sub>PP</sub>                                                                      |      | 45    |      | MHz   |
| LSBW              | Large-signal bandwidth                                                                    | VOD = 1 V <sub>PP</sub>                                                                         |      | 17    |      | MHz   |
| V <sub>OD</sub>   | Default VOD pin voltage                                                                   |                                                                                                 |      | 0.5   |      | V     |
| V <sub>OS_D</sub> | Differential output offset,<br>V <sub>OUT</sub> = (V <sub>OUT</sub> – V <sub>OUT</sub> +) | IN floating, VOD = 0.5 V                                                                        | 470  | 500   | 530  | mV    |
|                   | Differential output offset drift, $\Delta V_{OS\_D}/\Delta T_A$                           | IN floating, VOD = 0.5 V                                                                        |      | 0.03  |      | mV/°C |
| V <sub>OS_D</sub> | Differential output offset,<br>V <sub>OUT</sub> = (V <sub>OUT</sub> – V <sub>OUT</sub> +) | IN floating, VOD floating                                                                       | 470  | 500   | 530  | mV    |
|                   | Differential output offset drift, $\Delta V_{OS\_D}/\Delta T_A$                           | IN floating, VOD floating                                                                       |      | 0.05  |      | mV/°C |
|                   | Gain, $(\Delta V_{OUT}/\Delta VOD)$ ,<br>where $V_{OUT} = (V_{OUT} - V_{OUT})$            | IN floating, VOCM = 1.1 V (driven)                                                              |      | -1.01 |      | V/V   |
| $A_V$             | Onlin Francis                                                                             | T <sub>A</sub> = 25°C, VOD = 0.3 V to 1.2 V                                                     | -5%  | ±0.8% | 5%   |       |
|                   | Gain Error                                                                                | $T_A = -40$ °C to 125°C, VOD = 0.3 V to 1.2 V                                                   |      | ±1.5% |      |       |
|                   | Input impedance                                                                           |                                                                                                 |      | 2.5   |      | kΩ    |
| AMBIEN            | IT LIGHT CANCELLATION PERFORMANC                                                          | E (IDC_EN = 0 V) (7)                                                                            |      |       |      |       |
|                   |                                                                                           | $I_{IN} = 0 \ \mu A \rightarrow 10 \ \mu A$                                                     |      | 20    |      |       |
|                   | Settling time, 1% (2 mV) of settled V <sub>OS</sub>                                       | $I_{IN} = 10 \ \mu A \rightarrow 0 \ \mu A$                                                     |      | 60    |      | μs    |
|                   | Ambient light current cancellation range                                                  | Differential output offset ( $V_{OUT-} - V_{OUT+}$ ) shift from $I_{DC} = 10 \ \mu A < 10 \ mV$ | 1.8  | 2.5   |      | mA    |
| POWER             | SUPPLY                                                                                    |                                                                                                 |      |       |      |       |
|                   | Quiescent current, per channel,                                                           | M <sub>X</sub> = 3.3 V, T <sub>A</sub> = 25°C                                                   | 22.8 | 27.7  | 32.5 |       |
| IQ                | (VDD1 + VDD2)                                                                             | M <sub>X</sub> = 0 V, T <sub>A</sub> = 25°C                                                     | 8.5  | 10.4  | 13.4 | mA    |
| PSRR+             | Positive power-supply rejection ratio                                                     | VDD1 = VDD2                                                                                     | 54   | 74    |      | dB    |
| SHUTDO            | OWN                                                                                       |                                                                                                 |      |       |      |       |
|                   |                                                                                           | T <sub>A</sub> = 25°C                                                                           |      | 2.35  | 3    |       |
| IQ                | Total disabled quiescent current                                                          | $T_A = -40$ °C                                                                                  |      | 2.25  |      | mA    |
| ٠,                | $(\overline{EN} = V_{DD})$                                                                | T <sub>A</sub> = 125°C                                                                          |      | 2.55  |      |       |
|                   |                                                                                           | _ **                                                                                            |      |       |      |       |

- (1) Input capacitance of photodiode.
- (2) Output slammed to the rail and V<sub>OCM</sub> adjusted to achieve output swing.
- (3) Device cannot withstand continuous short-circuit between the differential outputs.
- (4) Average of rising and falling slew rate.
- (5) Pulse width extension measured at 50% of pulse height of a square wave.
- 6) Gain measured at the amplifier output pins when driving a 100-Ω resistive load. At higher resistor loads the gain will increase.



(7) Enabling the ambient light cancellation loop will add noise to the system.

# 6.6 Electrical Characteristics: Logic Threshold and Switching Characteristics

| PARAMETER                                        | TEST CONDITIONS                                                                            | MIN | TYP | MAX | UNIT |
|--------------------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|-----|------|
| LOGIC THRESHOLD PERFORMANCE                      |                                                                                            |     |     |     |      |
| EN CONTROL TRANSIENT PERFORMAN                   | CE                                                                                         |     |     |     |      |
| Enable transition-time (1% settling)             | Ambient loop disabled, $f_{IN}$ = 25 MHz, $V_{OUT}$<br>= 1 $V_{PP}$ , $I_{DC}$ = 0 $\mu$ A |     | 250 |     | ns   |
| Disable transition-time (1% settling)            | Ambient loop disabled, $f_{IN}$ = 25 MHz, $V_{OUT}$<br>= 1 $V_{PP}$ , $I_{DC}$ = 0 $\mu A$ |     | 8   |     | ns   |
| Enable transition-time (1% settling)             | Ambient loop enabled, $f_{IN}$ = 25 MHz, $V_{OUT}$ = 1 $V_{PP}$ , $I_{DC}$ = 100 $\mu A$   |     | 4   |     | μs   |
| Disable transition-time (1% settling)            | Ambient loop enabled, $f_{IN}$ = 25 MHz, $V_{OUT}$ = 1 $V_{PP}$ , $I_{DC}$ = 100 $\mu A$   |     | 3   |     | ns   |
| MULTIPLEXER CONTROL TRANSIENT P                  | ERFORMANCE                                                                                 |     |     |     |      |
| Channel to Channel transition-time (1% settling) | Ambient loop disabled, 0 $\rightarrow$ 0.5V transition at $V_{OUT.}$                       |     | 10  |     | ns   |
| Disable transition-time (1% settling)            | Ambient loop disabled, $f_{IN}$ = 25 MHz, $V_{OUT}$<br>= 1 $V_{PP}$ , $I_{DC}$ = 0 $\mu$ A |     | 8   |     | ns   |

<sup>(1)</sup> Input capacitance of photodiode.



## 6.7 Typical Characteristics











Differential Output Voltage = (Vout+ - Vout-).

<sup>2</sup> Typical units from different lots.









# 7 Detailed Description

### 7.1 Overview

The LMH32404-Q1 is a quad-channel, differential output, high-speed transimpedance amplifier (TIA) geared towards light detection and ranging (LIDAR) and laser distance measurement systems. Each LMH32404-Q1 channel has integrated switches on the output to disconnect the differential output amplifier from the output pins. This enables the LMH32404-Q1 to be highly configurable in a multi-channel LIDAR system. The LMH32404-Q1 device is designed to work with photodiodes (PDs), for example avalanche photodiodes (APDs), connected in configurations that can source or sink the current. When the photodiode sinks the photocurrent (anode is biased to a negative voltage and cathode is tied to the amplifier input) the fast recovery clamp activates when the amplifier input is overloaded. When the photodiode sources the photocurrent (cathode is biased to a positive voltage and anode is tied to the amplifier input) a soft clamp activates when the amplifier input is overloaded. When the soft clamp activates the amplifier takes longer to recover. The recovery time depends on the level of input overload. The LMH32404-Q1 is offered in a space-saving 5-mm × 4-mm, 28-pin VQFN package and is rated over a temperature range from -40°C to +125°C.



# 7.2 Functional Block Diagram





### 7.3 Feature Description

#### 7.3.1 Clamping and Input Protection

The LMH32404-Q1 device is optimized to work with photodiodes (PD) configurations that can source or sink current; however, the LMH32404-Q1 is optimized for a sinking current configuration. It is assumed that the LMH32404-Q1 device is being used with a PD that is configured with its cathode tied to the amplifier input and the anode tied to a negative supply voltage, unless stated otherwise.

The LMH32404-Q1 features two internal clamps, a fast recovery clamp and a soft clamp. The fast recovery clamp is the active clamp when the photodiode is sinking a photocurrent. The soft clamp is the active clamp when the photodiode is sourcing a photocurrent. Stray reflections from nearby objects with high reflectivity can produce large output current pulses from the PD. The linear input range of the LMH32404-Q1 is approximately  $65 \mu A$ . Input currents in excess of the linear current range will cause the internal nodes of the amplifier to saturate, which increases the amplifier recovery time. The end result broadens the output pulse, which leads to blind zones.

To protect against this condition, the LMH32404-Q1 features an integrated fast recovery clamp that absorbs and diverts the excess current to the positive supply  $(V_{DD1})$  when the amplifier detects its nodes entering a saturated condition. The integrated clamp minimizes the pulse extension to less than a few nanoseconds for input pulses up to 100 mA. The power-supply pins (VDD1 and VDD2) must have their own bypass capacitors to prevent large input pulses from affecting the differential output stage. The clamp circuitry is active when the amplifier is in standby mode and low-power mode, thereby protecting the TIA input.

#### 7.3.2 ESD Protection

All LMH32404-Q1 IO pins (excluding VDD1, VDD2, and GND) have an internal electrostatic discharge (ESD) protection diode to the positive and negative supply rails to protect the amplifier from ESD events.

#### 7.3.3 Differential Output Stage

Each channel of the LMH32404-Q1 has a differential output stage that performs two functions that are common across all differential amplifiers. This stage does the following:

- 1. Converts the single-ended output from the TIA stage to a differential output.
- 2. Performs a common-mode output shift to match the specified ADC input common-mode voltage.

The VOD pin is functional only when the LMH32404-Q1 device is used with a PD that sinks the photocurrent. Set VOD = 0 V when the LMH32404-Q1 device is interfaced with a PD that sources the photocurrent. The differential output stage has two 10- $\Omega$  series resistors on its output to isolate the amplifier output stage transistors from the package bond-wire inductance and printed circuit board (PCB) capacitance. The net gain of the LMH32404-Q1 (TIA plus the output stage) is 20 k $\Omega$  per channel when driving an external 100- $\Omega$  resistor. When the external load resistor is increased above 100  $\Omega$ , the effective gain from the IN pin to the differential output pin increases. Consequently, when the external load resistor is decreased to less than 100  $\Omega$ , the effective gain from the IN pin to the differential output pin decreases as a result of the larger voltage drop across the two internal 10- $\Omega$  resistors. The effective TIA gain is 24 k $\Omega$  when there is no load resistor between the OUT+ and OUT– pins.

The output common-mode voltage of the LMH32404-Q1 can be set externally through the VOCM pin. A resistor divider internal to the amplifier, between VDD2 and ground sets the default voltage to 1.1 V. The internal resistors generate common-mode noise that is typically rejected by the CMRR of the subsequent ADC stage. To maximize the amplifier SNR, place an external noise bypass capacitor to ground on the VOCM pin. In single-ended signal chains, such as ToF systems that use time-to-digital converters (TDCs), only a single output per channel of the LMH32404-Q1 is needed. In such situations, terminate the unused differential output in the same manner as the used output to maintain balance and symmetry. The signal swing of the single-ended output is half the available differential output swing. Additionally, the common-mode noise of the output stage, which is typically rejected by the differential input ADC, is now added to the total noise, further degrading SNR.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

www.tij.co.jp

The output stage of the LMH32404-Q1 has an additional VOD input that sets the differential output between OUT- and OUT+. Z 7-1 shows how each output pin of the LMH32404-Q1 is at the voltage set by the VOCM pin (default = 1.1 V) when the photodiode output current is zero and the VOD input is set to 0 V. When the VOD pin is driven to a voltage of X volts, the two output pins are separated by X volts when the photodiode current is zero. The average voltage is still equal to VOCM. For example, Z 7-2 shows how if VOCM is set to 1.1 V and VOD is set to 0.4 V, then OUT- = 1.1 V + 0.2 V = 1.3 V and OUT+ = 1.1 V - 0.2 V = 0.9 V.

The VOD output offset feature is included in the LMH32404-Q1 because the output current of a photodiode is unipolar. Depending on the reverse bias configuration, a photodiode can either sink or source current, but cannot do both at the same time. With the anode connected to a negative bias and the cathode connected to the TIA stage input, the photodiode can only sink current, which implies that the TIA stage output swings in a positive direction above its default input bias voltage. Subsequently, OUT- only swings below VOCM and OUT+ only swings above VOCM. Z 7-1 shows how the with VOD = 0 V, the LMH32404-Q1 only uses half its output swing range (V<sub>OUT</sub> = V<sub>OUT+</sub> - V<sub>OUT-</sub>), because one output never swings below VOCM and the other output never goes above VOCM. The signal dynamic range in this case is  $0.4 \text{ V}_{PP} - 0 \text{ V} = 0.4 \text{ V}_{PP}$ .

shifted below VOCM to maximize the output swing capabilities of the amplifier. The signal dynamic range in this case is  $0.4 \text{ V}_{PP}$  -  $(-0.4 \text{ V}_{PP})$  =  $0.8 \text{ V}_{PP}$ .



図 7-1. Single-Ended Outputs With VOD = 0 V

図 7-2. Single-Ended Outputs With VOD = 0.4 V

When the LMH32404-Q1 drives a 100- $\Omega$  load, the voltage set at the VOD pin is equal to the differential output offset (V<sub>OUT</sub> = V<sub>OUT+</sub> - V<sub>OUT-</sub>) when the input signal current is zero. Use 式 1 to calculate the differential output offset under other load conditions.

$$V_{OD} = 1.2 \times VOD \times \frac{R_L}{\left(R_L + 20 \Omega\right)}$$
(1)

where

- VOD = Voltage applied at pin 10
- $V_{OD} = (V_{OUT-} V_{OUT+})$
- R<sub>L</sub> = External load resistance

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

#### 7.4 Device Functional Modes

#### 7.4.1 Ambient Light Cancellation (ALC) Mode

The LMH32404-Q1 has an integrated DC cancellation loop that cancels and voltage offsets from incidental ambient light. The ALC mode only works when the PD is sinking the photocurrent. The DC cancellation loop is enabled by setting IDC EN low. Incident ambient light on a photodiode produces a DC current resulting in an offset voltage at the output of the TIA stage.

If the photodiode produces a DC output current resulting from ambient light, the output of the level-shift buffer stage is offset from the reference voltage V<sub>REF</sub>. The ALC loop detects this offset and produces an opposing DC current to compensate for the differential offset voltage at its input. The loop has a high-pass cutoff frequency of 400 kHz. The ambient light cancellation loop is disabled when the amplifier is placed in low-power mode.

The shot noise current introduced by the DC cancellation loop increases the overall amplifier noise; so, if the ambient light level is negligible, then disable the loop to improve SNR. The cancellation loop helps save PCB space and system costs by eliminating the need for external AC coupling passive components. Additionally, the extra trace inductance and PCB capacitance introduced by using external AC coupling components degrades the LMH32404-Q1 dynamic performance.

The ambient light cancellation loop is active (depending on IDC EN configuration) when a channel(s) is in standby mode. The ambient light cancellation loop is disabled when the amplifier is placed in low-power mode. When the LMH32404-Q1 is brought out of low-power operation the ambient light cancellation loop requires several time constants to settle. The time constant is based on the 400-kHz cutoff frequency of the loop. When in standby mode, the ALC loop is still active depending on IDC EN configuration.

### 7.4.2 Channel Multiplexer Mode

The LMH32404-Q1 is a highly integrated transimpedance amplifier device with four independent channels. Each channel has its own single-ended input, differential output stage and multiplexing switch. The integrated switch can be used to disconnect the differential output amplifier from the output pin, thereby enabling high-impedance output for the respective channel.

☑ 7-4 shows how this device feature can further save board space and cost by eliminating the need for discrete high-speed multiplexer in a system that consists of several amplifier channels multiplexed to a single ADC channel. When switching between different channels, the LMH32404-Q1 has a transition time of 10 ns (typical). The disabled channel outputs are high-impedance so multiple amplifier outputs can be directly shorted to each other. If one channel is enabled and other channels are disabled, the disabled channels will not load the enabled channel. This further makes the LMH32404-Q1 easy to use in photodiode array applications.

Set Mx (M1, M2, M3, or M4) high for the corresponding channel to be enabled and output switches closed. Set Mx to logic low (default state) for the corresponding channel to be disabled (standby mode) and output switches open. When the channel is in its standby power mode, the clamp circuitry is still active thereby protecting the TIA input. Also, when in standby mode, the ALC loop is still active depending on IDC EN configuration.

Product Folder Links: LMH32404-Q1



図 7-3. Configuring LMH32404-Q1 in Channel Multiplexer Mode to Drive a Single ADC

#### 7.4.3 Low-Power Mode

The LMH32404-Q1 can be placed in low-power mode by setting  $\overline{\text{EN}}$  high, which helps in saving system power. Enabling low-power mode puts the outputs of the internal amplifiers in the LMH32404-Q1, including the differential outputs, in a high-impedance state.

If a system consists of high number of amplifier channels multiplexed to a few ADC channels.  $\boxtimes$  7-4 shows how this device feature can further save board space and cost by eliminating the need for a discrete high-speed multiplexer. The disabled LMH32404-Q1 outputs are high-impedance so multiple LMH32404-Q1 device outputs can be directly shorted to each other. If one LMH32404-Q1 device is enabled and others are disabled, the disabled devices will not load the enabled device. This further makes the LMH32404-Q1 easy to use in photodiode array applications.

When the amplifier is in its low-power mode, the clamp circuitry is still active thereby protecting the TIA input. The ambient light cancellation loop is disabled when the amplifier is placed in low-power mode. When the LMH32404-Q1 is brought out of low-power operation the ambient light cancellation loop requires several time constants to settle. The time constant is based on the 400-kHz cutoff frequency of the loop.





図 7-4. Configuring Three LMH32404-Q1 Devices to Drive Four ADC Channels

# 8 Application and Implementation

#### Note

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

### 8.1 Application Information

Each differential output pair of the LMH32404-Q1 can directly drive a high-speed differential input ADC.  $\boxtimes$  8-1 shows how the effective signal the effective signal gain between the TIA input and the ADC input is 20 kΩ when driving an ADC with a 100-Ω differential input impedance ( $R_{ADC\_IN}$  = 50 Ω).  $\rightrightarrows$  2 gives the effective signal gain between the TIA input and the ADC input when driving an  $\bar{ADC}$  with any other value of differential input impedance ( $R_{ADC\_IN} \neq 50$  Ω).



図 8-1. LMH32404-Q1 (Single Channel) to ADC Interface

$$A_{V} = 20 \text{ k}\Omega \times 1.2 \times \frac{2 \times R_{ADC\_IN}}{\left(2 \times R_{ADC\_IN} + 20 \Omega\right)}$$
 (2)

#### where

- A<sub>V</sub> = Differential gain from the TIA input to the ADC input
- R<sub>ADC IN</sub> = Input resistance of the ADC

図 8-2 shows that in some designs a matching resistor network can be inserted between the LMH32404-Q1 output and the ADC inputs. 式 3 gives the effective gain from the TIA input to the ADC input when using a matching resistor network.





図 8-2. LMH32404-Q1 (Single Channel) to ADC Interface With a Matching Resistor Network

$$A_{V} = 20 \text{ k}\Omega \times 1.2 \times \frac{2 \times R_{ADC\_IN}}{\left(2 \times R_{ADC\_IN} + 2 \times R_{ISO} + 20\Omega\right)}$$
(3)

#### where

- $A_V$  = Gain from the TIA input to the ADC input
- $R_{ADC\ IN}$  = Differential input resistance of the ADC
- R<sub>ISO</sub> = Series resistance between the TIA and ADC

式 4 gives the voltage to be applied at the VOD pin (pin 10) if a certain differential offset voltage (V<sub>OD</sub>) is needed at the ADC input for the circuit in **38-2**.

$$VOD = V_{OD} \times \left(\frac{1}{1.2}\right) \times \frac{\left(2 \times R_{ADC\_IN} + 2 \times R_{ISO} + 20 \Omega\right)}{\left(2 \times R_{ADC\_IN}\right)}$$
(4)

#### where

- VOD = Voltage applied at pin 10
- V<sub>OD</sub> = Desired differential offset voltage at the ADC input
- $R_{ADC\_IN}$  = Differential input resistance of the ADC  $R_{ISO}$  = Series resistance between the TIA and ADC

# 8.2 Typical Application

## 8.2.1 Standard TIA Application

図 8-3 and 図 8-4 shows the circuit used to test the LMH32404-Q1 with a voltage source.



図 8-3. LMH32404-Q1 Single Channel Test Circuit for Single-Ended Measurement



図 8-4. LMH32404-Q1 Single Channel Test Circuit for Differential Measurement

### 8.2.1.1 Design Requirements

The objective is to design a low-noise, wideband differential output transimpedance amplifier. The design requirements are:

- Amplifier supply voltage: 3.3 V
- Transimpedance gain: 20 kΩ
- Photodiode capacitance: C<sub>APD</sub> = 1 pF
- Target bandwidth: > 300 MHz
- · Multiple channels for array applications

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

#### 8.2.1.2 Detailed Design Procedure

⊠ 8-3 and ⊠ 8-4 shows the LMH32404-Q1 test circuit used to measure its bandwidth, noise and transient response. The voltage source is DC biased close to the input bias voltage of the LMH32404-Q1. The LMH32404-Q1 internal design is optimized to only source current out of the input pin (INx). When testing the LMH32404-Q1 with a network analyzer or sinusoidal source, set the DC bias such that sum of the input AC and DC component does not result in a sourcing current into the amplifier input. Only use the LMH32404-Q1 with avalanche photodiodes (APDs) that sink current. An anode-biased APD satisfies this requirement.

 $\boxtimes$  8-6 shows the output noise spectral density of the LMH32404-Q1 with  $C_{APD}$  = 1 pF and no photodiode capacitance.

⊠ 8-7 shows the turn-on time of the LMH32404-Q1 channel when the Mx pin is toggled from logic low to high. When the amplifier is off, the output is in a high-impedance state. When the amplifier turns on, the output settles and starts tracking the input within a few nanoseconds.

⊠ 8-8 shows the turn-off time of the LMH32404-Q1 channel when the Mx pin is toggled from logic high to low. When the amplifier is off, the output is in a high-impedance state.

#### 8.2.1.3 Application Curves



#### 8.2.2 Increase Channel Density for Optical Front-End Systems

Modern LiDAR systems are moving towards solid state configurations with multi-channel photodiode arrays. For optical front-end designs it is impractical to have single transimpedance amplifiers (TIA) connected to each diode output along with additional multiplexers or other switching solutions to connect to the digitizer. This approach causes increased solution size, complexity and signal degradation.

The LMH32404-Q1 resolves this problem in two ways, by providing higher integration within the device and by allowing user configured output multiplexing for independent output control.

⊠ 8-9 shows a comparison of a non-integrated front end using individual amplifiers, a multiplexer, and fully-differential amplifier (FDA) to connect to the differential input ADC. In comparison, the front end using the LMH32404-Q1 is able to connect four channels per amplifier to each ADC or set of ADC differential inputs. ⊠ 8-9 shows how the LMH32404-Q1 improves solution size and system complexity compared to a non-integrated solution. With the additional features like input current clamps and ambient light cancellation, LMH32404-Q1 also improves system design and eliminates need for additional circuitry.



図 8-9. Solution Size Comparison

LMH32404-Q1 is a quad-channel device and each channel has an independent differential output stage and multiplexing switch. 

8-10 shows two common output configurations. In a four-to-four configuration the LMH32404-Q1 operates with no output multiplexing with each input and corresponding differential output active. This configuration is useful when the user needs to be able to capture data from four optical sensors simultaneously. In a four-to-one configuration, the LMH32404-Q1 internally multiplexes all four differential outputs into a single differential output. The LMH32404-Q1 outputs can be configured in any permutation such as one channel operating in one-to-one mode with the other three channels multiplexed in a three-to-one configuration. This independent control and multiplexing feature significantly increases channel density for systems that do not need to record all inputs simultaneously.





図 8-10. LMH32404 Multiplexing Configuration Examples

To show the front-end design integration and multiplexing capability, the LMH32404-Q1 performance was measured with the ADC12QJ1600-Q1 quad channel analog to digital converter.  $\boxtimes$  8-11 shows the data measured from the ADC12QJ1600-Q1 using a 10ns electrical input pulse on a single channel of the LMH32404-Q1. These pulses are similar to outputs seen in a typical LiDAR application.  $\boxtimes$  8-12 shows the data from the ADC12QJ1600-Q1 when the LMH32404-Q1 outputs multiplex between different channels. The initial output shows a 10ns duration pulse train on channel 1, followed by a 20 MHz sinusoidal signal on channel 2 and then the output with all channels turned off but the input signals still present. Details on these measurements and application are discussed in the application brief, How to Increase the Channel Density of LiDAR Systems with the 4-Channel LMH32404 Transimpedance Amplifier.

### 8.2.2.1 Application Curves



# 9 Power Supply Recommendations

The LMH32404-Q1 operates on 3.3-V supplies. The VDD1 and VDD2 pins must always be driven from the same supply source and individually bypassed. Use multiple bypass capacitors in parallel, because a low power-supply source impedance must be maintained across frequency. Place the bypass capacitors as close to the supply pins as possible. Place the smallest capacitor on the same side of the PCB as the LMH32404-Q1. Placing the larger valued bypass capacitors on the same side of the PCB is preferable as well; if there are space constraints however, the capacitors can be moved to the opposite side of the PCB using multiple vias to reduce the series inductance resulting from the vias. The LMH32404-Q1 can be run on bipolar supplies by connecting pins 11 and 26 to the negative supply. The thermal pad must always be connected to the most negative supply. The digital pin threshold voltages must be appropriately level shifted as they are referred to voltages at pins 11 and 26.

# 10 Layout

## 10.1 Layout Guidelines

Achieving optimum performance with a high-frequency amplifier such as the LMH32404-Q1 requires careful attention to board layout parasitics and external component types. Recommendations that optimize performance include:

- Minimize parasitic capacitance from the signal I/O pins to ac ground. Parasitic capacitance on the output pins can cause instability, whereas parasitic capacitance on the input pin reduces the amplifier bandwidth. Cut out the power and ground traces under the signal input and output pins to reduce unwanted capacitance. Otherwise, ground and power planes must be unbroken elsewhere on the board.
- Minimize the distance from the power-supply pins to high-frequency bypass capacitors. Use low inductance ceramic capacitors as decoupling capacitors with voltage ratings at least three times greater than the amplifiers maximum power supplies. Place a combination of 100 pf (or higher) and 33 nF (or higher) capacitors on the same side as the DUT. If space constraints force the larger value bypass capacitors to be placed on the opposite side of the PCB, use multiple vias on the supply and ground side of the capacitors. This configuration makes sure that there is a low-impedance path to the amplifiers power-supply pins across the amplifiers gain bandwidth specification. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. Larger (2.2-µF to 6.8-µF) decoupling capacitors that are effective at lower frequency must be used on the supply pins. Place these decoupling capacitors further from the device. Share the decoupling capacitors among several devices in the same area of the printed circuit board (PCB).
- For more information on board design and layout, see the evaluation module user guide, LMH32404
   Evaluation Module User's Guide.

### 10.2 Layout Example



図 10-1. Layout Recommendation



# 11 Device and Documentation Support

# 11.1 Device Support

### 11.1.1 Development Support

- Texas Instruments, LIDAR-Pulsed Time-of-Flight Reference Design design guide
- Texas Instruments, LIDAR-Pulsed Time-of-Flight Reference Design: Using High-Speed Data Converters design guide
- Texas Instruments, Optical Front-End System Reference Design design guide

### 11.2 Documentation Support

### 11.2.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, LMH32404 Evaluation Module user's guide
- · Texas Instruments, Training Video: High speed TIAs for optical time of flight and LIDAR systems
- Texas Instruments, Training Video: Multi-channel optical front-end reference design overview
- Texas Instruments, Training Video: How to Convert a TINA-TI Model into a Generic SPICE Model
- Texas Instruments, Transimpedance Considerations for High-Speed Amplifiers application report
- Texas Instruments, What You Need To Know About Transimpedance Amplifiers Part 1 blog
- Texas Instruments, What You Need To Know About Transimpedance Amplifiers Part 2 blog

# 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.4 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 11.5 Trademarks

TI E2E™ is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback



www.ti.com 1-Sep-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| LMH32404QWRHFRQ1 | ACTIVE | VQFN         | RHF                | 28   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 32404Q                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LMH32404-Q1:

# **PACKAGE OPTION ADDENDUM**

www.ti.com 1-Sep-2022

Catalog : LMH32404

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           |      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMH32404QWRHFRQ1 | VQFN | RHF                | 28 | 3000 | 330.0                    | 12.4                     | 4.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| LMH32404QWRHFRQ1 | VQFN         | RHF             | 28   | 3000 | 367.0       | 367.0      | 35.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204845/J





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated