LMS8117A JAJS684F - MAY 2004 - REVISED DECEMBER 2016 # LMS8117A 1A、低ドロップアウト、リニア・レギュレータ ## 1 特長 - 1.8V、3.3V、可変電圧のバージョンを利用可能 - 省スペースのSOT-223およびTO-252パッケージ - 電流制限および過熱保護 - 出力電流: 1A - 温度範囲: 0℃~125℃ - ライン・レギュレーション: 0.2% (最大値) - 負荷レギュレーション: 0.4% (最大値) ## 2 アプリケーション - スイッチングDC/DCコンバータのポスト・レギュ レータ - 高効率リニア・レギュレータ - バッテリ充電器 - バッテリ駆動の計測機器 ## 3 概要 LMS8117Aデバイスは低ドロップアウト電圧レギュレータ のシリーズで、1Aの負荷電流においてドロップアウトは 1.2Vです。このデバイスのピン配置はLM317と同じです。 LMS8117Aには可変電圧バージョンがあり、2つの外付け 抵抗だけで出力電圧を1.27V~13.8Vの範囲に設定でき ます。 また、1.8Vと3.3Vの固定電圧バージョンも利用可能です。 LMS8117Aは、電流制限機能とサーマル・シャットダウン機能を備えています。デバイスの回路にはツェナー・トリミングされたバンドギャップ基準電圧があり、±1%以内の出力電圧精度を保証します。 LMS8117Aは、SOT-223およびTO-252 D-PAKパッケージで供給されます。過渡応答と安定性の向上のため、出力に10μF (最小値)のタンタル・コンデンサが必要です。 #### 製品情報(1) | 型番 | パッケージ | 本体サイズ(公称) | |------------|-------------|---------------| | LMS8117A | SOT-223 (4) | 3.50mm×6.50mm | | LIVISOTITA | TO-252 (3) | 6.10mm×6.58mm | (1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。 #### 機能ブロック図 Copyright © 2016, Texas Instruments Incorporated | 1 | 特長 1 | 8 Application and Implementation 9 | |---|--------------------------------------|------------------------------------| | 2 | アプリケーション1 | 8.1 Application Information 9 | | 3 | 概要1 | 8.2 Typical Applications 9 | | 4 | 改訂履歴2 | 9 Power Supply Recommendations 13 | | 5 | Pin Configuration and Functions | 10 Layout 14 | | 6 | Specifications | 10.1 Layout Guidelines 14 | | • | 6.1 Absolute Maximum Ratings | 10.2 Layout Example 14 | | | 6.2 ESD Ratings | 10.3 Thermal Considerations 15 | | | 6.3 Recommended Operating Conditions | 11 デバイスおよびドキュメントのサポート | | | 6.4 Thermal Information4 | 11.1 ドキュメントのサポート19 | | | 6.5 Electrical Characteristics4 | 11.2 ドキュメントの更新通知を受け取る方法 | | | 6.6 Typical Characteristics | 11.3 コミュニティ・リソース19 | | 7 | Detailed Description 7 | 11.4 商標19 | | | 7.1 Overview 7 | 11.5 静電気放電に関する注意事項 | | | 7.2 Functional Block Diagram 7 | 11.6 用語集 19 | | | 7.3 Feature Description | 12 メカニカル、パッケージ、および注文情報 | | | 7.4 Device Functional Modes 8 | | # 4 改訂履歴 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 ## Revision E (April 2005) から Revision F に変更 Page | | | _ | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | • | 「製品情報」表、「ピン構成および機能」セクション、「仕様」セクション、「 <i>ESD</i> 定格」表、「推奨動作条件」表、「詳細説明」セクション、「アプリケーションと実装」セクション、「電源に関する推奨事項」セクション、「レイアウト」セクション、「デバイスおよびドキュメントのサポート」セクション、「メカニカル、パッケージ、および注文情報」セクション 追加 | | | • | データシートの末尾にあるパッケージ・オプションの追記を参照し、「注文情報」表を 削除 | 1 | | • | Deleted Soldering information from Absolute Maximum Ratings table | 3 | | • | Added Thermal Information table | 4 | | • | Changed Junction-to-ambient, R <sub>θJA</sub> , values in <i>Thermal Information</i> table From: 136°C/W To: 61.4°C/W (SOT-223) and From: 92°C/W To: 56.1°C/W(TO-252) | 4 | | • | Changed Junction-to-case, R <sub>θJC(top)</sub> , values in <i>Thermal Information</i> table From: 15°C/W To: 43°C/W (SOT-223) and From: 10°C/W To: 42.8°C/W (TO-252) | 4 | | • | Deleted duplicate paragraph from Output Voltage section | 10 | ## 5 Pin Configuration and Functions #### **Pin Functions** | | PIN | | 1/0 | DESCRIPTION | | |-----------|------------|--------|-------|---------------------------------------------------------|--| | NAME | SOT-223 | TO-252 | - I/O | DESCRIPTION | | | ADJUST or | 1 | 4 | | Adjust pin for adjustable output version. | | | GND | l | I | _ | Ground pin for fixed output versions. | | | INPUT | 3 | 3 | I | Input voltage (V <sub>I</sub> ) pin for the regulator. | | | OUTPUT | 2, Tab (4) | 2, Tab | 0 | Output voltage (V <sub>O</sub> ) pin for the regulator. | | ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1)(2) | | MIN | MAX | UNIT | |-------------------------------------------------------|----------|------------|------| | Maximum input voltage (all versions), V <sub>IN</sub> | | 20 | V | | Power dissipation <sup>(3)</sup> | Internal | ly limited | | | Junction temperature, T <sub>J(MAX)</sub> | | 150 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications. - (3) The maximum power dissipation is a function of $T_{J(MAX)}$ , $R_{\theta JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} T_A) / R_{\theta JA}$ . All numbers apply for packages soldered directly onto a PCB. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)(2) | ±2000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) For testing purposes, ESD was applied using human body model, 1.5-kΩ resistor in series iwth 100-pF capacitor. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | MIN | MAX | UNIT | |--------------------------------------|-----|-----|------| | Input voltage (all versions) | | 15 | V | | Junction temperature, T <sub>J</sub> | 0 | 125 | °C | ## 6.4 Thermal Information | | | LMS8 | LMS8117A | | | |----------------------|----------------------------------------------|---------------|--------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | DCY (SOT-223) | NDP (TO-252) | UNIT | | | | | 4 PINS | 3 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 61.4 | 56.1 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 43 | 42.8 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 10 | 29.4 | °C/W | | | ΨЈΤ | Junction-to-top characterization parameter | 2.4 | 5.4 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 9.9 | 28.9 | °C/W | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _ | 4.1 | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 6.5 Electrical Characteristics Typical values apply for $T_J = 25^{\circ}$ C and Minimum and Maximum limits apply for $T_J = 0^{\circ}$ C (unless otherwise noted). Typical values represent the most likely parametric norm. All limits are guaranteed using by testing or statistical analysis. | 71 | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------|--------|-------|------| | V | Deference valtage | A divistable version | I <sub>OUT</sub> = 10 mA, V <sub>IN</sub> – V <sub>OUT</sub> = 2 V, T <sub>J</sub> = 25°C | 1.238 | 1.25 | 1.262 | V | | $V_{REF}$ | Reference voltage | Adjustable version | I <sub>OUT</sub> = 10 mA to 1 A, V <sub>IN</sub> – V <sub>OUT</sub> = 1.4 V to 10 V | 1.225 | | 1.27 | V | | | | 4.0.1/ | I <sub>OUT</sub> = 10 mA, V <sub>IN</sub> = 3.8 V, T <sub>J</sub> = 25°C | 1.782 | 1.8 | 1.818 | | | V | Output voltage | 1.8-V version | $I_{OUT}$ = 0 A to 1 A, $V_{IN}$ = 3.2 V to 10 V | 1.746 | | 1.854 | V | | V <sub>OUT</sub> | Output voltage | 3.3-V version | $I_{OUT} = 10 \text{ mA}, V_{IN} = 5 \text{ V}, T_{J} = 25^{\circ}\text{C}$ | 3.267 | 3.3 | 3.333 | V | | | | 3.3-V Version | $I_{OUT} = 0$ A to 1 A, $V_{IN} = 4.75$ V to 10 V | 3.235 | | 3.365 | | | | | Adjustable version, I <sub>0</sub> | $D_{OUT} = 10 \text{ mA}, V_{IN} - V_{OUT} = 1.5 \text{ V to } 13.75 \text{ V}$ | | 0.035% | 0.2% | | | | Line regulation <sup>(1)</sup> | 1.8-V version, I <sub>OUT</sub> = | 0 mA, $V_{IN}$ = 3.2 V to 10 V | | 1 | 6 | mV | | 4)/ | | 3.3-V version, I <sub>OUT</sub> = | 0 mA , $V_{IN}$ = 4.75 V to 15 V | | 1 | 6 | IIIV | | $\Delta V_{OUT}$ | Load regulation <sup>(1)</sup> | Adjustable version, I <sub>OUT</sub> = 10 mA to 1 A, V <sub>IN</sub> – V <sub>OUT</sub> = 3 V | | | 0.2% | 0.4% | | | | | 1.8-V version, $I_{OUT} = 0$ mA to 1 A, $V_{IN} = 3.2$ V | | | 1 | 10 | mV | | | | 3.3-V version, $I_{OUT} = 0$ mA to 1 A, $V_{IN} = 4.75$ V | | | 1 | 10 | mv | | | Dropout voltage <sup>(2)</sup> | I <sub>OUT</sub> = 100 mA | | | 1.1 | 1.15 | | | $V_{\text{IN}} - V_{\text{OUT}}$ | | $I_{OUT} = 500 \text{ mA}$ | | | 1.15 | 1.2 | V | | | | I <sub>OUT</sub> = 1 A | | | 1.1 | 1.25 | | | I <sub>LIMIT</sub> | Current limit | $V_{IN} - V_{OUT} = 5 \text{ V}, T_{J}$ | = 25°C | 1 | 1.4 | 1.9 | Α | | | Minimum load current (3) | Adjustable version, V | 7 <sub>IN</sub> = 15 V | | 1.7 | 5 | mA | | | Quiescent current | 1.8-V and 3.3-V vers | ions, V <sub>IN</sub> ≤ 15 V | | 5 | 10 | mA | | | Thermal regulation | 30-ms pulse, T <sub>A</sub> = 25 | °C | | 0.01% | 0.1% | W | | | Ripple regulation | f <sub>RIPPLE</sub> = 120 Hz, V <sub>IN</sub> | $-V_{OUT} = 3 \text{ V}, V_{RIPPLE} = 1 V_{PP}$ | 60 | 75 | | dB | | | ADJUST pin current | | | | 60 | 120 | μA | | | ADJUST pin current change | I <sub>OUT</sub> = 10 mA to 1 A, | $V_{IN} - V_{OUT} = 1.4 \text{ V to } 10 \text{ V}$ | | 0.2 | 5 | μΑ | | | Temperature stability | | | | 0.5% | | | | | Long term stability | 1000 hrs, T <sub>A</sub> = 125°C | ; | | 0.3% | | | | | RMS output noise | Percentage of V <sub>OUT</sub> , | f = 10 Hz to 10 kHz | | 0.003% | | | <sup>(1)</sup> Line and load regulation are measured at constant junction room temperature. <sup>(2)</sup> The dropout voltage is the input and output differential at which the circuit ceases to regulate against further reduction in input voltage. It is measured when the output voltage drops 100 mV from the nominal value obtained by V<sub>IN</sub> = V<sub>OUT</sub> + 1.5 V. <sup>3)</sup> The minimum output current required to maintain regulation. ## 6.6 Typical Characteristics # TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** ## 7 Detailed Description #### 7.1 Overview The LMS8117A device is a positive-voltage regulator available in 1.8-V, 3.3-V, and adjustable versions. For the adjustable version, the output voltage ranges from 1.25 V to 13.8 V and is set with only two external resistors. This device is capable of supplying up to 1-A output current for an input voltage up to 15 V. Because this device has a low-dropout voltage of 1.25 V over a junction temperature from 0°C to 125°C, the input voltage can be as low as 2.5 V for proper regulation over the entire temperature range. The LMS8117A also features current limiting and thermal overload protection to help protect the device and is available in the space-saving SOT-223 and TO-252 packages. The LMS8117A device is versatile in its applications, including uses in programmable output regulation and local on-card regulation. Or, by connecting a fixed resistor between the ADJUST and OUTPUT pins, the device can function as a precision current regulator. An optional output capacitor can be added to improve transient response. The ADJUST pin can be bypassed to achieve very high ripple-rejection ratios, which are difficult to achieve with standard regulators. #### 7.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated ## 7.3 Feature Description #### 7.3.1 Protection This device provides current limiting and thermal protection to protect the device against overload or damage from operating in excessive heat. ## **Feature Description (continued)** #### 7.3.2 Programmable Feedback The ADJUST pin for adjustable versions provide easy output voltage or current (not both) programming. For current regulation applications, a single resistor whose resistance value is 1.25 V/I<sub>O</sub> and power rating is greater than (1.25 V)<sup>2</sup>/R must be used. For voltage regulation applications, two resistors set the output voltage. #### 7.4 Device Functional Modes #### 7.4.1 Normal Operation For the adjustable version, the OUTPUT pin sources current as necessary to make $V_{OUT}$ 1.25 V greater than $V_{REF}$ to provide output regulation. For the fixed version, the OUTPUT pin sources current as necessary to make $V_{OUT}$ greater than the GND pin voltage by the specific fixed voltage (version dependent) to provide output regulation. ## 7.4.2 Operation With Low Input Voltage The device requires up to 1.25-V headroom ( $V_{IN} - V_{OUT}$ ) to operate in regulation. With less headroom, the device may dropout and OUTPUT voltage is equal to INPUT voltage minus the dropout voltage. #### 7.4.3 Operation at Light Loads The device passes its bias current to the OUTPUT pin. The load or feeedback must consume this minimum current for regulation or the output may be too high. #### 7.4.4 Operation in Self Protection When an overload occurs the device will shut down or reduce the output current to prevent device damage. The device will automatically reset from the overload. The output may be reduced or alternate between ON and OFF states until the overload is removed. ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The LMS8117A is a versatile and high-performance linear regulator with a wide temperature range and tight line and load regulation operation. An output capacitor is required to further improve transient response and stability. For the adjustable version, the ADJUST pin can also be bypassed to achieve very high ripple-rejection ratios. The LMS8117A is versatile in its applications, including uses as a post regulator for DC-DC converters, batter chargers, and microprocessor supplies. ## 8.2 Typical Applications #### 8.2.1 Output Regulator Copyright © 2016, Texas Instruments Incorporated (1) Required if the regulator is placed far from the power supply filter. Figure 12. Fixed Output Regulator #### 8.2.1.1 Design Requirements The device component count is very minimal, employing two resistors as part of a voltage divider circuit for the adjustable version and an output capacitor for load regulation. A 10-µF tantalum capacitor on the input is suitable for almost all applications and is required if the regulator is located far from the power-supply filter. An optional bypass capacitor across R2 can also be used to improve PSRR. #### 8.2.1.2 Detailed Design Procedure #### 8.2.1.2.1 External Capacitors and Stability #### 8.2.1.2.1.1 Input Bypass Capacitor TI recommends an input capacitor. A 10-μF tantalum on the input is a suitable input bypassing for almost all applications. ## 8.2.1.2.1.2 ADJUST Pin Bypass Capacitor The ADJUST pin can be bypassed to ground with a bypass capacitor ( $C_{ADJ}$ ) to improve ripple rejection. This bypass capacitor prevents ripple from being amplified as the output voltage is increased. At any ripple frequency, the impedance of the $C_{ADJ}$ must be less than R1 to prevent the ripple from being amplified in Equation 1. $$1 / (2 \times \pi \times f_{RIPPLE} \times C_{ADJ}) < R1$$ (1) The R1 is the resistor between the OUTPUT and the ADJUST pins. Its value is normally from 100 $\Omega$ to 200 $\Omega$ . For example, with R1 = 124 $\Omega$ and f<sub>RIPPLE</sub> = 120 Hz, the C<sub>ADJ</sub> must be > 11 $\mu$ F. #### 8.2.1.2.1.3 Output Capacitor The output capacitor is critical in maintaining regulator stability, and must meet the required conditions for both minimum amount of capacitance and ESR (Equivalent Series Resistance). The minimum output capacitance required by the LMS8117A is 10 $\mu$ F, if a tantalum capacitor is used. Any increase of the output capacitance merely improves the loop stability and transient response. The ESR of the output capacitor must be greater than 0.5 $\Omega$ and less than 5 $\Omega$ . In the case of the adjustable regulator, when the $C_{ADJ}$ is used, a larger output capacitance (22- $\mu$ F tantalum) is required. #### 8.2.1.2.2 Output Voltage The LMS8117A adjustable version develops a 1.25-V reference voltage ( $V_{REF}$ ) between the OUTPUT and the ADJUST pins. As shown in Figure 13, this voltage is applied across resistor R1 to generate a constant current I1. The current $I_{ADJ}$ from the ADJUST pin could introduce error to the output. Because it is very small (60 $\mu$ A) compared with the I1 and very constant with line and load changes, the error can be ignored. The constant current I1 then flows through the output set resistor R2 and sets the output voltage to the desired level. For fixed voltage devices, R1 and R2 are integrated inside the devices. Figure 13. Basic Adjustable Regulator V<sub>OUT</sub> is calculated using Equation 2. I<sub>ADJ</sub> is typically 60 µF and negligible in most applications. $$V_{OUT} = V_{REF} \times (1 + R2 / R1) + (I_{ADJ} \times R2)$$ (2) #### 8.2.1.2.3 Load Regulation $V_{LOAD} = V_{OUT} - I_L \times (R_T 1 + R_T 2)$ The LMS8117A regulates the voltage that appears between its OUTPUT and GROUND pins, or between its OUTPUT and ADJUST pins. In some cases, line resistances can introduce errors to the voltage across the load. To obtain the best load regulation, a few precautions are required. Figure 14 shows a typical application using a fixed output regulator. The $R_T1$ and $R_T2$ are the line resistances. It is obvious that the $V_{LOAD}$ is less than the $V_{OUT}$ by the sum of the voltage drops along the line resistances (as seen in Equation 3). In this case, the load regulation seen at the $R_{LOAD}$ would be degraded from the data sheet specification. To improve this, the load must be tied directly to the OUTPUT pin on the positive side and directly tied to the GROUND pin on the negative side. Copyright © 2016, Texas Instruments Incorporated Figure 14. Basic Fixed Output Regulator (3) When the adjustable regulator is used (Figure 15), the best performance is obtained with the positive side of the resistor R1 tied directly to the OUTPUT pin of the regulator rather than near the load (as seen in Equation 4). This eliminates line drops from appearing effectively in series with the reference and degrading regulation. For example, a 5-V regulator with $0.05-\Omega$ resistance between the regulator and load has a load regulation due to line resistance of $0.05~\Omega$ x I<sub>L</sub>. If R1 (125 $\Omega$ ) is connected near the load, the effective line resistance is $0.05~\Omega$ (1 + R2 / R1) or in this case, it is 4 times worse. In addition, the ground side of the resistor R2 can be returned near the ground of the load to provide remote ground sensing and improve load regulation. Figure 15. Best Load Regulation Using Adjustable Output Regulator $$V_{LOAD} = V_{REF} \times (R1 + R2) / R1 - (I_L \times R_T 1)$$ (4) #### 8.2.1.2.4 Protection Diodes Under normal operation, the LMS8117A regulators do not require any protection diode. With the adjustable device, the internal resistance between the ADJUST and OUTPUT pins limit the current. No diode is required to divert the current around the regulator even with capacitor on the ADJUST pin. The ADJUST pin can take a transient signal of ±25 V with respect to the output voltage without damaging the device. When a output capacitor is connected to a regulator and the input is shorted to ground, the output capacitor discharges into the output of the regulator. The discharge current depends on the value of the capacitor, the output voltage of the regulator, and rate of decrease of $V_{IN}$ . In the LMS8117A regulators, the internal diode between the OUTPUT and INPUT pins can withstand microsecond surge currents of 10 A to 20 A. With an extremely large output capacitor ( $\geq$ 1000 $\mu$ F), and with input instantaneously shorted to ground, the regulator could be damaged. In this case, TI recommends an external diode between the OUTPUT and INPUT pins to protect the regulator, as shown in Figure 16. Copyright © 2016, Texas Instruments Incorporated Figure 16. Regulator With Protection Diode #### 8.2.1.3 Application Curves Figure 17. $R_{\theta JA}$ vs 1-oz Copper Area Figure 18. $R_{\theta JA}$ vs 2-oz Copper Area Figure 19. Maximum Allowable Power Dissipation vs Ambient Temperature Figure 20. Maximum Allowable Power Dissipation vs Ambient Temperature Figure 21. Maximum Allowable Power Dissipation vs 1-oz Copper Area Figure 22. Maximum Allowable Power Dissipation vs 2-oz Copper Area ## 8.2.2 Other Application Circuits Figure 23 and Figure 24 show application circuit examples using the LMS8117A devices. Customers must fully validate and test any circuit before implementing a design based on an example in this section. Unless otherwise noted, the design procedures in *Output Regulator* are applicable. Copyright © 2016, Texas Instruments Incorporated (1) C<sub>ADJ</sub> is optional, however it will improve ripple rejection. ## Figure 23. 1.25-V to 10-V Adjustable Regulator With Improved Ripple Rejection $V_{OUT} = 1.25 \times (1 + R2 / R1)$ $V_{IN} - V_{IN} - V_{OUT}$ $V_{OUT} - V_{OUT}$ $V_{OUT} - V_{OUT}$ $V_{OUT} - V_{OUT}$ Copyright © 2016, Texas Instruments Incorporated (1) Minimum output is approximately 1.25 V. Figure 24. 5-V Logic Regulator With Electronic Shutdown ## 9 Power Supply Recommendations The input supply to the LMS8117A must be kept at a voltage level such that its maximum rating is not exceeded. The minimum dropout voltage must also be met, with extra headroom when possible, to keep the device in regulation. TI recommends an input capacitor; see *External Capacitors and Stability* for more information on capacitor selection. ## 10 Layout ## 10.1 Layout Guidelines - TI recommends bypassing the input pin to ground with a bypass capacitor. - The optimum placement of the bypass capacitor is as close as possible to the input pin and the system ground. Take care to minimize the loop area formed by the bypass capacitor connection, the input pin, and the system GND. - TI recommends using wide trace lengths to eliminate I x R drop and heat dissipation. ## 10.2 Layout Example Figure 25. SOT-223 Layout Example for LMS8117A Adjustable Version (Schematic View) Figure 26. TO-252 Layout Example for LMS8117A Adjustable Version (PCB View) #### 10.3 Thermal Considerations #### 10.3.1 Heat Sink Requirements When an integrated circuit operates with an appreciable current, its junction temperature is elevated. It is important to quantify its thermal limits to achieve acceptable performance and reliability. This limit is determined by summing the individual parts consisting of a series of temperature rises from the semiconductor junction to the operating environment. A one-dimensional steady-state model of conduction heat transfer is demonstrated in Figure 27. The heat generated at the device junction flows through the die to the die attach pad, through the lead frame to the surrounding case material, to the printed-circuit board, and eventually to the ambient environment. There are several variables that may affect the thermal resistance and in turn the need for a heat sink, which include the following. Component variables (R<sub>0JC</sub>) - · Leadframe size and material - Number of conduction pins - · Die size - · Die attach material - Molding compound size and material Application variables (R<sub>θCA</sub>) - · Mounting pad size, material, and location - Placement of mounting pad - PCB size and material - · Traces length and width - · Adjacent heat sources - · Volume of air - Ambient temperature - · Shape of mounting pad The case temperature is measured at the point where the leads contact the mounted pad surface. Figure 27. Cross-Sectional View of Integrated Circuit Mounted on a Printed-Circuit Board The LMS8117A regulator has internal thermal shutdown to protect the device from overheating. Under all possible operating conditions, the junction temperature of the LMS8117A must be within 0°C to 125°C. A heat sink may be required depending on the maximum power dissipation and maximum ambient temperature of the application. To determine if a heat sink is required, the power dissipated by the regulator ( $P_D$ ) is calculated using Equation 6. $$I_{\rm IN} = I_{\rm L} + I_{\rm G} \tag{6}$$ $$P_{D} = (V_{IN} - V_{OUT}) \times I_{L} + (V_{IN} \times I_{G})$$ $$(7)$$ Figure 28 shows the voltages and currents which are present in the circuit. ## Thermal Considerations (continued) Copyright © 2016, Texas Instruments Incorporated Figure 28. Power Dissipation Diagram The next parameter which must be calculated is the maximum allowable temperature rise $(T_{R(MAX)})$ in Equation 8. $$T_{R(MAX)} = T_{J(MAX)} - T_{A(MAX)}$$ #### where - T<sub>J(MAX)</sub> is the maximum allowable junction temperature (125°C) - T<sub>A(MAX)</sub> is the maximum ambient temperature encountered in the application (8) Using the calculated values for $T_{R(MAX)}$ and $P_D$ , the maximum allowable value for the junction-to-ambient thermal resistance ( $R_{\theta,JA}$ ) can be calculated with Equation 9. $$R_{\theta,JA} = T_{R(MAX)} / P_{D} \tag{9}$$ If the maximum allowable value for $R_{\theta JA}$ is found to be $\geq 61.4^{\circ}\text{C/W}$ for SOT-223 package or $\geq 56.1^{\circ}\text{C/W}$ for TO-252 package, no heat sink is required because the package alone dissipates enough heat to satisfy these requirements. If the calculated value for $R_{\theta JA}$ falls below these limits, a heat sink is required. As a design aid, Table 1 shows the value of the $R_{\theta JA}$ of SOT-223 and TO-252 for different heat sink area. The copper patterns that we used to measure these $R_{\theta JA}$ are shown Figure 29 and Figure 30. Figure 17 and Figure 18 reflect the same test results as what are in the Table 1. Figure 19 and Figure 20 show the maximum allowable power dissipation versus ambient temperature for the SOT-223 and TO-252 device packages. Figure 21 and Figure 22 show the maximum allowable power dissipation versus copper area (in.²) for the SOT-223 and TO-252 device packages. For power enhancement techniques to be used with SOT-223 and TO-252 packages, see *AN-1028 Maximum Power Enhancement Techniques for Power Packages* (SNVA036). Table 1. R<sub>0JA</sub> Different Heat Sink Area | LAVOUT | COPPER | AREA (in²) | THERMAL RESISTANCE: R <sub>0JA</sub> (°C/W) | | |--------|-------------|-------------|---------------------------------------------|--------| | LAYOUT | TOP SIDE(1) | BOTTOM SIDE | SOT-223 | T0-252 | | 1 | 0.0123 | 0 | 136 | 103 | | 2 | 0.066 | 0 | 123 | 87 | | 3 | 0.3 | 0 | 84 | 60 | | 4 | 0.53 | 0 | 75 | 54 | | 5 | 0.76 | 0 | 96 | 52 | | 6 | 1 | 0 | 66 | 47 | | 7 | 0 | 0.2 | 115 | 64 | | 8 | 0 | 0.4 | 98 | 70 | | 9 | 0 | 0.6 | 89 | 63 | | 10 | 0 | 0.8 | 82 | 57 | | 11 | 0 | 1 | 79 | 57 | | 12 | 0.066 | 0.066 | 125 | 89 | | 13 | 0.175 | 0.175 | 93 | 72 | (1) Tab of device is attached to top-side copper. # **Thermal Considerations (continued)** Table 1. $R_{\theta JA}$ Different Heat Sink Area (continued) | LAVOUT | COPPER AREA (in <sup>2</sup> ) | | THERMAL RESISTANCE: R <sub>θJA</sub> (°C/W) | | | |--------|--------------------------------|-------------|---------------------------------------------|--------|--| | LAYOUT | TOP SIDE(1) | BOTTOM SIDE | SOT-223 | T0-252 | | | 14 | 0.284 | 0.284 | 83 | 61 | | | 15 | 0.392 | 0.392 | 75 | 55 | | | 16 | 0.5 | 0.5 | 70 | 53 | | Figure 29. Top View of the Thermal Test Pattern in Actual Scale Figure 30. Bottom View of the Thermal Test Pattern in Actual Scale ## 11 デバイスおよびドキュメントのサポート #### 11.1 ドキュメントのサポート #### 11.1.1 関連資料 関連資料については、以下を参照してください。 『AN-1028 電源パッケージの最大電力拡張技法』(SNVA036) ## 11.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の隅にある「通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ## 11.3 コミュニティ・リソース The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™オンライン・コミュニティ *TIのE2E(Engineer-to-Engineer)コミュニティ。*エンジニア間の共同作業を促進するために開設されたものです。e2e.ti.comでは、他のエンジニアに質問し、知識を共有し、アイディアを検討して、問題解決に役立てることができます。 設計サポート *TIの設計サポート* 役に立つE2Eフォーラムや、設計サポート・ツールをすばやく見つけることができます。技術サポート用の連絡先情報も参照できます。 #### 11.4 商標 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.5 静電気放電に関する注意事項 すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。 静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。 #### 11.6 用語集 SLYZ022 — TI用語集. この用語集には、用語や略語の一覧および定義が記載されています。 ## 12 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |----------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | LMS8117ADT-3.3/NOPB | ACTIVE | TO-252 | NDP | 3 | 75 | RoHS & Green | SN | Level-2-260C-1 YEAR | 0 to 125 | LMS8117<br>ADT-3.3 | Samples | | LMS8117ADT-ADJ/NOPB | ACTIVE | TO-252 | NDP | 3 | 75 | RoHS & Green | SN | Level-2-260C-1 YEAR | 0 to 125 | LMS8117<br>ADT-ADJ | Samples | | LMS8117ADTX-3.3/NOPB | ACTIVE | TO-252 | NDP | 3 | 2500 | RoHS & Green | SN | Level-2-260C-1 YEAR | 0 to 125 | LMS8117<br>ADT-3.3 | Samples | | LMS8117ADTX-ADJ/NOPB | ACTIVE | TO-252 | NDP | 3 | 2500 | RoHS & Green | SN | Level-2-260C-1 YEAR | 0 to 125 | LMS8117<br>ADT-ADJ | Samples | | LMS8117AMP-1.8/NOPB | ACTIVE | SOT-223 | DCY | 4 | 1000 | RoHS & Green | SN | Level-1-260C-UNLIM | 0 to 125 | LS00 | Samples | | LMS8117AMP-3.3/NOPB | ACTIVE | SOT-223 | DCY | 4 | 1000 | RoHS & Green | SN | Level-1-260C-UNLIM | 0 to 125 | LS01 | Samples | | LMS8117AMP-ADJ/NOPB | ACTIVE | SOT-223 | DCY | 4 | 1000 | RoHS & Green | SN | Level-1-260C-UNLIM | 0 to 125 | LS0A | Samples | | LMS8117AMPX-1.8/NOPB | ACTIVE | SOT-223 | DCY | 4 | 2000 | RoHS & Green | SN | Level-1-260C-UNLIM | 0 to 125 | LS00 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. ## PACKAGE OPTION ADDENDUM 10-Dec-2020 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## DCY (R-PDSO-G4) #### PLASTIC SMALL-OUTLINE NOTES: A. All linear dimensions are in millimeters (inches). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion. D. Falls within JEDEC TO-261 Variation AA. TRANSISTOR OUTLINE ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC registration TO-252. TRANSISTOR OUTLINE NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002(www.ti.com/lit/slm002) and SLMA004 (www.ti.com/lit/slma004). - 5. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented. TRANSISTOR OUTLINE NOTES: (continued) <sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 7. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated