**TAS5827** JAJSSI1 - DECEMBER 2023 # TAS5827 Class-H アルゴリズムを実装した、47W 高効率のステレオ、デジタル 入力、閉ループ Class-D アンプ ### 1 特長 - 複数の出力構成をサポート - BTL モードで 2 × 57W (6Ω、25V、THD+N = 10%) - BTL モードで 2 × 55W (4Ω、21V、THD+N = 10%) - BTL モードで 2 × 47W (6Ω、25V、THD+N = 1%) - BTL モードで 2 × 45W (4Ω、21V、THD+N = 1%) - PBTL モードで 1 × 112W (3Ω、25V、THD+N = 10%) - PBTL モードで 1 × 94W (3Ω、25V、THD+N = 1%) - 柔軟なオーディオ 1/0: - 32、44.1、48、88.2、96、192kHz のサンプル レー トをサポート - I<sup>2</sup>S、LJ、RJ、4~16 チャネル TDM 入力 - SDOUT によるオーディオ モニタ、サブチャネル、 エコー キャンセル - 3線式のデジタル オーディオ インターフェイスをサ ポート (MCLK 不要) - 高効率 Class-D 変調 - 90% を超える電力効率、70mΩ の R<sub>DS</sub>on - 優れたオーディオ性能: - THD+N $\leq$ 0.03% (1W, 1kHz, PVDD = 12V) - SNR ≥ 110dB (A-weighted), ICN ≤ 40µVrms - 柔軟な処理機能 - 3 バンドの高度な DRC + 2 EQ + AGL + 2 EQ - チャネルごとに 12 の BQ、レベル メーター - 96kHz、192kHz のプロセッサ サンプリング - ミキサ、ボリューム、動的 **EQ**、出力クロスバー - PVDD センシングと Class-H アルゴリズム オーデ ィオ信号トラッキング - 柔軟な電源構成 - PVDD:4.5V~26.4V - DVDD および I/O:1.8V または 3.3V - 優れた自己保護機能を内蔵: - 過電流エラー (OCE) - サイクルごとの電流制限は、4 つの選択可能な OC レベルをサポート - 過熱警告 (OTW) - 過熱エラー (OTE) - 低電圧 / 過電圧誤動作防止 (UVLO/OVLO) - PVDD 電圧降下検出 - システム統合が簡単 - I<sup>2</sup>C ソフトウェア制御 (TAS5827 は、高速モードと 高速モード プラスの両方をサポート) またはハード ウェア モード - 開ループデバイスと比べて少ない受動部品数 ## 2 アプリケーション - バッテリ駆動スピーカー - ワイヤレス Bluetooth スピーカー - サウンドバーとサブウーファー - スマートスピーカ ## 3 概要 TAS5827 は高性能のステレオ、閉ループの Class-D ア ンプで、オーディオ プロセッサと最高 192kHz のオーディ オサポートが内蔵されています。 ソフトウェア制御モードで起動すると、TAS5827 は従来の BQ、3 バンド DRC、AGL だけでなく、独自のオーディオ エンベロープ トラッキング Class-H 制御アルゴリズムも実 装しています。 Class-H アルゴリズムは、必要なオーディ オ電力の需要を検出し、GPIO ピンにより DC-DC コンバ ータに PWM 形式の制御信号を出力します。TAS5827 は、BTL モードで最大 5ms、PBTL モードで最大 10ms の遅延バッファをサポートしており、Class-H 制御はシステ ム効率の向上に大きく役立ちます。 デバイスをハードウェア制御モードに設定する場合、 TAS5827 は、ピン設定によるスイッチング周波数、アナロ グ ゲイン、BTL/PBTL モード、サイクル単位の電流制限ス レッショルドの選択をサポートしています。このモードは、 エンドシステムのソフトウェアドライバの統合に手間がか からないように設計されています。 ### 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |---------|----------------------|-----------------| | TAS5827 | VQFN (32) RHB | 5.00mm × 5.00mm | 利用可能なパッケージについては、データシートの末尾にある注 文情報を参照してください。 ## **Table of Contents** | 1 特長 | 1 | |--------------------------------------|----| | 2 アプリケーション | 1 | | 3 概要 | | | 4 Pin Configuration and Functions | 3 | | 5 Specifications | | | 5.1 Absolute Maximum Ratings | | | 5.2 ESD Ratings | | | 5.3 Recommended Operating Conditions | | | 5.4 Thermal Information | | | 5.5 Electrical Characteristics | 8 | | 5.6 Timing Requirements | 12 | | 5.7 Typical Characteristics | | | 6 Detailed Description | 26 | | 6.1 Overview | 26 | | 6.2 Functional Block Diagram | 27 | | 6.3 Feature Description | | | 6.4 Device Functional Modes | | | 6.5 Register Maps | 46 | |-----------------------------------------------------|-------| | 7 Application and Implementation | | | 7.1 Typical Applications | | | 8 Power Supply Recommendations | | | 8.1 DVDD Supply | | | 8.2 PVDD Supply | | | 9 Device and Documentation Support | | | 9.1 Device Support | . 105 | | 9.2 Receiving Notification of Documentation Updates | 105 | | 9.3 サポート・リソース | . 105 | | 9.4 Trademarks | | | 9.5 静電気放電に関する注意事項 | . 106 | | 9.6 用語集 | | | 10 Revision History | | | 11 Mechanical, Packaging, and Orderable | | | Information | . 106 | | | | ## **4 Pin Configuration and Functions** 図 4-1. RHB (VQFN) Package, 32-Pin PadDown, Software Mode, Top View 表 4-1. Pin Functions - Software Mode | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | | | |--------|----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | | | DESCRIPTION | | | | ADR | 8 | DI | A table of resistor value (Pull down to GND) decides the device I2C address. See 表 6-5. | | | | AGND | 20 | G | Analog ground. | | | | AVDD | 19 | Р | Internally regulated 5-V analog supply voltage. This pin must not be used to drive external devices. | | | | BST_A+ | 1 | Р | Connection point for the OUT_A+ bootstrap capacitor which is used to create a power supply for the high-side gate drive for OUT_A+. | | | | BST_A- | 29 | Р | Connection point for the OUT_A- bootstrap capacitor which is used to create a power supply for the high-side gate drive for OUT_A | | | | BST_B+ | 24 | Р | Connection point for the OUT_B+ bootstrap capacitor which is used to create a power supply for the high-side gate drive for OUT_B+. | | | | | | Р | Connection point for the OUT_B- bootstrap capacitor which is used to create a power supply for the high-side gate drive for OUT_B | | | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 3 ## 表 4-1. Pin Functions - Software Mode (続き) | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | | |-----------|-----|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | ITPE | DESCRIPTION | | | DGND | 5 | G | Digital ground. | | | DVDD | 6 | Р | 3.3-V or 1.8-V digital power supply. | | | GPIO0 | 9 | DI/O | General-purpose input/output, function of this pin can be programmed by register (Register Address 0x60h and 0x61h). Can be configured to be open drain output or push-pull output. | | | GPIO1 | 10 | DI/O | General-purpose input/output, function of this pin can be programmed by register (Register Address 0x60h and 0x62h). Can be configured to be open drain output or push-pull output. | | | GPIO2 | 11 | DI/O | General-purpose input/output, function of this pin can be programmed by register (Register Address 0x60h and 0x63h). Can be configured to be open drain output or push-pull output. | | | LRCLK | 12 | DI | Word select clock for the digital signal that is active on the serial port's input data line. In I <sup>2</sup> S, LJ and RJ, this corresponds to the left channel and right channel boundary. In TDM mode, this corresponds to the frame sync boundary. | | | OUT_A+ | 2 | PO | Positive pin for differential speaker amplifier output A. | | | OUT_A- | 30 | NO | Negative pin for differential speaker amplifier output A. | | | OUT_B+ | 23 | PO | Positive pin for differential speaker amplifier output B. | | | OUT_B- | 27 | NO | Negative pin for differential speaker amplifier output B. | | | PDN | 17 | DI | Power down, active-low. PDN place the amplifier in Shutdown, turn off all internal regulators. | | | | 25 | G | | | | PGND | 26 | G | Craund reference for neural device circuitary Connect this pin to exist an even device | | | PGND | 31 | G | Ground reference for power device circuitry. Connect this pin to system ground. | | | | 32 | G | | | | | 3 | Р | | | | PVDD | 4 | Р | DVDD velkens inset | | | PVDD | 21 | Р | PVDD voltage input. | | | | 22 | Р | | | | SDA | 15 | DI/O | I <sup>2</sup> C serial control data interface input/output. | | | SDIN | 14 | DI | Data line to the serial data port. | | | SCL | 16 | DI | I <sup>2</sup> C serial control clock input. | | | SCLK | 13 | DI | Bit clock for the digital signal that is active on the input data line of the serial data port. | | | VR_DIG | 7 | Р | Internally regulated 1.5-V digital supply voltage. This pin must not be used to drive external devices. | | | PowerPAD™ | | G | Ground, connect to grounded heat sink for best system performance. | | <sup>(1)</sup> AI = Analog input, AO = Analog output, DI = Digital Input, DO = Digital Output, DI/O = Digital Bi-directional (input and output), PO = Positive output, NO = Negative output, P = Power, G = Ground (0 V) Product Folder Links: TAS5827 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 図 4-2. RHB (VQFN) Package, 32-Pin PadDown, Hardware Mode,Top View 表 4-2. Pin Functions - Hardware Mode | PIN | | | DESCRIPTION | | | |---------|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | I TPE\'' | DESCRIPTION | | | | AGND | 20 | G | Analog ground. | | | | AVDD | 19 | Р | Internally regulated 5-V analog supply voltage. This pin must not be used to drive external devices. | | | | BST_A+ | 1 | Р | Connection point for the OUT_A+ bootstrap capacitor which is used to create a power supply for the high-side gate drive for OUT_A+. | | | | BST_A- | 29 | Р | Connection point for the OUT_A- bootstrap capacitor which is used to create a power supply for the high-side gate drive for OUT_A | | | | BST_B+ | 24 | Р | Connection point for the OUT_B+ bootstrap capacitor which is used to create a power supply for the high-side gate drive for OUT_B+. | | | | BST_B- | 28 | Р | Connection point for the OUT_B- bootstrap capacitor which is used to create a power supply for the high-side gate drive for OUT_B | | | | DGND | 5 | G | Digital ground. | | | | DVDD | 6 | Р | 3.3-V or 1.8-V digital power supply. | | | | FAULT | 10 | DO | Fault terminal, which is pulled LOW when an internal fault occurs. | | | | GVDD | 18 | Р | Gate drive internal regulator output. This pin must not be used to drive external devices. | | | | HW_MODE | 8 | DI | Connect to DVDD directly to ensure device enter into Hardware Control Mode. | | | | HW_SEL0 | 16 | DI | Analog gain and BTL/PBTL mode selection in Hardware Mode . Pull up to DVDD or Pull down to ground with different resistor. See 表 6-4. | | | | HW_SEL1 | 15 | DI | PWM Switching Frequency and Spread Spectrum Enable/Disable selection in Hardware Mode. Pull up to DVDD or Pull down to ground with different resistor. See 表 6-3. | | | ## 表 4-2. Pin Functions - Hardware Mode (続き) | PIN | | TYPE <sup>(1)</sup> | DECODINATION | | |-------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | I YPE\" | DESCRIPTION | | | LRCLK | 12 | DI | Word select clock for the digital signal that is active on the serial port's input data line. In 1 <sup>2</sup> S, LJ and RJ, this corresponds to the left channel and right channel boundary. In TDM mode, this corresponds to the frame sync boundary. | | | MUTE | 11 | DI | Speaker amplifier Mute. Which must be pulled low (connect to DGND) to MUTE the device and pulled high (connected to DVDD) to exit MUTE state. In Mute state, device output keep in Hi-Z state. | | | OUT_A+ | 2 | PO | Positive pin for differential speaker amplifier output A. | | | OUT_A- | 30 | NO | Negative pin for differential speaker amplifier output A. | | | OUT_B+ | 23 | PO | Positive pin for differential speaker amplifier output B. | | | OUT_B- | 27 | NO | Negative pin for differential speaker amplifier output B. | | | PD_DET | 9 | DO | PVDD Drop detection, which is pulled LOW when the PVDD drop below 8V. | | | PDN | 17 | DI | Power down, active-low. PDN place the amplifier in Shutdown, turn off all internal regulators. | | | | 25 | G | | | | PGND | 26 | G | Ground reference for power device circuitry. Connect this pin to system ground. | | | PGND | 31 | G | Ground reference for power device circuity. Connect this pin to system ground. | | | | 32 | G | | | | | 3 | Р | | | | PVDD | 4 | Р | PVDD voltage input. | | | FVDD | 21 | Р | P V DD Voltage Iliput. | | | | 22 | Р | | | | SCLK | 13 | DI | Bit clock for the digital signal that is active on the input data line of the serial data port. | | | SDIN | 14 | DI | Data line to the serial data port. | | | VR_DIG 7 P Internally regulated 1.5-V digital supply voltage. This pin must not be use devices. | | Internally regulated 1.5-V digital supply voltage. This pin must not be used to drive external devices. | | | | PowerPAD™ | | G | Ground, connect to grounded heat sink for best system performance. | | <sup>(1)</sup> Al = Analog input, AO = Analog output, DI = Digital Input, DO = Digital Output, DI/O = Digital Bi-directional (input and output), PO = Positive output, NO = Negative output, P = Power, G = Ground (0 V) ## **5 Specifications** ## 5.1 Absolute Maximum Ratings Free-air room temperature 25°C (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |---------------------------|-----------------------------------------------|------|-------------------------|------| | DVDD | Low-voltage digital supply | -0.3 | 3.9 | V | | PVDD | PVDD supply | -0.3 | 30 | V | | V <sub>I(DigIn)</sub> | DVDD referenced digital inputs <sup>(2)</sup> | -0.5 | V <sub>DVDD</sub> + 0.5 | V | | V <sub>I(SPK_OUTxx)</sub> | Voltage at speaker output pins | -0.3 | 32 | V | | T <sub>A</sub> | Ambient operating temperature | -40 | 85 | °C | | TJ | Operating junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -40 | 125 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|-------------------------------------------------------------------|-------|-------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | | | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002. (2) | ±500 | v | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM MAX | UNIT | |------------------------|-------------------------------|--------------------------------------------|-------------------------|-------------------------|------| | V | Power supply inputs | PVDD | 4.5 | 26.4 | V | | V <sub>(POWER)</sub> | | DVDD | 1.62 | 3.63 | V | | D | Minimum Speaker Load | 4.5V-24V Operating PVDD Range,<br>BTL Mode | 3.2 | | Ω | | R <sub>SPK</sub> | willimum Speaker Loau | 4.5V-24V Operating PVDD Range, PBTL Mode | 1.6 | | Ω | | V <sub>IH(DigIn)</sub> | Input logic high for DVDD ref | ferenced digital inputs | 0.9 × V <sub>DVDD</sub> | DVDD | V | | V <sub>IL(DigIn)</sub> | Input logic low for DVDD refe | erenced digital inputs | | 0.1 × V <sub>DVDD</sub> | V | | L <sub>OUT</sub> | Minimum inductor value in L | C filter under short-circuit condition | 1 | | μH | #### 5.4 Thermal Information | | THERMAL METRIC(1) | TAS5827 - VQFN32 (RHB) - 32 PINS | UNIT | | |-----------------------|----------------------------------------------|----------------------------------|------|--| | | THERMAL METRIC | JEDEC STANDARD 4-LAYER PCB | ONII | | | R <sub>θJA(top)</sub> | Junction-to-ambient thermal resistance | 29.6 | °C/W | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 18.5 | °C/W | | | R <sub>0JB(top)</sub> | Junction-to-board thermal resistance | 9.9 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 0.2 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 9.8 | °C/W | | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.0 | °C/W | | For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC Package Thermal Metrics</u> application report. <sup>(2)</sup> DVDD referenced digital pins include: ADR/FAULT, LRCLK, SCLK, SDIN, SDOUT, SCL, SDA, PDN <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **5.5 Electrical Characteristics** Free-air room temperature 25°C, 1SPW Mode, LC filter=10uH+0.68uF, Fsw=384kHz, Class D Bandwidth=80kHz, (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |--------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------|----------|-------------------| | Digital I/O | | | | | | | IIIH | Input logic high current level for DVDD referenced digital input pins | $V_{IN(DigIn)} = V_{DVDD}$ | | 10 | uA | | IIIL | Input logic low current level for DVDD referenced digital input pins | V <sub>IN(DigIn)</sub> = 0 V | | -10 | uA | | $V_{\text{IH(Digin)}}$ | Input logic high threshold for DVDD referenced digital inputs | | 70% | | V <sub>DVDD</sub> | | $V_{IL(Digin)}$ | Input logic low threshold for DVDD referenced digital inputs | | | 30% | V <sub>DVDD</sub> | | $V_{OH(Digin)}$ | Output logic high voltage level | I <sub>OH</sub> = 4 mA | 80% | | V <sub>DVDD</sub> | | $V_{OL(Digin)}$ | Output logic low voltage level | $I_{OH} = -4 \text{ mA}$ | | 20% | V <sub>DVDD</sub> | | I <sup>2</sup> C CONTROL | PORT | | | | | | C <sub>L(I2C)</sub> | Allowable load capacitance for each I <sup>2</sup> C Line | | | 400 | pF | | f <sub>SCL(fast)</sub> | Support SCL frequency | No wait states, support both fast & fast plus mode | | 400 1000 | kHz | | f <sub>SCL(slow)</sub> | Support SCL frequency | No wait states, slow mode | | 100 | kHz | | SERIAL AUDIO | O PORT | | | | - | | t <sub>DLY</sub> | Required LRCLK/FS to SCLK rising edge delay | | 5 | | ns | | D <sub>SCLK</sub> | Allowable SCLK duty cycle | | 40% | 60% | , | | f <sub>S</sub> | Supported input sample rates | | 32 | 192 | kHz | | f <sub>SCLK</sub> | Supported SCLK frequencies | | 32 | 64 | f <sub>S</sub> | | f <sub>SCLK</sub> | SCLK frequency | | | 24.576 | MHz | | AMPLIFIER OF | PERATING MODE AND DC PRAME | TERS | | | | | I <sub>CC</sub> | Quiescent supply current of DVDD | PDN = 2 V, DVDD = 3.3 V, Play mode,<br>General Audio Process flow with full DSP running | | 23 | mA | | I <sub>CC</sub> | Quiescent supply current of DVDD | PDN = 2 V, DVDD = 3.3 V,Sleep mode | | 1 | mA | | I <sub>CC</sub> | Quiescent supply current of DVDD | PDN = 2 V, DVDD = 3.3 V,Deep Sleep mode | | 1 | mA | | I <sub>CC</sub> | Quiescent supply current of DVDD | PDN = 0.8 V, DVDD = 3.3 V,Shutdown mode | | 16 | uA | | I <sub>CC</sub> | Quiescent supply current of PVDD | PDN = 2 V, PVDD = 18 V, No Load, LC filter = 10 μH + 0.68 μF, FSW = 384 kHz, 1SPW Modulation, Play Mode | | 39 | mA | | I <sub>CC</sub> | Quiescent supply current of PVDD | PDN = 2 V, PVDD = 18 V, No Load, LC filter = 10 μH + 0.68 μF, FSW = 384 kHz, Output Hi-Z Mode | | 11 | mA | | I <sub>CC</sub> | Quiescent supply current of PVDD | PDN = 2 V, PVDD = 18 V, No Load, LC filter = 10 μH + 0.68 μF, FSW = 384 kHz, Sleep Mode | | 7.5 | mA | | I <sub>CC</sub> | Quiescent supply current of PVDD | PDN = 2 V, PVDD = 18 V, No Load, LC filter = 10 μH + 0.68 μF, FSW = 384 kHz, Deep Sleep Mode | | 10 | uA | | I <sub>CC</sub> | Quiescent supply current of PVDD | PDN = 2 V, PVDD = 18 V, No Load, LC filter = 10 μH + 0.68 μF, FSW = 384 kHz, Shutdown Mode | | 10 | uA | | A <sub>V(SPK_AMP)</sub> | Programmable Gain | Value represents the "peak voltage" disregarding clipping due to lower PVDD Measured at 0 dB input(1FS) | 13.75 | 29.4 | dBV | | ΔA <sub>V(SPK_AMP)</sub> | Amplifier gain error | Gain = 26.4 dBV | | 0.5 | dB | Copyright © 2024 Texas Instruments Incorporated 8 Product Folder Links: *TAS5827*English Data Sheet: SLASF99 ## 5.5 Electrical Characteristics (続き) Free-air room temperature 25°C, 1SPW Mode, LC filter=10uH+0.68uF, Fsw=384kHz, Class D Bandwidth=80kHz, (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN TYP MA | | | UNIT | |----------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------|------|------|------| | | | | | 384 | | kHz | | | | | | 480 | | kHz | | | | Software Mode | | 576 | | kHz | | f <sub>SPK_AMP</sub> | Switching frequency of the speaker amplifier. | | | 768 | | kHz | | | opeaner ampimen | | | 1024 | | kHz | | | | Hardware Mode | | 480 | | kHz | | | | Traitware Wode | | 768 | | kHz | | R <sub>DS(on)</sub> | Drain-to-source on resistance of the individual output MOSFETs | FET + Metallization. V <sub>PVDD</sub> =24 V, I <sub>(OUT)</sub> =500 mA, T <sub>J</sub> =25 °C | | 70 | | mΩ | | PROTECTION | | | | | - | | | OCE <sub>THRES</sub> | Over-Current Error Threshold (Speaker current) | Speaker Output Current (Post LC filter), Speaker current, LC Filter=10 uH+0.68 uF, BTL Mode | 7.5 | 8 | 8.5 | А | | UVE <sub>THRES(PVDD)</sub> | PVDD under voltage error threshold | | 3.7 | 4 | 4.2 | V | | OVE <sub>THRES(PVDD)</sub> | PVDD over voltage error threshold | | 27 | 28.1 | 29.2 | V | | DCE <sub>THRES</sub> | Output DC Error protection threshold | Class D Amplifier's output DC voltage cross speaker load to trigger Output DC Fault protection | | 3.3 | | V | | T <sub>DCDET</sub> | Output DC Detect time | Class D Amplifier's output remain at or above DCE <sub>THRES</sub> | | 570 | | ms | | OTE <sub>THRES</sub> | Over temperature error threshold | | | 170 | | °C | | OTE <sub>Hysteresis</sub> | Over temperature error hysteresis | | | 10 | | °C | | OTW <sub>THRES</sub> | Over temperature warning level | Read by register 0x73 bit0 | | 106 | | °C | | OTW <sub>THRES</sub> | Over temperature warning level | Read by register 0x73 bit1 | | 130 | | °C | | OTW <sub>THRES</sub> | Over temperature warning level | Read by register 0x73 bit2 | | 140 | | °C | | OTW <sub>THRES</sub> | Over temperature warning level | Read by register 0x73 bit3 | | 154 | | °C | 9 ## 5.5 Electrical Characteristics (続き) Free-air room temperature 25°C, 1SPW Mode, LC filter=10uH+0.68uF, Fsw=384kHz, Class D Bandwidth=80kHz, (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |---------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------|---------|-------| | AUDIO PERFOR | RMACNE (STEREO BTL) | | , | | | | V <sub>OS</sub> | Amplifier offset voltage | Measured differentially with zero input data, programmable gain configured with 29.4 dBV analog gain, V <sub>PVDD</sub> range:12 V~24 V | <b>-</b> 5 | 5 | mV | | | | V <sub>PVDD</sub> = 18 V, LC Filter=10 uH+0.68 uF, R <sub>SPK</sub> = 4<br>Ω, f = 1 kHz, THD+N = 10% | | 41 | W | | | | $V_{PVDD}$ = 18 V, LC Filter=10 uH+0.68 uF, R <sub>SPK</sub> = 4 $\Omega$ , f = 1 kHz, THD+N = 1% | | 33 | W | | | | V <sub>PVDD</sub> = 18 V, LC Filter=10 uH+0.68 uF, R <sub>SPK</sub> = 6<br>Ω, f = 1 kHz, THD+N = 10% | | 31 | W | | D | Outside Davis (Day Ohanna) | V <sub>PVDD</sub> = 18 V, LC Filter=10 uH+0.68 uF, R <sub>SPK</sub> = 6<br>Ω, f = 1 kHz, THD+N = 1% | | 25 | W | | P <sub>O(SPK)</sub> | Output Power (Per Channel) | $V_{PVDD}$ = 21 V, LC Filter=10 uH+0.68 uF, R <sub>SPK</sub> = 4 $\Omega$ , f = 1 kHz, THD+N = 10% | | 55 | W | | | | V <sub>PVDD</sub> = 21 V, LC Filter=10 uH+0.68 uF, R <sub>SPK</sub> = 4<br>Ω, f = 1 kHz, THD+N = 1% | | 45 | W | | | | V <sub>PVDD</sub> = 25 V, LC Filter=10 uH+0.68 uF, R <sub>SPK</sub> = 6<br>Ω, f = 1 kHz, THD+N = 10% | | 57 | W | | | | $V_{PVDD}$ = 25 V, LC Filter=10 uH+0.68 uF, R <sub>SPK</sub> = 6 $\Omega$ , f = 1 kHz, THD+N = 1% | | 47 | W | | | Total harmonic distortion and | V <sub>PVDD</sub> = 18 V,LC Filter=10 uH+0.68 uF, Load=4 Ω | ( | 0.05 | % | | THD+N <sub>SPK</sub> | noise<br>(P <sub>O</sub> = 1 W, f = 1 kHz) | V <sub>PVDD</sub> = 25 V,LC Filter=10 uH+0.68 uF,Load=6 Ω | | 0.03 | % | | | | V <sub>PVDD</sub> = 18 V, LC Filter=10 uH+0.68 uF, Load=4 Ω, Fsw=576 kHz, BD Modulation | | 40 | μVrms | | ION | Idle channel noise(Aweighted, | V <sub>PVDD</sub> = 18 V, LC Filter=10 uH+0.68 uF, Load=4 Ω, Fsw=384 kHz, 1SPW Modulation | | 35 | μVrms | | ICN <sub>(SPK)</sub> | AES17) | V <sub>PVDD</sub> = 25 V, LC Filter=10 uH+0.68 uF, Load=6 Ω, Fsw=384kHz, 1SPW Modulation | | 40 | μVrms | | | | V <sub>PVDD</sub> = 25 V, LC Filter=3.3 uH+1 uF, Load=6 Ω, Fsw=1024 kHz, BD Modulation | | 37 | μVrms | | DR | Dynamic range | A-Weighted, -60 dBFS method. V <sub>PVDD</sub> = 25 V,<br>Load=6 Ω, Analog Gain = 29.4 dBV | | 115 | dB | | CNID | Signal to pains ratio | A-Weighted, referenced to 1% THD+N Output Level, V <sub>PVDD</sub> =25 V, load=6 Ω | | 115 | dB | | SNR | Signal-to-noise ratio | A-Weighted, referenced to 1% THD+N Output Level, V <sub>PVDD</sub> =18 V, Load=4 Ω | | 115 | dB | | PSRR | Power supply rejection ratio | Injected Noise = 1 kHz, 1 Vrms, V <sub>PVDD</sub> = 25 V, input audio signal = digital zero | | 85 | dB | | Cross-talk <sub>SPK</sub> | Cross-talk (worst case<br>between left-to-right and<br>right-to-left coupling) | f = 1 kHz, based on Inductor (SPM10040T-100M) from TDK | | 100 | dB | Product Folder Links: TAS5827 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 5.5 Electrical Characteristics (続き) Free-air room temperature 25°C, 1SPW Mode, LC filter=10uH+0.68uF, Fsw=384kHz, Class D Bandwidth=80kHz, (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | AUDIO PERFO | RMANCE (MONO PBTL) | | | | - | | | V <sub>os</sub> | Amplifier offset voltage | Measured differentially with zero input data, programmable gain configured with 29.4dBV Analog gain, V <sub>PVDD</sub> = 12V-25V range, 1SPW mode | -5 | | 5 | mV | | _ | | $V_{PVDD}$ = 25 V, $R_{SPK}$ = 3 $\Omega$ , f = 1 kHz, THD+N = 1% | | 94 | | W | | | Output Power | $V_{PVDD}$ = 25 V, $R_{SPK}$ = 3 $\Omega$ , f = 1 kHz, THD+N = 10% | | 112 | | W | | P <sub>O(SPK)</sub> | Output Fower | V <sub>PVDD</sub> = 18 V, R <sub>SPK</sub> = 2 Ω, f = 1 kHz, THD+N = 1% | | 67 | | W | | | | $V_{PVDD}$ = 18 V, $R_{SPK}$ = 2 $\Omega$ , f = 1 kHz, THD+N = 10% | | 83 | | W | | | Total harmonic distortion and | $V_{PVDD}$ = 18 V, LC-filter=10 uH+0.68 uF, R <sub>SPK</sub> = 2 $\Omega$ | | 0.07 | | % | | THD+N <sub>SPK</sub> | noise<br>(P <sub>O</sub> = 1 W, f = 1 kHz) | $V_{PVDD}$ = 25 V, LC-filter=10 uH+0.68 uF, R <sub>SPK</sub> = 3 $\Omega$ | | 0.05 | | % | | DR | Dynamic range | A-Weighted, -60 dBFS method, V <sub>PVDD</sub> =25 V, R <sub>SPK</sub> = 3 Ω. | | 113 | | dB | | SNR | Signal-to-noise ratio | A-Weighted, referenced to 1% THD+N Output Level, $V_{PVDD}$ =25 V, $R_{SPK}$ = 3 $\Omega$ | | 113 | | dB | | | Signal-to-noise fatto | A-Weighted,referenced to 1% THD+N Output Level, V <sub>PVDD</sub> =18 V, R <sub>SPK</sub> = 2 Ω | | 106 | | dB | | PSRR | Power supply rejection ratio | Injected Noise = 1 kHz, 1 Vrms,V <sub>PVDD</sub> = 18 V, input audio signal = digital zero | | 80 | | dB | | | | | | | | | 11 ## 5.6 Timing Requirements | | | MIN | NOM MAX | UNIT | |-------------------------|---------------------------------------------------------------------------------------|------------------------|----------|------| | Serial Audio | Port Timing - Target Mode | | <u>'</u> | | | SCLK | SCLK frequency | 1.024 | | MHz | | SCLK | SCLK period | 40 | | ns | | SCLKL | SCLK pulse width, low | 16 | | ns | | SCLKH | SCLK pulse width, high | 16 | | ns | | SL | SCLK rising to LRCLK/FS edge | 8 | | ns | | LS | LRCK/FS Edge to SCLK rising edge | 8 | | ns | | SU | Data setup time, before SCLK rising edge | 8 | | ns | | DH | Data hold time, after SCLK rising edge | 8 | | ns | | DFS | Data delay time from SCLK falling edge | | 15 | ns | | <sup>2</sup> C Bus Timi | ng – Fast Mode Plus | | • | | | SCL | SCL clock frequency | | 1000 | kHz | | BUF | Bus free time between a STOP and START condition | 0.5 | | μs | | LOW | Low period of the SCL clock | 0.5 | | μs | | HI | High period of the SCL clock | 0.26 | | μs | | RS-SU | Setup time for (repeated) START condition | 0.26 | | μs | | S-HD | Hold time for (repeated) START condition | 0.26 | | μs | | D-SU | Data setup time | 50 | | ns | | D-HD | Data hold time | 0 | | ns | | SCL-R | Rise time of SCL signal | 20 + 0.1C <sub>B</sub> | 120 | ns | | SCL-R1 | Rise time of SCL signal after a repeated START condition and after an acknowledge bit | 20 + 0.1C <sub>B</sub> | 120 | ns | | SCL-F | Fall time of SCL signal | 20 + 0.1C <sub>B</sub> | 120 | ns | | SDA-R | Rise time of SDA signal | 20 + 0.1C <sub>B</sub> | 120 | ns | | SDA-F | Fall time of SDA signal | 20 + 0.1C <sub>B</sub> | 120 | ns | | P-SU | Setup time for STOP condition | 0.26 | | μs | | C <sub>b</sub> | Capacitive load for each bus line | | 550 | pf | | <sup>2</sup> C Bus Timi | ng - Fast | | 1 | | | SCL | SCL clock frequency | | 400 | kHz | | BUF | Bus free time between a STOP and START condition | 1.3 | | μs | | LOW | Low period of the SCL clock | 1.3 | | μs | | HI | High period of the SCL clock | 600 | | ns | | RS-SU | Setup time for (repeated)START condition | 600 | | ns | | RS-HD | Hold time for (repeated)START condition | 600 | | ns | | D-SU | Data setup time | 100 | | ns | | D-HD | Data hold time | 0 | 900 | ns | | SCL-R | Rise time of SCL signal | 20 + 0.1C <sub>B</sub> | 300 | ns | | SCL-R1 | Rise time of SCL signal after a repeated START condition and after an acknowledge bit | 20 + 0.1C <sub>B</sub> | 300 | ns | | SCL-F | Fall time of SCL signal | 20 + 0.1C <sub>B</sub> | 300 | ns | | SDA-R | Rise time of SDA signal | 20 + 0.1C <sub>B</sub> | 300 | ns | | SDA-F | Fall time of SDA signal | 20 + 0.1C <sub>B</sub> | 300 | ns | | P-SU | Setup time for STOP condition | 600 | | ns | | SP | Pulse width of spike suppressed | | 50 | ns | | C <sub>b</sub> | Capacitive load for each bus line | | 400 | pf | ### **5.7 Typical Characteristics** ### 5.7.1 Bridge Tied Load (BTL) Configuration Curves with BD Modulation Free-air room temperature 25°C (unless otherwise noted). Measurements were made using Audio Precision System 2722 with Analog Analyzer filter set to 20-kHz brickwall filter. All measurements taken with audio frequency set to 1 kHz and device PWM frequency set to 576kHz, 175 kHz Class D Amplifier Loop Bandwidth, LC filter with $10\mu\text{H}$ / $0.68\,\mu\text{F}$ , unless otherwise noted. 13 15 ### 5.7.2 Bridge Tied Load (BTL) Configuration Curves with 1SPW Modulation Free-air room temperature 25°C (unless otherwise noted). Measurements were made using Audio Precision System 2722 with Analog Analyzer filter set to 20-kHz brickwall filter. All measurements taken with audio frequency set to 1 kHz and device PWM frequency set to 384 kHz, 80 kHz Class D Loop Bandwidth, the LC filter used was 10 $\mu$ H / 0.68 $\mu$ F, unless otherwise noted. Product Folder Links: TAS5827 Copyright © 2024 Texas Instruments Incorporated 17 19 ### 5.7.3 Parallel Bridge Tied Load (PBTL) Configuration With BD Modulation Free-air room temperature 25°C (unless otherwise noted). Measurements were made using Audio Precision System 2722 with Analog Analyzer filter set to 20-kHz brickwall filter. All measurements taken with audio frequency set to 1 kHz and device PWM frequency set to 576 kHz, 175 kHz Class D Amplifier Loop Bandwidth, LC filter with 10 $\mu$ H / 0.68 $\mu$ F (Post-Filter PBTL, the merging of the two output channels after the inductor portion of the output filter, see details in $299 \times 7.1.2$ , unless otherwise noted. 21 ## 5.7.4 Parallel Bridge Tied Load (PBTL) Configuration With 1SPW Modulation Free-air room temperature 25°C (unless otherwise noted). Measurements were made using Audio Precision System 2722 with Analog Analyzer filter set to 20-kHz brickwall filter. All measurements taken with audio frequency set to 1 kHz and device PWM frequency set to 384 kHz, 80 kHz Class D Amplifier Loop Bandwidth, the LC filter used was 10 µH / 0.68 µF (Post-Filter PBTL, the merging of the two output channels after the inductor portion of the output filter, see connect method in セクション 7.1.2), unless otherwise noted. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 23 25 ## **6 Detailed Description** ## 6.1 Overview The TAS5827 device combines 4 main building blocks into a single cohesive device that maximizes sound quality, flexibility, and ease of use. The 4 main building blocks are listed as follows: - · A stereo digital to PWM modulator, then PWM modulator to power stage. - · An Audio DSP subsystem. - A flexible closed-loop amplifier capable of operating in stereo or mono, at several different switching frequencies, and with a variety of output voltages and loads. - An I<sup>2</sup>C control port for communication with the device The device requires only two power supplies for proper operation. A DVDD supply is required to power the low-voltage digital circuitry. Another supply, called PVDD, is required to provide power to the output stage of the audio amplifier. Two internal LDOs convert PVDD to 5 V for GVDD and AVDD, One internal LDO converts DVDD to 1.5 V for VR\_DIG. ### 6.2 Functional Block Diagram 図 6-1. Functional Block Diagram ### **6.3 Feature Description** ### 6.3.1 Power Supplies For system design, TAS5827 needs a 3.3-V or 1.8-V supply in addition to the (typical) 12-V or 24-V power-stage supply. Two internal voltage regulators provide suitable voltage levels for the gate drive circuitry and internal circuitry. The external pins are provided only as a connection point for off-chip bypass capacitors to filter the supply. Connecting external circuitry to these regulator outputs may result in reduced performance and damage to the device. Additionally, all circuitry requiring a floating voltage supply, that is, the high-side gate drive, is accommodated by built-in bootstrap circuitry requiring only a few external capacitors. To provide good electrical 27 and acoustical characteristics, the PWM signal path for the output stage is designed as identical, independent half-bridges. For this reason, each half-bridge has separate bootstrap pins (BST\_x). The gate drive voltages (GVDD) are derived from the PVDD voltage. Special attention should be paid to placing all decoupling capacitors as close to their associated pins as possible. In general, the inductance between the power-supply pins and decoupling capacitors must be avoided. For a properly functioning bootstrap circuit, a small ceramic capacitor must be connected from each bootstrap pin (BST\_x) to the power-stage output pin (OUT\_x). When the power-stage output is low, the bootstrap capacitor is charged through an internal diode connected between the gate-drive regulator output pin (GVDD) and the bootstrap pin. When the power-stage output is high, the bootstrap capacitor potential is shifted above the output potential and thus provides a suitable voltage supply for the high-side gate driver. ### 6.3.2 Device Clocking The TAS5827 devices have flexible systems for clocking. Internally, the device requires several clocks, mostly at related clock rates to function correctly. All of these clocks can be derived from the Serial Audio Interface. 図 6-2. Audio Flow with Respective Clocks ☑ 6-2 shows the basic data flow and clock Distribution. The Serial Audio Interface typically has 3 connection pins which are listed as follows: - SCLK (Bit Clock) - LRCLK/FS (Left/Right Word Clock or Frame Sync) - SDIN (Input Data) The device has an internal PLL that is used to take SCLK and create the higher-rate clocks required by the DSP and the DAC clock. The TAS5827 device has an audio sampling rate detection circuit that automatically senses which frequency the sampling rate is operating. Common audio sampling frequencies of 32 kHz, 44.1 kHz – 48 kHz, 88.2 kHz – 96 kHz, and 176.4 kHz – 192 kHz are supported. The sampling frequency detector sets the clock for DAC and DSP automatically. If the input LRCLK/SCLK stopped during music playing, the TAS5827 DSP switches to sleep state and waits for the clock recovery (Class D output switches to Hi-Z automatically ), once LRCLK/SCLK recovered, TAS5827 auto recovers to the play mode. There is no need to reload the DSP code. #### 6.3.3 Serial Audio Port - Clock Rates The serial audio interface port is a 3-wire serial port with the signals LRCLK/FS, SCLK, and SDIN. SCLK is the serial audio bit clock, used to clock the serial data present on SDIN into the serial shift register of the audio interface. Serial data is clocked into the TAS5827 device with SCLK. The LRCLK/FS pin is the serial audio left/right word clock or frame sync when the device is operated in TDM Mode. 表 6-1. Audio Data Formats, Bit Depths and Clock Rates | FORMAT | FORMAT DATA BITS | | SCLK RATE (f <sub>S</sub> ) | |------------------------|------------------|-----------|-----------------------------| | I <sup>2</sup> S/LJ/RJ | 32, 24, 20, 16 | 32 to 192 | 64, 32 | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 English Data Sheet: SLASF99 表 6-1. Audio Data Formats, Bit Depths and Clock Rates (続き) | FORMAT | DATA BITS | MAXIMUM LRCLK/FS FREQUENCY (kHz) | SCLK RATE (f <sub>S</sub> ) | |--------|----------------|----------------------------------|-----------------------------| | | | 32 | 128 | | TDM | 32, 24, 20, 16 | 44.1,48 | 128,256,512 | | I DIVI | 32, 24, 20, 10 | 96 | 128,256 | | | | 192 | 128 | When Clock halt, non-supported SCLK to LRCLK(FS) ratio is detected, the device reports Clock Error in Register 113 (Register Address 0x71). ### 6.3.4 Clock Halt Auto-recovery Certain host processors will halt the $I^2S$ clock when there is no audio playing. When the clock is halted, the device puts all channels into the Hi-Z state and issues a latched clock error in Register GLOBAL\_FAULT1 Register (Offset = 71h) [Reset = 00h] - D[2]. After audio clocks recovery, the device automatically returns to the previous state. ## 6.3.5 Sample Rate on the Fly Change TAS5827 supports an on-the-fly change of the LRCLK(FS) rate. When changing LRCLK(FS) from 48kHz to 96kHz, the host processor seeds to put LRCLK(FS)/SCLK to a halt state for at least 100us before changing to the new sample rate. #### 6.3.6 Serial Audio Port - Data Formats and Bit Depths The device supports industry-standard audio data formats, including standard I2S, left-justified, right-justified and TDM/DSP data. Data formats are selected via Register ( SAP\_CTRL1 Register (Offset = 33h) [Reset = 02h] -D[5:4]). If the high width of LRCLK/FS in TDM/DSP mode is less than 8 cycles of SCK, the register ( SAP\_CTRL1 Register (Offset = 33h) [Reset = 02h] -D[3:2]) should set to 01. All formats require binary two's complement, MSB-first audio data; up to 32-bit audio data is accepted. All the data formats, word length and clock rate supported by this device are shown in Table 1. The data formats are detailed in $\boxtimes$ 6-3 through $\boxtimes$ 6-7. The word length are selected via Register (SAP\_CTRL1 Register (Offset = 33h) [Reset = 02h] -D[1:0]). The offsets of data are selected via Register (SAP\_CTRL1 Register (Offset = 33h) [Reset = 02h] -D[7]) and Register (SAP\_CTRL2 Register (Offset = 34h) [Reset = 00h] -D[7:0]). Default setting is I2S and 24 bit word length. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 29 図 6-3. Left Justified Audio Data Format I<sup>2</sup>S Data Format; L-channel = LOW, R-channel = HIGH I<sup>2</sup>S Data Format; L-channel = LOW, R-channel = HIGH 図 6-4. I<sup>2</sup>S Audio Data Format English Data Sheet: SLASF99 Right-Justified Data Format; L-channel = HIGH, R-channel = LOW Right Justified Data Format; L-channel = HIGH, R-channel = LOW 図 6-5. Right Justified Audio Data Format TDM Data Format with OFFSET = 0 In TDM Modes, Duty Cycle of LRCK/FS should be 1x SCLK at minimum. Rising edge is considered frame start. 図 6-6. TDM 1 Audio Data Format 31 TDM Data Format with OFFSET = 1 In TDM Modes, Duty Cycle of LRCK/FS should be 1x SCLK at minimum. Rising edge is considered frame start. #### 図 6-7. TDM 2 Audio Data Format #### 6.4 Device Functional Modes #### 6.4.1 Software Control The TAS5827 device is configured via an I<sup>2</sup>C communication port. The I2C Communication Protocol is detailed in the I<sup>2</sup>C Communication Port section. The I<sup>2</sup>C timing requirements are described in the Timing Requirements - I<sup>2</sup>C Bus Timing. #### 6.4.2 Speaker Amplifier Operating Modes The TAS5827 device can be configured as two different amplifier configurations through Register DEVICE CTRL1 Register (Offset = 2h) [Reset = 00h] -D[2]: - BTL Mode - PBTL Mode #### 6.4.2.1 BTL Mode In BTL mode, the TAS5827 amplifies two independent signals, which represent the left and right portions of a stereo signal. The amplified left signal is presented on the differential output pair shown as OUT\_A+ and OUT\_A-, and the amplified right signal is presented on the differential output pair shown as OUT\_B+ and OUT\_B-. ### 6.4.2.2 PBTL Mode The PBTL mode of operation is used to describe an operation in which the two outputs of the device are placed in parallel with one another to increase the power-sourcing capabilities of the device. On the output side of the TAS5827 device, the summation of the devices can be done before the filter in a configuration called Pre-Filter Parallel Bridge Tied Load (PBTL). However, the two outputs can be required to merge together after the inductor portion of the output filter. Doing so does require two additional inductors, but allows smaller, less expensive inductors to be used because the current is divided between the two inductors. The process is called Post-Filter Copyright © 2024 Texas Instruments Incorporated PBTL. On the input side of the TAS5827 device, the input signal to the PBTL amplifier is the left frame of I2S or TDM data. #### 6.4.3 Low EMI Modes TAS5827 employs several modes to minimize EMI while playing audio, and they can be used based on different applications. #### 6.4.3.1 Spread Spectrum Spread spectrum modulation is a PWM modulation technique that reduces the peaks seen in EMI measurements by varying the output PWM frequency, resulting in a wider spectrum but lower level. The TAS5827 supports Spread Spectrum both of triangle and random mode. The user needs to configure register RAMP\_SS\_CTRL0 Register (Offset = 6Bh) [Reset = 00h] to Enable triangle mode and enable spread spectrum, select spread spectrum frequency and range with RAMP\_SS\_CTRL1 Register (Offset = 6Ch) [Reset = 00h] . For 768 kHz $F_{SW}$ which is configured by DEVICE\_CTRL1 Register (Offset = 2h) [Reset = 00h] , the spread spectrum frequency and range are described in $\frac{1}{5}$ 6-2. | 表 6-2. | Triangle I | Mode Spread | Spectrum | Frequency ar | d Range Selection | |--------|------------|-------------|----------|--------------|-------------------| |--------|------------|-------------|----------|--------------|-------------------| | SS_TRI_CTRL[3:0] | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |--------------------------|-----|-----|-----|-----|----|-----|-----|-----| | Triangle Freq | 24k | | | 48k | | | | | | Spread Spectrum<br>Range | 5% | 10% | 20% | 25% | 5% | 10% | 20% | 25% | User Application example: Central Switching Frequency is 768 kHz, Triangle Frequency is 48 kHz. Register 0x02 = 0x41 // 768 kHz Fsw, BTL Mode, 1SPW mode. Register 0x6b = 0x03 // Enable Spread Spectrum Register 0x6c = 0x03 // SS\_CTRL[3:0]=0011, Triangle Frequency = 48 kHz, Spread Spectrum Range should be 10% (729 kHz~807 kHz) #### 6.4.3.2 Channel to Channel Phase Shift This device supports channel-to-channel 180-degree PWM phase shift to minimize the EMI. Bit 0 of ANA\_CTRL Register (Offset = 53h) [Reset = 00h] can be used to disable or enable the phase shift. #### 6.4.3.3 Multi-Devices PWM Phase Synchronization TAS5827 supports up to 4 phases of selection for the multi-device application system. For example, when a system integrates 4 TAS5827 devices, the user can select phase 0/1/2/3 for each device by registering RAMP\_PHASE\_CTRL Register (Offset = 6Ah) [Reset = 00h], which means there is a 45-degree phase shift between each device to minimize the EMI. There are two methods for Multi-Device PWM phase synchronization. Phase Synchronization With I<sup>2</sup>S Clock In Startup Phase or Phase Synchronization With GPIO. ### 6.4.3.3.1 Phase Synchronization With I<sup>2</sup>S Clock In Startup Phase - 1. Step 1, Halt I<sup>2</sup>S clock. - 2. Step 2, Configure each device phase selection and enable the phase synchronization. For example: Register RAMP\_PHASE\_CTRL Register (Offset = 6Ah) [Reset = 00h] =0x03 for device 0; Register RAMP\_PHASE\_CTRL Register (Offset = 6Ah) [Reset = 00h] =0x07 for device 1; Register RAMP\_PHASE\_CTRL Register (Offset = 6Ah) [Reset = 00h] =0x0B for device 2; Register RAMP\_PHASE\_CTRL Register (Offset = 6Ah) [Reset = 00h] =0x0F for device 3. - 3. Step 3, Configure each device into HIZ mode. - 4. Step 4, Provide I<sup>2</sup>S to each device. Phase synchronization for all 4 devices is automatically done by internal sequence. - 5. Step 5, Initialize the DSP code (This step can be skipped if only need to do the Phase Synchronization). Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 33 6. Step 6, Device to Device PWM phase shift should be fixed with 45 degrees. #### 6.4.3.3.2 Phase Synchronization With GPIO - 1. Step 1, Connect the GPIOx pin of each device to the SOC GPIO pin on PCB. - 2. Step 2, Configure each device GPIOx as phase sync input usage by registers GPIO\_CTRL Register (Offset = 60h) [Reset = 00h] and GPIO\_INPUT\_SEL Register (Offset = 64h) [Reset = 00h]. - 3. Step 3, Select a different phase for each device and enable phase synchronization by register RAMP\_PHASE\_CTRL Register (Offset = 6Ah) [Reset = 00h]. - 4. Step 4, Configure each device into PLAY mode by register DEVICE\_CTRL1 Register (Offset = 2h) [Reset = 00h] and monitoring the POWER\_STATE Register (Offset = 68h) [Reset = 00h] until device changes to HIZ state. - 5. Step 5, Give a 0 to 1 toggle on SOC GPIO. Then all 4 devices enter into PLAY mode, and the device-to-device PWM phase shift should be fixed at 45 degrees. - 6. Step 6, Phase Synchronization has been finished. Configure the GPIOx pin to another function based on the application. #### 6.4.4 Thermal Foldback The Thermal Foldback (TFB) is designed to protect TAS5827 from excessive die temperature increases, in case the device operates beyond the recommended temperature/power limit, or with a weaker thermal system design than recommended. It allows the TAS5827 to play as loud as possible without triggering an unexpected thermal shutdown. When the die temperature triggers the over-temperature warning (OTW) level (TAS5827 has four different temperature thresholds, each threshold is indicated in I<sup>2</sup>C register WARNING Register (Offset = 73h) [Reset = 00h] bits 0,1,2 and 3 ), an internal AGL (Automatic Gain Limiter) reduces the digital gain gradually, lower value of OTW, smaller attenuation added, with the OTW waring goes higher, more attenuation added. Once the die temperature drops below the OTW, the device's digital gain gradually returns to the former setting. Both the attenuation gain and adjustable rate are programmable. The TFB gain regulation speed (attack rate and release rate) settings are the same as a regular AGL, which is also configurable with TAS5827 App in PurePath<sup>TM</sup> Console3. #### 6.4.5 Device State Control Except Shutdown Mode, TAS5827 has other 4 states for different power dissipation which are listed in the *Electrical Characteristics Table*. - Deep Sleep Mode. Register DEVICE\_CTRL2 Register (Offset = 3h) [Reset = 10h] -D[1:0]=00, Device stays in Deep Sleep Mode. In this mode, I<sup>2</sup> C block keeps working. This mode can be used to extend the battery lifetime in some portable speaker application cases, once the host processor stops playing audio for a long time, TAS5827 can be set to Deep Sleep Mode to minimize power dissipation until the host processor starts playing audio again. The device returns to Play Mode by setting Register DEVICE\_CTRL2 Register (Offset = 3h) [Reset = 10h] -D[1:0] to 11. Compared with Shutdown Mode (Pull PDN Low), enter or exit Deep Sleep Mode, DSP keeps active. - Sleep Mode. Register DEVICE\_CTRL2 Register (Offset = 3h) [Reset = 10h] -D[1:0]=01, Device stays in Sleep Mode. In this mode, I<sup>2</sup> C block, Digital core, DSP Memory, and 5 V Analog LDO keep working. Compared with Shutdown Mode (Pull PDN Low), enter or exit Sleep Mode, DSP keeps active. - Output Hiz Mode. Register DEVICE\_CTRL2 Register (Offset = 3h) [Reset = 10h] -D[1:0]=10, Device stays in Hiz Mode. In this mode, Only the output driver is set to be Hiz state, all other blocks work normally. - Play Mode. Register DEVICE\_CTRL2 Register (Offset = 3h) [Reset = 10h] -D[1:0]=11, Device stays in Play Mode. い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TAS5827 #### 6.4.6 Device Modulation TAS5827 has 3 modulation schemes: BD modulation, 1SPW modulation, and Hybrid modulation. Select modulation schemes for TAS5827 with Register DEVICE\_CTRL1 Register (Offset = 2h) [Reset = 00h] D[1:0]-DAMP\_MOD. #### 6.4.6.1 BD Modulation This is a modulation scheme that allows operation without the classic LC reconstruction filter when the amp is driving an inductive load with short speaker wires. Each output is switching from 0 volts to the supply voltage. The OUTPx and OUTNx are in phase with each other with no input so there is little or no current in the speaker. The duty cycle of OUTPx is greater than 50% and OUTNx is less than 50% for positive output voltages. The duty cycle of OUTPx is less than 50% and OUTNx is greater than 50% for negative output voltages. The voltage across the load sits at 0 V throughout most of the switching period, reducing the switching current, which reduces any $I^2R$ losses in the load. #### 6.4.6.2 1SPW Modulation The 1SPW mode alters the typical modulation scheme to achieve higher efficiency with a slight penalty in THD degradation and more attention required in the output filter selection. In Low Idle Current mode, the outputs operate at ~17% modulation during idle conditions. When an audio signal is applied, one output decreases, and one increases. The decreasing output signal rails to GND. At this point, all the audio modulation takes place through the rising output. The result is that only one output is switching during the bulk of the audio cycle. Efficiency is improved in this mode due to the reduction of switching losses. 図 6-9. 1SPW Mode Modulation #### 6.4.6.3 Hybrid Modulation Hybrid Modulation is designed for minimized power loss without compromising the THD+N performance, and is optimized for battery-powered applications. With Hybrid modulation, TAS5827 detects the input signal level and adjusts the PWM duty cycle dynamically based on PVDD. Hybrid modulation achieves ultra-low idle current and maintains the same audio performance level as the BD Modulation. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 注 Hybrid Modulation needs the internal DSP to detect the input signal level and adjust the PWM duty cycle dynamically. To use the Hybrid Modulation, users need to select the corresponding process flows which support Hybrid Modulation in TAS5827 PPC3 App. Look into TAS5827 PPC3 App for more information about TAS5827 flexible audio process flows. ### 6.4.7 Programming and Control ### 6.4.7.1 I<sup>2</sup>C Serial Communication Bus The device has a bidirectional serial control interface that is compatible with I<sup>2</sup>C bus protocol and supports Standard-mode, Fast-mode(FM) and Fast-mode Plus(FM+) data transfer rates for random and sequential write and read operations as a target device. Because the TAS5827 register map and DSP memory spans multiple pages, the user should change from page to page before writing to the individual registers or DSP memory. Changing from page to page is accomplished via register 0 on each page. This register value selects the page address, from 0 to 255. All registers listed in TAS5827 Datasheet belongs to Page 0 #### 6.4.7.2 Hardware Control Mode For systems that do not require the advanced flexibility of the I<sup>2</sup>C registers control or does not have an available I<sup>2</sup>C host controller, the TAS5827 can be used in Hardware Control Mode. Then the device operates in Hardware mode default configurations and any change is accomplished via the Hardware control pins. The audio performance between Hardware and Software Control modes with the same configuration is identical, however, more features are accessible under Software Control Mode through registers. Several I/O's on the TAS5827 needs to be taken into consideration during schematic design for desired startup settings. The method for going into Hardware Control Mode is to pull high HW\_MODE pin 8 to DVDD. The TAS5827 default Hardware configuration is BTL mode, 768-kHz switching frequency, 1SPW mode, 175 kHz Class D amplifier loop bandwidth, 29.5 Vp/FS analog gain, CBC threshold with 80% of OCP threshold. It requires the HW SEL0 pin 16 and HW SEL1 pin 15 directly tied to GND. | Pin Configuration | Analog Gain | H-Bridge Output Configuration | |-------------------|-------------------------|-------------------------------| | 0 Ω to GND | 29.5 V <sub>P</sub> /FS | BTL | | 1 kΩ to GND | 20.9 V <sub>P</sub> /FS | BTL | | 4.7 kΩ to GND | 14.7 V <sub>P</sub> /FS | BTL | | 15 kΩ to GND | 7.4 V <sub>P</sub> /FS | BTL | | 33 kΩ to DVDD | 7.4 V <sub>P</sub> /FS | PBTL | | 6.8 kΩ to DVDD | 14.7 V <sub>P</sub> /FS | PBTL | | 1.5 kΩ to DVDD | 20.9 V <sub>P</sub> /FS | PBTL | | 0 Ω to DVDD | 29.5 V <sub>P</sub> /FS | PBTL | 表 6-3. Hardware Control - HW SEL0 Pin16 ### 表 6-4. Hardware Control - HW\_SEL1 Pin15 | Pin Configuration | F <sub>SW</sub> &Class D Loop<br>Bandwidth | Cycle By Cycle Current<br>Limit Threshold | Spread Spectrum | Modulation | |-------------------|--------------------------------------------|-------------------------------------------|-----------------|------------| | 0 Ω to GND | 768 kHz F <sub>SW</sub> , 175 kHz BW | CBC Threshold = 80%<br>OCP | Disable | 1SPW | | 1 kΩ to GND | 768 kHz F <sub>SW</sub> , 175 kHz BW | CBC Disable | Disable | 1SPW | | 4.7 kΩ to GND | 768 kHz F <sub>SW</sub> , 175 kHz BW | CBC Threshold = 40%<br>OCP | Disable | 1SPW | | 15 kΩ to GND | 768 kHz F <sub>SW</sub> , 175 kHz BW | CBC Threshold = 60%<br>OCP | Disable | 1SPW | | 33 kΩ to DVDD | 480 kHz F <sub>SW</sub> , 100 kHz BW | CBC Disable | Enable | BD | Product Folder Links: TAS5827 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 表 6-4. Hardware Control - HW\_SEL1 Pin15 (続き) | Pin Configuration | F <sub>SW</sub> &Class D Loop<br>Bandwidth | Cycle By Cycle Current<br>Limit Threshold | Spread Spectrum | Modulation | |-------------------|--------------------------------------------|-------------------------------------------|-----------------|------------| | 6.8 kΩ to DVDD | 480 kHz F <sub>SW</sub> , 100 kHz BW | CBC Threshold = 80%<br>OCP | Enable | BD | | 1.5 kΩ to DVDD | 480 kHz F <sub>SW</sub> , 100 kHz BW | CBC Threshold = 40%<br>OCP | Enable | BD | | 0 Ω to DVDD | 480 kHz F <sub>SW</sub> , 100 kHz BW | CBC Threshold = 60%<br>OCP | Enable | BD | ## Example 1: BTL Mode, FSW = 768 kHz, 1SPW Modulation, 175 kHz Loop Bandwidth, CBC Threshold = 80% OCP, Analog Gain = $29.5 \text{ V}_P/\text{FS}$ , Spread spectrum disabled. 図 6-10. Typical Hardware Control Mode Application Schematic-BTL Mode 32-Pin I VQFN I PadDown Schematic **PVDD** AGND 20 22 PDN AVDD PVDD DVDD 21 19 10μΗ GVDD OUT B+ 18 27 <u>0.</u>68 μF BST\_B+ PDN 0.47 μF 17 28 HW\_SEL0 PGND 16 26 R1 € 8 R3 € 8 HW\_SEL1 **PGND** 25 15 SDIN 10µH SDIN OUT\_B 14 23 SCLK <u>0.</u>68 μF BST\_B-SCLK LRCLK 13 TAS5827 DVDD 24 QFN32 BST\_A-LRCLK ≩≩ 12 **≯**ξ **Hardware Mode** 29 $10 \mu \text{H}$ OUT\_A-0.47 μF MUTE MUTE 11 30 <u>0.</u>68 μF FAULT **PGND** FAULT 10 32 **PGND** PD\_DET PD\_DET 31 9 DVDD BST\_A+ HW\_MODE 1 10µH 0.47 μF VR\_DIG OUT\_A+ 2 DVDD 0.1 μF DVDD DGND 5 <u>0.</u>68 μF PVDD PVDD 3 ### Example 2: PBTL Mode, FSW = 768 kHz, 1 SPW Moduzlation, 175 kHz Loop Bandwidth, CBC Threshold = 80% OCP, Analog Gain = $29.5 \text{ V}_P/\text{FS}$ , Spread spectrum disabled. 390 μF 32-Pin I VQFN I PadDown **Schematic** 1 μF **PVDD** AGND 20 22 PDN AVDD PVDD DVDD 21 19 10uH **GVDD** OUT B+ 18 27 <u>0.</u>68 μF R2 ≤ 8 R4 ≤ BST\_B+ PDN 10.47 ul 17 28 HW\_SEL0 **PGND** ີ **83**≷ຣ 16 26 HW\_SEL1 **PGND** 25 15 SDIN **SDIN** OUT\_B 14 23 SCLK SCLK BST\_B-0.47 uF LRCLK 13 TAS5827 24 DVDD DVDD QFN32 BST\_A-LRCLK 12 **À** € **≯**ξΩ **Hardware Mode** 29 OUT\_A-0.47 μF MUTE 11 30 MUTE **PGND** FAULT 10 32 FAULT **PGND** PD\_DET 9 31 PD\_DET DVDD HW\_MODE BST\_A+ 1 10µH VR\_DIG OUT\_A+ 2 0.68 μF DVDD DVDD **PVDD** 3 1 μF **DGND** PVDD 0.1 μF 4 390 μF 図 6-11. Typical Hardware Control Mode Application Schematic-PBTL Mode ### 6.4.7.3 I<sup>2</sup>C Target Address The TAS5827 device has 7 bits for the target address. The user-defined address through ADR pin is listed in $\frac{1}{8}$ 6-5. **ADR PIN Configuration** MSBs User Define LSB $0~\Omega$ to GND 1 0 0 0 0 R/W $1k\Omega$ to GND 1 1 0 0 0 0 1 R/W R/W $4.7k\Omega$ to GND 0 0 0 0 1 1 1 15kΩ to GND $R/\overline{W}$ 1 1 0 0 0 1 1 33kΩ to DVDD $R/\overline{W}$ 1 1 0 0 1 0 0 $6.8k\Omega$ to DVDD 0 R/W 表 6-5. I<sup>2</sup> C Target Address Configuration #### 6.4.7.3.1 Random Write As shown in 🗵 6-12, a single-byte data-write transfer begins with the controller device transmitting a start condition followed by the I<sup>2</sup>C device address and the read/write bit. The read/write bit determines the direction of the data transfer. For a write data transfer, the read/write bit is a 0. After receiving the correct I<sup>2</sup>C device address and the read/write bit, the device responds with an acknowledge bit. Next, the controller transmits the address byte corresponding to the internal memory address being accessed. After receiving the address byte, the device again responds with an acknowledge bit. Next, the controller device transmits the data byte to be written to the memory address being accessed. After receiving the data byte, the device again responds with an acknowledge bit. Finally, the controller device transmits a stop condition to complete the single-byte data-write transfer. 図 6-12. Random Write Transfer #### 6.4.7.3.2 Sequential Write A sequential data-write transfer is identical to a single-byte data-write transfer except that multiple data bytes are transmitted by the controller to the device as shown in $\boxtimes$ 6-13. After receiving each data byte, the device responds with an acknowledge bit and the $I^2$ subaddress is automatically incremented by one. ☑ 6-13. Sequential Write Transfer #### 6.4.7.3.3 Random Read As shown in $\boxtimes$ 6-14, a single-byte data-read transfer begins with the controller device transmitting a start condition followed by the I<sup>2</sup>C device address and the read/write bit. For the data-read transfer, both a write followed by a read are actually done. Initially, a write is done to transfer the address byte of the internal memory address to be read. As a result, the read/write bit is a 0. After receiving the address and the read/write bit, the device responds with an acknowledge bit. In addition, after sending the internal memory address byte, the controller device transmits another start condition followed by the address and the read/write bit again. This time the read/write bit is a 1, indicating a read transfer. After receiving the address and the read/write bit, the device again responds with an acknowledge bit. Next, the device transmits the data byte from the memory address being read. After receiving the data byte, the controller device transmits a not-acknowledge followed by a stop condition to complete the single-byte data-read transfer. Copyright © 2024 Texas Instruments Incorporated 図 6-14. Random Read Transfer #### 6.4.7.3.4 Sequential Read A sequential data-read transfer is identical to a single-byte data-read transfer except that multiple data bytes are transmitted by the device to the controller device as shown in 🗵 6-15. Except for the last data byte, the controller device responds with an acknowledge bit after receiving each data byte and automatically increments the I<sup>2</sup>C sub address by one. After receiving the last data byte, the controller device transmits a not-acknowledge followed by a stop condition to complete the transfer. 図 6-15. Seguential Read Transfer ### 6.4.7.3.5 DSP Memory Book, Page and BQ update On Page 0x00 of each book, Register 0x7f is used to change the book. Register 0x00 of each page is used to change the page. To change a Page first write 0x00 to Register 0x00 to switch to Page 0 then write the book number to Register 0x7f on Page 0. To switch between pages in a book, simply write the page number to register 0x00. All the Biquad Filters coefficients are addressed in book 0xAA. The five coefficients of every Biquad Filter should be written entirely and sequentially from the lowest address to the highest address. The address of all Biquad Filters can be found in Register Maps All DSP/Audio Process Flow Related Register are listed in Application Note, TAS5827M Process Flows #### 6.4.7.3.6 Checksum This device supports two different check sum schemes, a cyclic redundancy check (CRC) checksum and an Exclusive (XOR) checksum. Register reads do not change checksum, but writes to even nonexistent registers changes the checksum. Both checksums are 8-bit checksums and both are available together simultaneously. The checksums can be reset by writing a starting value (eg. 0x 00 00 00 00) to their respective 4-byte register locations. ### 6.4.7.3.6.1 Cyclic Redundancy Check (CRC) Checksum The 8-bit CRC checksum used is the 0x7 polynomial (CRC-8-CCITT I.432.1; ATM HEC, ISDN HEC and cell delineation, (1 + x1 + x2 + x8)). A major advantage of the CRC checksum is that it is input order sensitive. The CRC supports all I<sup>2</sup>C transactions, excluding book and page switching. The CRC checksum is read from register 0x7E on page0 of any book (B\_x, Page\_0, Reg\_126). The CRC checksum can be reset by writing 0x00 to the same register locations where the CRC checksum is valid. Product Folder Links: TAS5827 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ### 6.4.7.3.6.2 Exclusive or (XOR) Checksum The Xor checksum is a simpler checksum scheme. It performs sequential XOR of each register byte write with the previous 8-bit checksum register value. XOR supports only Book 0x8C, and excludes page switching and all registers in Page 0x00 of Book 0x8C. XOR checksum is read from location register 0x7D on page 0x00 of book 0x8C (B\_140, Page\_0, Reg\_125). The XOR Checksum can be reset by writing 0x00 to the same register location where it is read. English Data Sheet: SLASF99 ### 6.4.7.4 Control via Software - · Startup Procedures - · Shutdown Procedures ### 6.4.7.4.1 Startup Procedures - 1. Configure ADR pin with proper setting for I<sup>2</sup>C device address or Hardware Mode with proper HW\_SEL0 and HW\_SEL1 settings. - 2. Bring up power supplies (it does not matter if PVDD or DVDD comes up first). - 3. Once power supplies are stable, wait at least 100 µs, bring up PDN to High to enable internal LDO. - 4. I<sup>2</sup>C control port to configure desired settings. This process includes Deep Sleep to Hi-Z, register map configurations, DSP coefficients, and set into Play mode. Hardware Mode does not need this step I<sup>2</sup>C writing. - 5. Once I<sup>2</sup>S clocks are stable, TAS5827 is going to normal operation music playing. 図 6-16. TAS5827 Startup Sequence #### 6.4.7.4.2 Shutdown Procedures - 1. The device is in normal operation. - 2. Configure the Register DEVICE\_CTRL2 Register (Offset = 3h) [Reset = 10h] -D[1:0]=10 (Hi-Z) via the I<sup>2</sup>C control port or Pull PDN low. - 3. Wait at least 6ms (this time depends on the LRCLK rate, digital volume, and digital volume ramp-down rate). - 4. Bring down power supplies. - 5. The device is now fully shut down and powered off. Before PVDD/DVDD power down, Class D Output driver needs to be disabled by PDN or by $I^2C$ . At least 6ms delay needed based on LRCLK(Fs) = 48kHz, digital volume ramp down update every sample period, decreased by 0.5dB for each update, digital volume = 24dB. Change the value of register 0x4C and 0x4E or change LRCLK rate, the delay changes. #### 図 6-17. Power-Down Sequence ### 6.4.7.5 Protection and Monitoring ### 6.4.7.5.1 Overcurrent Limit (Cycle-By-Cycle) Instead of direct Overcurrent Shutdown to mute audio output, TAS5827 also provides CBC current limiting protection. The purpose is to reduce output current ahead of the Overcurrent Shutdown level by inserting pulse into PWM switching, and the threshold (list in Electrical Characteristics - $OCE_{THRES}$ ) is configurable through Register CBC\_CONTROL Register (Offset = 77h) [Reset = 00h] -D[4:3] Reg\_CBC\_Level\_Sel. Product Folder Links: TAS5827 论送信 Copyright © 2024 Texas Instruments Incorporated The overall effect on the audio is quite similar to a voltage-clipping, which temporarily limits music signal peak power to maintain continuous music playing without disruption on the removal of the overload. #### 6.4.7.5.2 Overcurrent Shutdown (OCSD) If there is a severe short-circuit event, such as output short to PVDD or ground, the TAS5827 starts the shutdown process less than 100 ns once the peak-current detector is over the Overcurrent Threshold (list in Electrical Characteristics - OCE<sub>THRES</sub>). The shutdown speed depends on several factors, such as the impedance of the short circuit, supply voltage, and switching frequency. If an OCSD event occurs, the fault GPIO is pulled low and $I^2C$ fault register fault status (CHAN\_FAULT Register (Offset = 70h) [Reset = 00h] -D[1:0]) is reported, then outputs transfer to high impedance Hi-Z status, signifying a fault. This is a latched error, and the user needs to restart output via $I^2C$ clear fault operation by setting FAULT\_CLEAR Register (Offset = 78h) [Reset = 00h] -D[0] = 1. ### 6.4.7.5.3 DC Detect Error If the TAS5827 detects a DC offset in the output voltage cross speaker over DC error protection threshold DCR<sub>THRES</sub>, and this status period is over $T_{DCDET}$ (list in Electrical Characteristics - Protection), the FAULTZ line is pulled low and the OUTxx outputs transition to high impedance, signifying a fault. This latched DC Protection error requires $I^2C$ clear fault operation by setting FAULT\_CLEAR Register (Offset = 78h) [Reset = 00h] -D[0] = 1 to restart the audio output. #### 6.4.7.5.4 Overtemperature Shutdown (OTSD) The TAS5827 device continues to monitor die temperature to ensure it does not exceed the over-temperature threshold specified in Electrical Characteristics - OCE<sub>THRES</sub>. If an OTE event occurs, the fault GPIO is pulled low and I<sup>2</sup>C fault status ( GLOBAL\_FAULT2 Register (Offset = 72h) [Reset = 00h] -D[0] ) is reported, then audio output transfers to high impedance Hi-Z mode, signifying a fault. This is a latched error, and it requires I<sup>2</sup>C clear fault operation by setting FAULT\_CLEAR Register (Offset = 78h) [Reset = 00h] -D[0] = 1 to restart the audio playing. #### 6.4.7.5.5 PVDD Overvoltage and Undervoltage Error If the voltage presented on the PVDD supply rises over the $OVE_{THRES(PVDD)}$ or drops below the $UVE_{THRES(PVDD)}$ listed in Electrical Characteristics - Protection, the fault GPIO is pulled to low and $I^2C$ fault status (GLOBAL\_FAULT1 Register (Offset = 71h) [Reset = 00h] -D[1:0]) is reported, then the audio output transfers to high impedance Hi-Z mode. These are self-clearing errors, which means that once the PVDD level is back to normal operation, the device resumes audio playing. #### 6.4.7.5.6 PVDD Drop Detection TAS5827 not only provides PVDD Undervoltage Shutdown protection but also optional PVDD drop detection. Based on internal PVDD real-time sensing voltage, TAS5827 can be configured to expected behavior, which could toggle pin10 PD\_DET from high to low to indicate PVDD drops below a specific level (default 8 V), and whether TAS5827 automatically goes into Hi-Z mode to shut down the audio output. The purpose is to feedback on PVDD voltage drop information through GPIO to the user product control system, which can implement a flexible protection strategy. For example, SOC could start the audio volume fade-out process once the PD\_DET pin goes too low. This process could provide effective pop-click free control shutdown. #### 6.4.7.5.7 Clock Fault When a clock error is detected on the incoming data clock, the TAS5827 device switches to an internal oscillator and continues to the driving DAC, which attenuates the data from the last known value. Once this process is completed, the DAC output is hard-muted to the ground, and the audio output stops. This non-latched clock fault status is reported I<sup>2</sup>C fault status (GLOBAL\_FAULT1 Register (Offset = 71h) [Reset = 00h] -D[2] ), and the device automatically returns to play mode once the correct clock is back. Product Folder Links: TAS5827 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # **6.5 Register Maps** # 6.5.1 reg\_map Registers $\sharp$ 6-6 lists the memory-mapped registers for the reg\_map registers. All register offset addresses not listed in $\sharp$ 6-6 should be considered as reserved locations and the register contents should not be modified. 表 6-6. REG\_MAP Registers | 表 0-0. REG_IMAP Registers | | | | | | | |---------------------------|-------------------|-------------------------------------------|---------|--|--|--| | Offset | Acronym | Register Name | Section | | | | | 1h | RESET_CTRL | Reset control | Go | | | | | 2h | DEVICE_CTRL1 | Device control 1 | Go | | | | | 3h | DEVICE_CTRL2 | Device control 2 | Go | | | | | 4h | PVDD_UV_CONTROL | PVDD UV Control | Go | | | | | Fh | I2C_PAGE_AUTO_INC | I2C DSP memory access page auto increment | Go | | | | | 28h | SIG_CH_CTRL | Signal chain control | Go | | | | | 29h | CLOCK_DET_CTRL | Clock detection control | Go | | | | | 30h | SDOUT_SEL | SDOUT selection | Go | | | | | 31h | I2S_CTRL | I2S control 0 | Go | | | | | 33h | SAP_CTRL1 | I2S control 1 | Go | | | | | 34h | SAP_CTRL2 | I2S control 2 | Go | | | | | 35h | SAP_CTRL3 | I2S control 3 | Go | | | | | 37h | FS_MON | FS monitor | Go | | | | | 38h | BCLK_MON | BCLK monitor | Go | | | | | 39h | CLKDET_STATUS | Clock detection status | Go | | | | | 40h | DSP_PGM_MODE | DSP program mode | Go | | | | | 46h | DSP_CTRL | DSP control | Go | | | | | 4Ch | DIG_VOL_LEFT | Left digital volume | Go | | | | | 4Dh | DIG_VOL_RIGHT | Right digital volume | Go | | | | | 4Eh | DIG_VOL_CTRL2 | Digital volume control 2 | Go | | | | | 4Fh | DIG_VOL_CTRL3 | Digital volume control 3 | Go | | | | | 50h | AUTO_MUTE_CTRL | Auto mute control | Go | | | | | 51h | AUTO_MUTE_TIME | Auto mute time | Go | | | | | 53h | ANA_CTRL | Analog control | Go | | | | | 54h | AGAIN | Analog gain | Go | | | | | 5Eh | ADC_RPT | ADC(PVDD voltage) report | Go | | | | | 60h | GPIO_CTRL | GPIO control | Go | | | | | 61h | GPIO0_SEL | GPIO0 output selection | Go | | | | | 62h | GPIO1_SEL | GPIO1 output selection | Go | | | | | 63h | GPIO2_SEL | GPIO2 output selection | Go | | | | | 64h | GPIO_INPUT_SEL | GPIO input selection | Go | | | | | 65h | MISC_CTRL1 | misc control 1 | Go | | | | | 66h | MISC_CTRL2 | misc control 2 | Go | | | | | 67h | DIE_ID | DIE ID | Go | | | | | 68h | POWER_STATE | Power State | Go | | | | | 69h | AUTOMUTE_STATE | Auto mute state | Go | | | | | 6Ah | RAMP_PHASE_CTRL | Switching clock phase control | Go | | | | | 6Bh | RAMP_SS_CTRL0 | Spread spectrum control 0 | Go | | | | | 6Ch | RAMP_SS_CTRL1 | Spread spectrum control 1 | Go | | | | | 70h | CHAN_FAULT | Channel fault | Go | | | | Copyright © 2024 Texas Instruments Incorporated 表 6-6. REG\_MAP Registers (続き) | Offset | Acronym | Register Name | Section | |--------|---------------|----------------|---------| | 71h | GLOBAL_FAULT1 | Global fault 1 | Go | | 72h | GLOBAL_FAULT2 | Global fault 2 | Go | | 73h | WARNING | Warning | Go | | 74h | PIN_CONTROL1 | Pin control 1 | Go | | 75h | PIN_CONTROL2 | Pin control 2 | Go | | 76h | MISC_CONTROL3 | MISC control 3 | Go | | 77h | CBC_CONTROL | CBC control | Go | | 78h | FAULT_CLEAR | Fault clear | Go | Complex bit access types are encoded to fit into small table cells. $\frac{1}{2}$ 6-7 shows the codes that are used for access types in this section. 表 6-7. reg\_map Access Type Codes | Access Type | Code | Description | |------------------|-------|----------------------------------------| | Read Type | | | | R | R | Read | | Write Type | | | | W | W | Write | | Reset or Default | Value | | | -n | | Value after reset or the default value | 47 # 6.5.1.1 RESET\_CTRL Register (Offset = 1h) [Reset = 00h] RESET\_CTRL is shown in 図 6-18 and described in 表 6-8. Return to the Summary Table. Reset control ## 図 6-18. RESET\_CTRL Register ## 表 6-8. RESET\_CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | RESERVED | W | 0h | | | 4 | RST_MOD | W | Oh | WRITE CLEAR BIT Reset Modules This bit resets the interpolation filter and the DAC modules. Since the DSP is also reset, the coefficient RAM content will also be cleared by the DSP. This bit is auto cleared and can be set only in Hi-Z mode. 0: Normal 1: Reset modules | | 3-1 | RESERVED | W | 0h | | | 0 | RST_REG | W | Oh | WRITE CLEAR BIT Reset Registers This bit resets the mode registers back to their initial values. The RAM content is not cleared. This bit is auto cleared and must be set only when the DAC is in Hi-Z mode (resetting registers when the DAC is running is prohibited and not supported). 0: Normal 1: Reset mode registers | *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated # 6.5.1.2 DEVICE\_CTRL1 Register (Offset = 2h) [Reset = 00h] DEVICE\_CTRL1 is shown in 図 6-19 and described in 表 6-9. Return to the Summary Table. Device control 1 # 図 6-19. DEVICE\_CTRL1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------|---|--------|----------|-----------|-------|--------| | RESERVED | FSW_SEL | | | RESERVED | PBTL_MODE | MODUI | LATION | | R/W-0h | R/W-0h | | R/W-0h | R/W-0h | R/W | /-0h | | ## 表 6-9. DEVICE\_CTRL1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R/W | 0h | | | 6-4 | FSW_SEL | R/W | 0h | Select PWM switching frequency(Fsw) 3'b 000:384kHz 3'b 010:480kHz 3'b 011:576kHz 3'b 100:768kHz 3'b 101:1.024MHz Others reserved | | 3 | RESERVED | R/W | 0h | | | 2 | PBTL_MODE | R/W | 0h | 0: Set device to BTL mode 1:Set device to PBTL mode | | 1-0 | MODULATION | R/W | 0h | 00:BD mode 01:1SPW mode 10:Hybrid mode 11: Reserved | 49 # 6.5.1.3 DEVICE\_CTRL2 Register (Offset = 3h) [Reset = 10h] DEVICE\_CTRL2 is shown in 図 6-20 and described in 表 6-10. Return to the Summary Table. Device control 2 # 図 6-20. DEVICE\_CTRL2 Register ## 表 6-10. DEVICE\_CTRL2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | RESERVED | R/W | 0h | | | 4 | DSP_RST | R/W | 1h | DSP reset When the bit is made 0, DSP will start powering up and send out data. This needs to be made 0 only after all the input clocks are settled so that DMA channels do not go out of sync. 0: Normal operation 1: Reset the DSP | | 3 | CH1_MUTE | R/W | 0h | Mute Channel 1 This bit issues soft mute request for the ch1. The volume will be smoothly ramped down/up to avoid pop/click noise. 0: Normal volume 1: Mute | | 2 | CH2_MUTE | R/W | 0h | Mute Channel 2 This bit issues soft mute request for the ch2. The volume will be smoothly ramped down/up to avoid pop/click noise. 0: Normal volume 1: Mute | | 1-0 | STATE_CTL | R/W | 0h | Device state control register 00: Deep Sleep 01: Sleep 10: Hi-Z 11: PLAY | Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TAS5827 # 6.5.1.4 PVDD\_UV\_CONTROL Register (Offset = 4h) [Reset = 00h] PVDD\_UV\_CONTROL is shown in 図 6-21 and described in 表 6-11. Return to the Summary Table. **PVDD UV Control** ## 図 6-21. PVDD\_UV\_CONTROL Register ### 表 6-11. PVDD\_UV\_CONTROL Register Field Descriptions | | 2 · · · · · · · · · · · · · · · · · · · | | | | | | | |-----|-----------------------------------------|------|-------|----------------------------------------------------------------------------------------------------|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | 7-4 | RESERVED | R/W | 0h | | | | | | 3 | UV_SEQ | R/W | 0h | 0: Disable when have PVDD UV, device jump to Hi-Z 1: Enable when have PVDD UV, device jump to Hi-Z | | | | | 2-1 | UV_AVG | R/W | Oh | 00: cycle by cycle, no average 01: 16 samples 10: 32 samples 11: 64 samples | | | | | 0 | UV_BYP | R/W | 0h | 0: Disable PVDD drop function 1: Enable PVDD drop function | | | | 51 # 6.5.1.5 I2C\_PAGE\_AUTO\_INC Register (Offset = Fh) [Reset = 00h] I2C\_PAGE\_AUTO\_INC is shown in 図 6-22 and described in 表 6-12. Return to the Summary Table. I2C DSP memory access page auto increment ## 図 6-22. I2C\_PAGE\_AUTO\_INC Register ## 表 6-12. I2C\_PAGE\_AUTO\_INC Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | RESERVED | R/W | 0h | | | 3 | PAGE_INC | R/W | Oh | Page auto increment disable Disable page auto increment mode. for non-zero books. When end of page is reached it goes back to 8th address location of next page when this bit is 0. When this bit is 1 it goes to 0 th location of current page itself like in older part. 0: Enable Page auto increment 1: Disable Page auto increment | | 2-0 | RESERVED | R/W | 0h | | 性) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TAS5827* # 6.5.1.6 SIG\_CH\_CTRL Register (Offset = 28h) [Reset = 00h] SIG\_CH\_CTRL is shown in 🗵 6-23 and described in 表 6-13. Return to the Summary Table. Signal chain control ## 図 6-23. SIG\_CH\_CTRL Register ## 表 6-13. SIG\_CH\_CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | BCLK_RATIO | clocks in one audio frame. 4'b0000: Auto detection 4'b0011:32FS 4'b0101:64FS 4'b0111:128FS 4'b1001:256FS 4'b1011:512FS Others reserved. | | 4'b0000: Auto detection<br>4'b0011:32FS<br>4'b0101:64FS<br>4'b0111:128FS<br>4'b1001:256FS<br>4'b1011:512FS | | 3-0 | FS_MODE | R/W | Oh | FS Speed Mode These bits select the FS operation mode, which must be set according to the current audio sampling rate. 4'b0000 Auto detection 4'b0010 8kHz 4'b0100 16kHz 4'b0110 32kHz 4'b1000 44.1kHz 4'b1001 48kHz 4'b1011 88.2kHz 4'b1011 96kHz 4'b1101 176.4kHz 4'b1101 192kHz Others Reserved | 53 # 6.5.1.7 CLOCK\_DET\_CTRL Register (Offset = 29h) [Reset = 00h] CLOCK\_DET\_CTRL is shown in 図 6-24 and described in 表 6-14. Return to the Summary Table. Clock detection control ## 図 6-24. CLOCK\_DET\_CTRL Register | | | | | _ | | | | |----------|---------|------------|--------|----------|------------------|----------|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RESERVED | DET_PLL | BCLK_RANGE | DET_FS | DET_BCLK | DET_BCLKMIS<br>S | RESERVED | | | R/W-0h | # 表 6-14. CLOCK\_DET\_CTRL Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|--------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R/W | 0h | | | 6 | DET_PLL | R/W | Oh | Ignore PLL overate Detection This bit controls whether to ignore the PLL overrate detection. The PLL must be slow than 150MHz or an error will be reported. When ignored, a PLL overrate error will not cause a clock error. 0: Regard PLL overrate detection 1: Ignore PLL overrate detection | | 5 | BCLK_RANGE | R/W | Oh | Ignore BCLK Range Detection This bit controls whether to ignore the BCLK range detection. The BCLK must be stable between 256kHz and 50MHz or an error will be reported. When ignored, a BCLK range error will not cause a clock error. 0: Regard BCLK Range detection 1: Ignore BCLK Range detection | | 4 | DET_FS | R/W | Oh | Ignore FS Error Detection This bit controls whether to ignore the FS Error detection. When ignored, FS error will not cause a clock error. But CLKDET_STATUS will report fs error. 0: Regard FS detection 1: Ignore FS detection | | 3 | DET_BCLK | R/W | Oh | Ignore BCLK Detection This bit controls whether to ignore the BCLK detection against LRCLK. The BCLK must be stable between 32FS and 512FS inclusive or an error will be reported. When ignored, a BCLK error will not cause a clock error. 0: Regard BCLK detection 1: Ignore BCLK detection | | 2 | DET_BCLKMISS | R/W | 0h | Ignore BCLK Missing Detection This bit controls whether to ignore the BCLK missing detection. When ignored an BCLK missing will not cause a clock error. 0: Regard BCLK missing detection 1: Ignore BCLK missing detection | | 1-0 | RESERVED | R/W | 0h | | *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated # 6.5.1.8 SDOUT\_SEL Register (Offset = 30h) [Reset = 00h] SDOUT\_SEL is shown in 図 6-25 and described in 表 6-15. Return to the Summary Table. SDOUT selection ## 図 6-25. SDOUT\_SEL Register ## 表 6-15. SDOUT\_SEL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-1 | RESERVED | R/W 0h | | | | 0 | SDOUT_SEL | R/W | 0h | SDOUT Select This bit selects what is being output as SDOUT via GPIO pins. 0: SDOUT is the DSP output (post-processing) 1: SDOUT is the DSP input (pre-processing) | 55 # 6.5.1.9 I2S\_CTRL Register (Offset = 31h) [Reset = 00h] I2S\_CTRL is shown in $ext{ } ext{ ext{$ Return to the Summary Table. I2S control 0 ## 図 6-26. I2S\_CTRL Register ## 表 6-16. I2S\_CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R/W | 0h | | | 5 | BCLK_INV | | | BCLK Polarity This bit sets the inverted BCLK mode. In inverted BCLK mode, the DAC assumes that the LRCLK and DIN edges are aligned to the rising edge of the BCLK. Normally they are assumed to be aligned to the falling edge of the BCLK. 0: Normal BCLK mode 1: Inverted BCLK mode | | 4-0 | RESERVED | R/W | 0h | | *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated # 6.5.1.10 SAP\_CTRL1 Register (Offset = 33h) [Reset = 02h] SAP\_CTRL1 is shown in 図 6-27 and described in 表 6-17. Return to the Summary Table. I2S control 1 # 図 6-27. SAP\_CTRL1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|----------|----------|--------|--------|--------|--------------|---| | I2SSHIFT_MSB | RESERVED | DATA_FMT | | LRCLK_ | _PULSE | FRAME_LENGTH | | | R/W-0h | R/W-0h | R/W | R/W-0h | | V-0h | R/W-2h | | ## 表 6-17. SAP\_CTRL1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | |-----|--------------|--------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7 | I2SSHIFT_MSB | R/W | 0h | I2S Shift MSB. Combine with the 8 bits in low register 34h. | | | | 6 | RESERVED | R/W | 0h | | | | | 5-4 | DATA_FMT | R/W | Oh | I2S Data Format These bits control both input and output audio interface formats for DAC operation. 00: I2S 01: DSP/TDM 10: RTJ 11: LTJ | | | | 3-2 | LRCLK_PULSE | LRCLK_PULSE R/W 0h | | If the LRCLK pulse is shorter than 8 x BCLK, set bit 0-1 to '01' Otherwise, keep these bits as default value '00' 00: High width of LRCLK pulse is equal or greater than 8 cycles of BCLK 01: High width of LRCLK pulse is less than 8 cycles of BCLK | | | | 1-0 | FRAME_LENGTH | R/W | 2h | I2S Word Length These bits control both input and output audio interface sample word lengths for DAC operation. 00: 16 bits 01: 20 bits 10: 24 bits 11: 32 bits | | | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 6.5.1.11 SAP\_CTRL2 Register (Offset = 34h) [Reset = 00h] SAP\_CTRL2 is shown in $\boxtimes$ 6-28 and described in $\textcircled{\pm}$ 6-18. Return to the Summary Table. I2S control 2 # 図 6-28. SAP\_CTRL2 Register ## 表 6-18. SAP\_CTRL2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | I2SSHIFT_LSB | R/W | Oh | I2S Shift LSB These bits control the offset of audio data in the audio frame for both input and output. The offset is defined as the number of BCLK from the starting (MSB) of audio frame to the starting of the desired audio sample. 8'b00000000: offset = 0 BCLK (no offset) 8'b00000001: ofsset = 1 BCLK 8'b00000010: offset = 2 BCLKs 8'b111111111: offset = 512 BCLKs | *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated # 6.5.1.12 SAP\_CTRL3 Register (Offset = 35h) [Reset = 11h] SAP\_CTRL3 is shown in 図 6-29 and described in 表 6-19. Return to the Summary Table. I2S control 3 # 図 6-29. SAP\_CTRL3 Register ## 表 6-19. SAP\_CTRL3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------------------------------------------------------------------------------------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R/W | 0h | | | 5-4 | CH1_DAC | R/W | 1h | Channel 1 DAC Data Path These bits control the channel 1 audio data path connection. 00: Zero data (mute) 01: Ch1 data 10: Ch2 data 11: Reserved (do not set) | | 3-2 | RESERVED | R/W | 0h | | | 1-0 | CH2_DAC R/W 1h Channel 2 DAC Da data path connection 00: Zero data (muto 01: Ch2 data 10: Ch1 data 10: Ch1 data 10: Ch1 data | | | | 59 # 6.5.1.13 FS\_MON Register (Offset = 37h) [Reset = 00h] FS\_MON is shown in 図 6-30 and described in 表 6-20. Return to the Summary Table. FS monitor ## 図 6-30. FS\_MON Register ## 表 6-20. FS\_MON Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R | 0h | | | 5-4 | BCLKRATIO_MSB | R | Oh | 2 MSB of detected BCLK ratio. These bits indicate the currently detected BCLK ratio, the number of BCLK clocks in one audio frame. Combine with the 8 bits in low register 38h. BCLK = 32 FS~512 FS | | 3-0 | FS_MON | R | 0h | These bits indicate the currently detected audio sampling rate. 4'b0000 FS Error 4'b0010 8kHz 4'b0100 16kHz 4'b0110 32kHz 4'b1000 Reserved 4'b1001 48kHz 4'b1011 96kHz 4'b1011 192kHz Others Reserved | Product Folder Links: TAS5827 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated # 6.5.1.14 BCLK\_MON Register (Offset = 38h) [Reset = 00h] BCLK\_MON is shown in 図 6-31 and described in 表 6-21. Return to the Summary Table. **BCLK** monitor ## 図 6-31. BCLK\_MON Register ## 表 6-21. BCLK\_MON Register Field Descriptions | Bit | Field | Туре | Reset | Description | | |-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------|--| | 7-0 | BCLKRATIO_LSB | R | | These bits indicate the currently detected BCLK ratio, the number of BCLK clocks in one audio frame. BCLK = 32 FS~512 FS | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 6.5.1.15 CLKDET\_STATUS Register (Offset = 39h) [Reset = 00h] CLKDET\_STATUS is shown in 図 6-32 and described in 表 6-22. Return to the Summary Table. Clock detection status # 図 6-32. CLKDET\_STATUS Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----|-------------------|------------------|------------|------------------|------------|----------| | RESERVED | | BCLK_OVERR<br>ATE | PLL_OVERRAT<br>E | PLL_LOCKED | BCLK_MISSIN<br>G | BCLK_VALID | FS_VALID | | R- | 0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | ## 表 6-22. CLKDET\_STATUS Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R | 0h | | | 5 | BCLK_OVERRATE | R | 0h | This bit indicates whether the BCLK is overrate or underrate. 0: BCLK is underrate 1: BCLK is overrate | | 4 | PLL_OVERRATE | R | 0h | This bit indicates whether the PLL is overrate or not. 0: PLL is underrate 1: PLL is overrate | | 3 | PLL_LOCKED | R | Oh | This bit indicates whether the PLL is locked or not. The PLL will be reported as unlocked when it is disabled. 0: PLL is locked 1: PLL is not locked | | 2 | BCLK_MISSING | R | 0h | This bit indicates whether the BCLK is missing or not. 0: BCLK is normal 1: BCLK is missing | | 1 | BCLK_VALID | R | Oh | This bit indicates whether the BCLK is valid or not. The BCLK ratio must be stable and in the range of 32-512FS to be valid. 0: BCLK is valid 1: BCLK is not valid | | 0 | FS_VALID | R | 0h | In auto detection mode(reg_fsmode=0),this bit indicated whether the audio sampling rate is valid. In non auto detection mode(reg_fsmode!=0), FS error indicates that configured sampling frequency set by LRCLK(FS) is different with detected sampling frequency. Even if FS Error Detection Ignore is set, this flag will be also asserted. 0: Sampling rate is valid 1: Not valid | *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated # 6.5.1.16 DSP\_PGM\_MODE Register (Offset = 40h) [Reset = 01h] DSP\_PGM\_MODE is shown in $ext{ <math> ext{ } ex$ Return to the Summary Table. DSP program mode ## 図 6-33. DSP\_PGM\_MODE Register | | | | _ | | | | | |----------|---|---|--------|---------|---------|----------|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RESERVED | | | | CH1_HIZ | CH2_HIZ | DSP_MODE | | | R/W-0h | | | R/W-0h | R/W-0h | R/W- | -1h | | ## 表 6-23. DSP\_PGM\_MODE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------| | 7-4 | RESERVED | R/W | 0h | | | 3 | CH1_HIZ | R/W | 0h | 1: Force CH1 to Hi-Z mode 0: Normal operation | | 2 | CH2_HIZ | R/W | 0h | 1: Force CH2 to Hi-Z mode 0: Normal operation | | 1-0 | DSP_MODE | R/W | 1h | DSP Program Selection These bits select the DSP program to use for audio processing. 00: RAM mode 01: ROM mode Others reserved. | 63 # 6.5.1.17 DSP\_CTRL Register (Offset = 46h) [Reset = 01h] DSP\_CTRL is shown in 図 6-34 and described in 表 6-24. Return to the Summary Table. DSP control ## 図 6-34. DSP\_CTRL Register ## 表 6-24. DSP\_CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | RESERVED | R/W | 0h | | | 4-3 | PROC_RATE | R/W | 0h | <b>00:input</b><br>01:48kHz<br>10:96kHz<br>11:192kHz | | 2 | RESERVED | R/W | 0h | | | 1 | IRAM_BOOT | R/W | 0h | DSP boots from IRAM When set DSP will boot from IRAM instead of IROM 0: Boot DSP from IROM 1: Boot DSP from IRAM | | 0 | DEF_COEF | R/W | 1h | Use default coefficients from ZROM This bit controls whether to use default coefficients from ZROM or use the non-default coefficients downloaded to device by the Host 0 : Don't use default coefficients from ZROM 1 : Use default coefficents from ZROM | Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TAS5827 English Data Sheet: SLASF99 # 6.5.1.18 DIG\_VOL\_LEFT Register (Offset = 4Ch) [Reset = 30h] DIG\_VOL\_LEFT is shown in 図 6-35 and described in 表 6-25. Return to the Summary Table. Left digital volume ## 図 6-35. DIG\_VOL\_LEFT Register ## 表 6-25. DIG\_VOL\_LEFT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | CH1_PGA | R/W | 30h | Channel 1 Volume These bits control the ch1 digital volume. The digital volume is 24 dB to -103 dB in -0.5 dB step. 8'b00000000: +24.0 dB 8'b00000001: +23.5 dB 8'b00101111: +0.5 dB 8'b00110000: 0.0 dB 8'b00110001: -0.5 dB 8'b111111110: -103 dB 8'b111111111: Mute | 65 # 6.5.1.19 DIG\_VOL\_RIGHT Register (Offset = 4Dh) [Reset = 30h] DIG\_VOL\_RIGHT is shown in 図 6-36 and described in 表 6-26. Return to the Summary Table. Right digital volume ## 図 6-36. DIG\_VOL\_RIGHT Register ## 表 6-26. DIG\_VOL\_RIGHT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | CH2_PGA | R/W | 30h | Channel 2 Volume These bits control the ch2 digital volume. The digital volume is 24 dB to -103 dB in -0.5 dB step. 8'b00000000: +24.0 dB 8'b00000001: +23.5 dB 8'b00110111: +0.5 dB 8'b00110000: 0.0 dB 8'b00110001: -0.5 dB 8'b111111110: -103 dB 8'b111111111: Mute | Product Folder Links: TAS5827 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated # 6.5.1.20 DIG\_VOL\_CTRL2 Register (Offset = 4Eh) [Reset = 33h] DIG\_VOL\_CTRL2 is shown in 図 6-37 and described in 表 6-27. Return to the Summary Table. Digital volume control 2 # 図 6-37. DIG\_VOL\_CTRL2 Register ## 表 6-27. DIG\_VOL\_CTRL2 Register Field Descriptions | | & 0-21. DIG_VOL_CTRL2 Register Field Descriptions | | | | | | | |-----|---------------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | 7-6 | VNUS | R/W | Oh | Digital Volume Normal Ramp Down Frequency These bits control the frequency of the digital volume updates when the volume is ramping down 00: Update every 1 FS period 01: Update every 2 FS periods 10: Update every 4 FS periods 11: Directly set the volume to zero (Instant mute) | | | | | 5-4 | VNUF | R/W | 3h | Digital Volume Normal Ramp Down Step These bits control the step of the digital volume updates when the volume is ramping down 00: Decrement by 4 dB for each update 01: Decrement by 2 dB for each update 10: Decrement by 1 dB for each update 11: Decrement by 0.5 dB for each update | | | | | 3-2 | VNDS | R/W | Oh | Digital Volume Normal Ramp Up Frequency These bits control the frequency of the digital volume updates when the volume is ramping up 00: Update every 1 FS period 01: Update every 2 FS periods 10: Update every 4 FS periods 11: Directly restore the volume (Instant unmute) | | | | | 1-0 | VNDF | R/W | 3h | Digital Volume Normal Ramp Up Step These bits control the step of the digital volume updates when the volume is ramping up 00: Increment by 4 dB for each update 01: Increment by 2 dB for each update 10: Increment by 1 dB for each update 11: Increment by 0.5 dB for each update | | | | 67 English Data Sheet: SLASF99 # 6.5.1.21 DIG\_VOL\_CTRL3 Register (Offset = 4Fh) [Reset = 30h] DIG\_VOL\_CTRL3 is shown in 図 6-38 and described in 表 6-28. Return to the Summary Table. Digital volume control 3 # 図 6-38. DIG\_VOL\_CTRL3 Register ## 表 6-28. DIG\_VOL\_CTRL3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | VEDS | R/W | Oh | Digital Volume Emergency Ramp Down Frequency These bits control the frequency of the digital volume updates when the volume is ramping down due to clock error or power outage, which usually needs faster ramp down compared to normal soft mute 00: Update every 1 FS period 01: Update every 2 FS periods 10: Update every 4 FS periods 11: Directly set the volume to zero (Instant mute) | | 5-4 | VEDF | R/W | 3h | Digital Volume Emergency Ramp Down Step These bits control the step of the digital volume updates when the volume is ramping down due to clock error or power outage, which usually needs faster ramp down compared to normal soft mute 00: Decrement by 4 dB for each update 01: Decrement by 2 dB for each update 10: Decrement by 1 dB for each update 11: Decrement by 0.5 dB for each update | | 3-0 | RESERVED | R/W | 0h | | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 20 English Data Sheet: SLASF99 # 6.5.1.22 AUTO\_MUTE\_CTRL Register (Offset = 50h) [Reset = 07h] AUTO\_MUTE\_CTRL is shown in 図 6-39 and described in 表 6-29. Return to the Summary Table. Auto mute control ## 図 6-39. AUTO\_MUTE\_CTRL Register ## 表 6-29. AUTO\_MUTE\_CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------| | 7-3 | RESERVED | R/W | 0h | | | 2 | AM_CTL | R/W | 1h | 0: Auto mute ch1 and ch2 independently 1: Auto mute ch1 and ch2 only when both channels are about to be auto muted | | 1 | AMUTE_CH2 | R/W | 1h | Auto Mute Channel 2 This bit enables or disables auto mute on Channel 2 0: Disable Channel 2 auto mute 1: Enable Channel 2 auto mute | | 0 | AMUTE_CH1 | R/W | 1h | Auto Mute Channel 1 This bit enables or disables auto mute on Channel 1 0: Disable Channel 1 auto mute 1: Enable Channel 1 auto mute | 69 # 6.5.1.23 AUTO\_MUTE\_TIME Register (Offset = 51h) [Reset = 00h] AUTO\_MUTE\_TIME is shown in 図 6-40 and described in 表 6-30. Return to the Summary Table. Auto mute time ## 図 6-40. AUTO\_MUTE\_TIME Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------|---|--------|----------|---------|---|---| | RESERVED | CH1_AMT | | | RESERVED | CH2_AMT | | | | R/W-0h | R/W-0h | | R/W-0h | | R/W-0h | | | ## 表 6-30. AUTO\_MUTE\_TIME Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R/W | 0h | | | 6-4 | CH1_AMT | R/W | Oh | Auto Mute Time for Channel 1 These bits specify the length of consecutive zero samples at ch1 before the channel can be auto muted. The times shown are for 96 kHz sampling rate and will scale with other rates. 000: 11.5 ms 001: 53 ms 010: 106.5 ms 011: 266.5 ms 100: 0.535 sec 101: 1.065 sec 110: 2.665 sec 111: 5.33 sec | | 3 | RESERVED | R/W | 0h | | | 2-0 | CH2_AMT | R/W | Oh | Auto Mute Time for Channel 2 These bits specify the length of consecutive zero samples at ch2 before the channel can be auto muted. The times shown are for 96 kHz sampling rate and will scale with other rates. 000: 11.5 ms 001: 53 ms 010: 106.5 ms 100: 0.535 sec 101: 1.065 sec 110: 2.665 sec 111: 5.33 sec | 合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TAS5827* # 6.5.1.24 ANA\_CTRL Register (Offset = 53h) [Reset = 00h] ANA\_CTRL is shown in 図 6-41 and described in 表 6-31. Return to the Summary Table. Analog control ## 図 6-41. ANA\_CTRL Register ## 表 6-31. ANA\_CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R/W | 0h | | | 6-5 | BW_CTL | R/W | Oh | Class D Loop Bandwidth 00: 100kHz 01: 80kHz 10: 120kHz 11: 175kHz When Fsw=384kHz, 100kHz bandwidth is selected for high audio performance. With Fsw=768kHz, 175kHz bandwidth should be selected for high audio performance. | | 4-1 | RESERVED | R/W | 0h | | | 0 | PHASE_CTL | R/W | 0h | 0: Out of phase 1: In phase | 71 # 6.5.1.25 AGAIN Register (Offset = 54h) [Reset = 00h] AGAIN is shown in 図 6-42 and described in 表 6-32. Return to the Summary Table. Analog gain ## 図 6-42. AGAIN Register ## 表 6-32. AGAIN Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------------------------------------------------------------------------------------------| | 7-5 | RESERVED | R/W | 0h | | | 4-0 | AGAIN | R/W | 0h | Analog Gain Control This bit controls the analog gain 00000: 0 dB 00001:-0.5 dB 11111: -15.5 dB | *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated # 6.5.1.26 ADC\_RPT Register (Offset = 5Eh) [Reset = 00h] ADC\_RPT is shown in 図 6-43 and described in 表 6-33. Return to the Summary Table. ADC(PVDD voltage) report # 図 6-43. ADC\_RPT Register ## 表 6-33. ADC\_RPT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------| | 7-0 | PVDD_RPT | R | | PVDD ADC reading. Each LSB means 0.12V For PVDD = 12V, the AD data = 8'b 01100100 For PVDD = 24V, the AD data = 8'b 11001000 | 73 # 6.5.1.27 GPIO\_CTRL Register (Offset = 60h) [Reset = 00h] GPIO\_CTRL is shown in 図 6-44 and described in 表 6-34. Return to the Summary Table. GPIO control # 図 6-44. GPIO\_CTRL Register ## 表 6-34. GPIO\_CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | | |-----|----------|------|-------|---------------------------------------------------------------------------------------------------------|--|--|--| | 7-3 | RESERVED | R/W | 0h | | | | | | 2 | GPIO2OE | R/W | Oh | GPIO2 Output Enable This bit sets the direction of the GPIO2 pin 0: GPIO2 is input 1: GPIO2 is output | | | | | 1 | GPIO10E | R/W | Oh | GPIO1 Output Enable This bit sets the direction of the GPIO1 pin 0: GPIO1 is input 1: GPIO1 is output | | | | | 0 | GPI000E | R/W | Oh | GPIO0 Output Enable This bit sets the direction of the GPIO0 pin 0: GPIO0 is input 1: GPIO0 is output | | | | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 English Data Sheet: SLASF99 # 6.5.1.28 GPIO0\_SEL Register (Offset = 61h) [Reset = 00h] GPIO0\_SEL is shown in $ext{ ext{ ext{ ext{ ext{G}}} 6-45}}$ and described in 表 6-35. Return to the Summary Table. GPIO0 output selection # 図 6-45. GPIO0\_SEL Register ## 表 6-35. GPIO0\_SEL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | RESERVED | R/W | 0h | | | 3-0 | GPIO0SEL | R/W | 0h | 4'b0000: off (low) 4'b1000: GPIO0 as WARNZ output 4'b1011: GPIO0 as FAULTZ output 4'b1100: GPIO0 as PVDD_DROP_DETECTION 4'b1101: GPIO0 as Serial audio interface data output (SDOUT) 4'b1110: GPIO0 as RAMP clk Others reserved | 75 # 6.5.1.29 GPIO1\_SEL Register (Offset = 62h) [Reset = 00h] Return to the Summary Table. GPIO1 output selection # 図 6-46. GPIO1\_SEL Register ## 表 6-36. GPIO1\_SEL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | RESERVED | R/W | 0h | | | 3-0 | GPIO1SEL | R/W | Oh | 0000: off (low) 1000: GPIO1 as WARNZ output 1011: GPIO1 as FAULTZ output 1100: GPIO1 as PVDD_UV_DETECTION 1101: GPIO1 as Serial audio interface data output (SDOUT) 1110: GPIO1 as RAMP clk Others reserved | Product Folder Links: TAS5827 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated # 6.5.1.30 GPIO2\_SEL Register (Offset = 63h) [Reset = 00h] GPIO2\_SEL is shown in 図 6-47 and described in 表 6-37. Return to the Summary Table. GPIO2 output selection # 図 6-47. GPIO2\_SEL Register ## 表 6-37. GPIO2\_SEL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | RESERVED | R/W | 0h | | | 3-0 | GPIO2_SEL | R/W | Oh | 4'b0000: off (low) 4'b1000: GPIO2 as WARNZ output 4'b1011: GPIO2 as FAULTZ output 4'b1100: GPIO2 as PVDD_DROP_DETECTION 4'b1101: GPIO2 as Serial audio interface data output (SDOUT) 4'b1110: GPIO2 as RAMP clk 4'b1111: Reserved | 77 # 6.5.1.31 GPIO\_INPUT\_SEL Register (Offset = 64h) [Reset = 00h] GPIO\_INPUT\_SEL is shown in $ext{ } ext{ }$ Return to the Summary Table. **GPIO** input selection # 図 6-48. GPIO\_INPUT\_SEL Register ## 表 6-38. GPIO\_INPUT\_SEL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|------------------------------------------------| | 7-6 | RESERVED | R/W | 0h | | | 5-4 | GPIOSYNC_SEL | R/W | 0h | 00: N/A<br>01: GPIO0<br>10: GPIO1<br>11: GPIO2 | | 3-2 | GPIORST_SEL | R/W | 0h | 00: N/A<br>01: GPIO0<br>10: GPIO1<br>11: GPIO2 | | 1-0 | GPIOM_SEL | R/W | 0h | 00: N/A<br>01: GPI00<br>10: GPI01<br>11: GPI02 | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SLASF99 # 6.5.1.32 MISC\_CTRL1 Register (Offset = 65h) [Reset = 00h] MISC\_CTRL1 is shown in 図 6-49 and described in 表 6-39. Return to the Summary Table. misc control 1 # 図 6-49. MISC\_CTRL1 Register ## 表 6-39. MISC\_CTRL1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|--------------------------------| | 7-3 | RESERVED | R/W | 0h | | | 2-0 | GPIO_OUTPUT | R/W | 0h | Writing 3 bits for GPIO output | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 79 # 6.5.1.33 MISC\_CTRL2 Register (Offset = 66h) [Reset = 00h] MISC\_CTRL2 is shown in ■ 6-50 and described in æ 6-40. Return to the Summary Table. misc control 2 # 図 6-50. MISC\_CTRL2 Register ## 表 6-40. MISC\_CTRL2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|----------------------------------------------------------------------------------------------------------| | 7-3 | RESERVED | R/W | 0h | | | 2-0 | GPIO_INV | R/W | 0h | Enable GPIO output invert by setting this bit to '1' Default disable the invert function of GPIO output. | Product Folder Links: TAS5827 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated # 6.5.1.34 DIE\_ID Register (Offset = 67h) [Reset = A9h] DIE\_ID is shown in 図 6-51 and described in 表 6-41. Return to the Summary Table. DIE ID ## 図 6-51. DIE\_ID Register # 表 6-41. DIE\_ID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------|------|-------|---------------------| | 7-0 | DIE_ID | R | A9h | Die ID for TAS5827. | 81 # 6.5.1.35 POWER\_STATE Register (Offset = 68h) [Reset = 00h] POWER\_STATE is shown in 図 6-52 and described in 表 6-42. Return to the Summary Table. **Power State** # 図 6-52. POWER\_STATE Register ## 表 6-42. POWER\_STATE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|-------------------------------------------------------------| | 7-2 | RESERVED | R | 0h | | | 1-0 | STATE_RPT | R | 0h | 00: Deep sleep 01: Sleep 10: Hi-Z 11: Play others: reserved | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 6.5.1.36 AUTOMUTE\_STATE Register (Offset = 69h) [Reset = 00h] AUTOMUTE\_STATE is shown in 図 6-53 and described in 表 6-43. Return to the Summary Table. Auto mute state ## 図 6-53. AUTOMUTE\_STATE Register ## 表 6-43. AUTOMUTE\_STATE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|------------------------------------------------------------------------------------------| | 7-2 | RESERVED | R | 0h | | | 1 | CH2MUTE_STATUS | R | 0h | This bit indicates the auto mute status for Channel 2. 0: Not auto muted 1: Auto muted | | 0 | CH1MUTE_STATUS | R | 0h | This bit indicates the auto mute status for Channel 1. 0: Not auto muted 1: Auto muted | 83 # 6.5.1.37 RAMP\_PHASE\_CTRL Register (Offset = 6Ah) [Reset = 00h] RAMP\_PHASE\_CTRL is shown in 図 6-54 and described in 表 6-44. Return to the Summary Table. Switching clock phase control # 図 6-54. RAMP\_PHASE\_CTRL Register # 表 6-44. RAMP\_PHASE\_CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | RESERVED | R/W | 0h | | | 3-2 | RAMPPHASE_SEL | R/W | Oh | Select ramp clock phase when multi devices are integrated in one system to reduce EMI and peak supply peak current, it is recomended set all devices the same RAMP frequency and same spread spectrum. it must be set before driving device into PLAY mode if this feature is needed. 00: 0 degree 01: 45 degree 10: 90 degree 11: 135 degree all of above have a 45 degree of phase shift | | 1 | RAMPSYNC_SEL | R/W | 0h | Ramp phase sync source 0: GPIO sync 1: Internal sync | | 0 | RAMPSYNC_EN | R/W | 0h | 1: Enable ramp phase sync 0: Disable ramp phase sync | *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated # 6.5.1.38 RAMP\_SS\_CTRL0 Register (Offset = 6Bh) [Reset = 00h] RAMP\_SS\_CTRL0 is shown in $ext{ } ext{ }$ Return to the Summary Table. Spread spectrum control 0 ## 図 6-55. RAMP\_SS\_CTRL0 Register ## 表 6-45. RAMP\_SS\_CTRL0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|----------------------------------------------| | 7-2 | RESERVED | R/W | 0h | | | 1 | RDM_EN | R/W | 0h | 1: Random SS enable 0: Random SS disable | | 0 | TRI_EN | R/W | 0h | 1: Triangle SS enable 0: Triangle SS disable | 85 # 6.5.1.39 RAMP\_SS\_CTRL1 Register (Offset = 6Ch) [Reset = 00h] RAMP\_SS\_CTRL1 is shown in 図 6-56 and described in 表 6-46. Return to the Summary Table. Spread spectrum control 1 # 図 6-56. RAMP\_SS\_CTRL1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|---------|---|---|------|------|---| | RESERVED | | RDM_CTL | | | TRI_ | CTL | | | R/W-0h | | R/W-0h | | | R/W | /-0h | | ## 表 6-46. RAMP\_SS\_CTRL1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R/W | 0h | | | 6-4 | RDM_CTL | R/W | Oh | Random SS range control For Fsw of 384kHz 3'b000: SS range +/- 0.62% 3'b010: SS range +/- 1.88% 3'b011: SS range +/- 4.38% 3'b100: SS range +/- 9.38% 3'b101: SS range +/- 19.38% Others: reserved For Fsw of 576kHz 3'b000: SS range +/- 0.95% 3'b010: SS range +/- 2.86% 3'b011: SS range +/- 6.67% 3'b100: SS range +/- 14.29% 3'b101: SS range +/- 29.52% Others: reserved | | 3-0 | TRI_CTL | R/W | Oh | Triangle SS frequency and range control 4'b0000: 24kHz SS +/- 5% 4'b0001: 24kHz SS +/- 10% 4'b0010: 24kHz SS +/- 20% 4'b0011: 24kHz SS +/- 25% 4'b0100: 48kHz SS +/- 5% 4'b0101: 48kHz SS +/- 10% 4'b0110: 48kHz SS +/- 20% 4'b0111: 48kHz SS +/- 20% 4'b0110: 32kHz SS +/- 25% 4'b1000: 32kHz SS +/- 5% 4'b1001: 32kHz SS +/- 10% 4'b1011: 32kHz SS +/- 20% 4'b1011: 32kHz SS +/- 25% 4'b1101: 16kHz SS +/- 5% 4'b1101: 16kHz SS +/- 10% 4'b1111: 16kHz SS +/- 20% 4'b1111: 16kHz SS +/- 20% | *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated # 6.5.1.40 CHAN\_FAULT Register (Offset = 70h) [Reset = 00h] CHAN\_FAULT is shown in 図 6-57 and described in 表 6-47. Return to the Summary Table. Channel fault # 図 6-57. CHAN\_FAULT Register ## 表 6-47. CHAN\_FAULT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | RESERVED | R | 0h | | | 3 | CH1DC | R | 0h | Channel 1 DC fault. Once there is a DC fault, the fault is latched and this bit is set to be 1. Class D output is set to Hi-Z. Report by FAULT pin (GPIO). Clear this fault by setting bit 7 of Fault_clear Register (78h) to 1 or this bit keeps 1. | | 2 | CH2DC | R | 0h | Channel 2 DC fault. Once there is a DC fault, the fault is latched and this bit is set to be 1. Class D output is set to Hi-Z. Report by FAULT pin (GPIO). Clear this fault by setting bit 7 of Fault_clear Register (78h) to 1 or this bit keeps 1. | | 1 | CH1OC | R | 0h | Channel 1 over current fault. Once there is a OC fault, the fault is latched and this bit is set to be 1. Class D output is set to Hi-Z. Report by FAULT pin (GPIO). Clear this fault by setting bit 7 of Fault_clear Register (78h) to 1 or this bit keeps 1. | | 0 | CH2OC | R | 0h | Channel 2 over current fault. Once there is a OC fault, the fault is latched and this bit is set to be 1. Class D output is set to Hi-Z. Report by FAULT pin (GPIO). Clear this fault by setting bit 7 of Fault_clear Register (78h) to 1 or this bit keeps 1. | 87 # 6.5.1.41 GLOBAL\_FAULT1 Register (Offset = 71h) [Reset = 00h] GLOBAL\_FAULT1 is shown in 図 6-58 and described in 表 6-48. Return to the Summary Table. Global fault 1 # 図 6-58. GLOBAL\_FAULT1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------------------|----------------------|----------|---|-------------------|-----------------|-----------------| | RESERVED | BQWRTFAULT<br>_FLAG | EEPROMFAUL<br>T_FLAG | RESERVED | | CLKFAULT_FL<br>AG | PVDDOV_FLA<br>G | PVDDUV_FLA<br>G | | R-0h | R-0h | R-0h | R-0h | | R-0h | R-0h | R-0h | ## 表 6-48. GLOBAL\_FAULT1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | | |-----|------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7 | RESERVED | R | 0h | | | | | | 6 | BQWRTFAULT_FLAG | R | 0h | 0: The recent BQ is written successfully 1: The recent BQ writed failed | | | | | 5 | EEPROMFAULT_FLAG | R | 0h | 0: EEPROM boot load was done successfully 1: EEPROM boot load was done unsuccessfully | | | | | 4-3 | RESERVED | R | 0h | | | | | | 2 | CLKFAULT_FLAG | R | Oh | Clock fault. Once there is a Clock fault, the fault is latched and this bit is set to be 1. Class D output is set to Hi-Z. Report by FAULT pin (GPIO). Clock fault works with an auto-recovery mode, once the clock error removes, device automatically returns to the previous state. Clear this fault by setting bit 7 of Fault_clear Register (78h) to 1 or this bit keeps 1. | | | | | 1 | PVDDOV_FLAG | R | Oh | PVDD OV fault. Once there is a OV fault, the fault is latched and this bit is set to be 1. Class D output is set to Hi-Z. Report by FAULT pin (GPIO). OV fault works with an auto-recovery mode, once the OV error removes, device automatically returns to the previous state. Clear this fault by setting bit 7 of Fault_clear Register (78h) to 1 or this bit keeps 1. | | | | | 0 | PVDDUV_FLAG | R | Oh | PVDD UV fault. Once there is a UV fault, the fault is latched and this bit is set to be 1. Class D output is set to Hi-Z. Report by FAULT pin (GPIO). UV fault works with an auto-recovery mode, once the UV error removes, device automatically returns to the previous state. Clear this fault by setting bit 7 of Fault_clear Register (78h) to 1 or this bit keeps 1. | | | | *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated # 6.5.1.42 GLOBAL\_FAULT2 Register (Offset = 72h) [Reset = 00h] GLOBAL\_FAULT2 is shown in 図 6-59 and described in 表 6-49. Return to the Summary Table. Global fault 2 ## 図 6-59. GLOBAL\_FAULT2 Register #### 表 6-49. GLOBAL\_FAULT2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-3 | RESERVED | R | 0h | | | 2 | CH2CBC_FLAG | R | 0h | 0: No CBC fault on Channel 2 1: CBC fault triggered on Channel 2 | | 1 | CH1CBC_FLAG | R | 0h | 0: No CBC fault on Channel 1 1: CBC fault triggered on Channel 1 | | 0 | OTSD_FLAG | R | Oh | Over temperature shut down fault Once there is a OT fault, the fault is latched and this bit is set to be 1. Class D output is set to Hi-Z. Report by FAULT pin (GPIO). OV fault works with an autorecovery mode, once the OV error removes, device automatically returns to the previous state. Clear this fault by setting bit 7 of Fault_clear Register (78h) to 1 or this bit keeps 1. | 89 # 6.5.1.43 WARNING Register (Offset = 73h) [Reset = 00h] WARNING is shown in 図 6-60 and described in 表 6-50. Return to the Summary Table. Warning #### 図 6-60. WARNING Register | | | | · - | | | | | |------|------|------------------|------------------|-----------|-----------|-----------|-----------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RESE | RVED | CH1CBCW_FL<br>AG | CH2CBCW_FL<br>AG | OTW4_FLAG | OTW3_FLAG | OTW2_FLAG | OTW1_FLAG | | R- | 0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | ## 表 6-50. WARNING Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|-------------------------------------------------------------------------------------| | 7-6 | RESERVED | R | 0h | | | 5 | CH1CBCW_FLAG | R | 0h | 0: No CBC warning on Channel 1 1: CBC warning triggered on Channel 1 | | 4 | CH2CBCW_FLAG | R | 0h | 0: No CBC warning on Channel 2 1: CBC warning triggered on Channel 2 | | 3 | OTW4_FLAG | R | 0h | No temperature level 4 warning Over temperature warning level 4 is triggered | | 2 | OTW3_FLAG | R | 0h | No temperature level 3 warning Over temperature warning level 3 is triggered | | 1 | OTW2_FLAG | R | 0h | No temperature level 2 warning Over temperature warning level 2 is triggered | | 0 | OTW1_FLAG | R | 0h | O: No temperature level 1 warning Over temperature warning level 1 is triggered | *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated # 6.5.1.44 PIN\_CONTROL1 Register (Offset = 74h) [Reset = 00h] PIN\_CONTROL1 is shown in 図 6-61 and described in 表 6-51. Return to the Summary Table. Pin control 1 # 図 6-61. PIN\_CONTROL1 Register | | | | <b>—</b> | | | | | |-----------|-----------------|-----------------|-------------------|-----------------|-----------------|---------|---------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MASK_OTSD | MASK_DVDDU<br>V | MASK_DVDDO<br>V | MASK_CLKER<br>ROR | MASK_PVDDU<br>V | MASK_PVDDO<br>V | MASK_DC | MASK_OC | | R/W-0h ## 表 6-51. PIN\_CONTROL1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|-------------------------------------------------------------| | 7 | MASK_OTSD | R/W | 0h | 0: Enable OTSD fault report 1: Mask OTSD fault report | | 6 | MASK_DVDDUV | R/W | 0h | 0: Enable DVDD UV fault report 1: Mask DVDD UV report | | 5 | MASK_DVDDOV | R/W | 0h | 0: Enable DVDD OV fault report 1: Mask DVDD OV fault report | | 4 | MASK_CLKERROR | R/W | 0h | 0: Enable CLK fault report 1: Mask CLK fault report | | 3 | MASK_PVDDUV | R/W | 0h | 0: Enable UV fault report 1: Mask UV fault report | | 2 | MASK_PVDDOV | R/W | 0h | 0: Enable OV fault report 1: Mask OV fault report | | 1 | MASK_DC | R/W | 0h | 0: Enable DC fault report 1: Mask DC fault report | | 0 | MASK_OC | R/W | 0h | 0: Enable OC fault report 1: Mask OC fault report | 91 # 6.5.1.45 PIN\_CONTROL2 Register (Offset = 75h) [Reset = F8h] PIN\_CONTROL2 is shown in 図 6-62 and described in 表 6-52. Return to the Summary Table. Pin control 2 # 図 6-62. PIN\_CONTROL2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------------|---------------------|----------------------|------------------|-----------------|----------|------------------|-------------------| | CBCFAULTLAT<br>CH_EN | CBCWARNLAT<br>CH_EN | CLKFAULTLAT<br>CH_EN | OTSDLATCH_E<br>N | OTWLATCH_E<br>N | MASK_OTW | MASK_CBCWA<br>RN | MASK_CBCFA<br>ULT | | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-1h | R/W-0h | R/W-0h | R/W-0h | ## 表 6-52. PIN\_CONTROL2 Register Field Descriptions | Bit | Field | Type | Reset | Description | | | | |-----|------------------|------|-------|-----------------------------------------------------------|--|--|--| | 7 | CBCFAULTLATCH_EN | R/W | 1h | 0: Disable CBC fault latch 1: Enable CBC fault latch | | | | | 6 | CBCWARNLATCH_EN | R/W | 1h | : Disable CBC warning latch<br>: Enable CBC warning latch | | | | | 5 | CLKFAULTLATCH_EN | R/W | 1h | 0: Disable CLK fault latch 1: Enable CLK fault latch | | | | | 4 | OTSDLATCH_EN | R/W | 1h | 0: Disable OTSD fault latch 1: Enable OTSD fault latch | | | | | 3 | OTWLATCH_EN | R/W | 1h | 0: Disable OTW warning latch 1: Enable OTW warning latch | | | | | 2 | MASK_OTW | R/W | 0h | 0: Enable OTW warning report 1: Mask OTW warning report | | | | | 1 | MASK_CBCWARN | R/W | 0h | 0: Enable CBC warning report 1: Mask CBC warning report | | | | | 0 | MASK_CBCFAULT | R/W | 0h | 0: Enable CBC fault report 1: Mask CBC fault report | | | | *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated # 6.5.1.46 MISC\_CONTROL3 Register (Offset = 76h) [Reset = 00h] MISC\_CONTROL3 is shown in 図 6-63 and described in 表 6-53. Return to the Summary Table. MISC control 3 # 図 6-63. MISC\_CONTROL3 Register # 表 6-53. MISC\_CONTROL3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|-------------------------------------------------------------------| | 7 | CLKDET_LATCH | R/W | 0h | 1:Latch clock detection status 0:No latch clock detection status | | 6-5 | RESERVED | R/W | 0h | | | 4 | OTSD_AUTOREC | R/W | 0h | 0: Disable OTSD auto recovery 1: Enable OTSD auto recovery | | 3-0 | RESERVED | R/W | 0h | | 93 # 6.5.1.47 CBC\_CONTROL Register (Offset = 77h) [Reset = 00h] CBC\_CONTROL is shown in 図 6-64 and described in 表 6-54. Return to the Summary Table. CBC control # 図 6-64. CBC\_CONTROL Register ## 表 6-54. CBC\_CONTROL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | RESERVED | R/W | 0h | | | 4-3 | CBCLEVEL_SEL | R/W | 0h | These bits set Cycle-By-Cycle current limiting level, which is a percentage of the Over-Current Threshold: 2b'00: 80% 2b'10: 60% 2b'01: 40% 2b'11: reserved | | 2 | CBC_EN | R/W | 0h | 0: Disable CBC function 1: Enable CBC function | | 1 | CBCWARN_EN | R/W | 0h | 0: Disable CBC warning 1: Enable CBC warning | | 0 | CBCFAULT_EN | R/W | 0h | 0: Disable CBC fault 1: Enable CBC fault | Copyright © 2024 Texas Instruments Incorporated # 6.5.1.48 FAULT\_CLEAR Register (Offset = 78h) [Reset = 00h] FAULT\_CLEAR is shown in 図 6-65 and described in 表 6-55. Return to the Summary Table. Fault clear # 図 6-65. FAULT\_CLEAR Register ## 表 6-55. FAULT\_CLEAR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|-----------------------------------------------------------| | 7 | FAULT_CLR | W | Oh | WRITE CLEAR BIT 0: No fault clear 1: Clear analog fault | | 6-0 | RESERVED | W | 0h | | 95 # 7 Application and Implementation 注 以下のアプリケーション情報は、テキサス・インスツルメンツの製品仕様に含まれるものではなく、テキサス・インスツルメンツはその正確性も完全性も保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。また、お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 # 7.1 Typical Applications ## 7.1.1 2.0 (Stereo BTL) System In the 2.0 system, two channels are presented to the amplifier via the digital input signal. These two channels are amplified and then sent to two separate speakers. In some cases, the amplified signal is further separated based upon frequency by a passive crossover network after the L-C filter. Even so, the application is considered 2.0. Most commonly, the two channels are a pair of signals called a stereo pair, with one channel containing the audio for the left channel and the other channel containing the audio for the right channel. While certainly the two channels can contain any two audio channels, such as two surround channels of a multi-channel speaker system, the most popular occurrence in two channels systems is a stereo pair. 図 7-1. 2.0 (Stereo BTL) System Application Schematic 97 #### 7.1.2 Mono (PBTL) Systems In Mono mode, TAS5827 can be used as PBTL mode to drive sub-woofer with more output power. 図 7-2. Sub-woofer (PBTL) Application Schematic #### 7.1.3 Layout Guidelines #### 7.1.3.1 General Guidelines for Audio Amplifiers Audio amplifiers which incorporate switching output stages must have special attention paid to their layout and the layout of the supporting components used around them. The system level performance metrics, including thermal performance, electromagnetic compliance (EMC), device reliability, and audio performance are all affected by the device and supporting component layout. The guidance provided in the applications section with regard to device and component selection can be followed by precise adherence to the layout guidance shown in $2000 \times 1.3.4$ . These examples represent exemplary baseline balance of the engineering trade-offs involved with lying out the device. These designs can be modified slightly as needed to meet the needs of a given application. In some applications, for instance, solution size can be compromised to improve thermal performance through the use of additional contiguous copper neat the device. Conversely, EMI performance can be prioritized over thermal performance by routing on internal traces and incorporating a via picket-fence and additional filtering components. In all cases, TI recommends to start from the guidance shown in $2000 \times 1.3.4$ and work with TI field application engineers or through the E2E community to modify the example based upon the application specific goals. #### 7.1.3.2 Importance of PVDD Bypass Capacitor Placement on PVDD Network Placing the bypassing and decoupling capacitors close to supply has long been understood in the industry. This applies to DVDD, AVDD, GVDD and PVDD. However, the capacitors on the PVDD net for the TAS5827 device deserve special attention. Copyright © 2024 Texas Instruments Incorporated The small bypass capacitors on the PVDD lines of the DUT must be placed as close to the PVDD pins as possible. Not only dose placing these device far away from the pins increase the electromagnetic interference in the system, but doing so can also negatively affect the reliability of the device. Placement of these components too far from the TAS5827 device can cause ringing on the output pins that can cause the voltage on the output pin to exceed the maximum allowable ratings shown in the Absolute Maximum Ratings table, damaging the deice. For that reason, the capacitors on the PVDD net must be no further away from their associated PVDD pins than what is shown in the example layouts in the *Layout Example* section. #### 7.1.3.3 Optimizing Thermal Performance Follow the layout example shown in the セクション 7.1.1 to achieve the best balance of solution size, thermal, audio, and electromagnetic performance. In some cases, deviation from this guidance can be required due to design constraints which cannot be avoided. In these instances, the system designer must make sure that the heat can get out of the device and into the ambient air surrounding the device. Fortunately, the heat created in the device naturally travels away from the device and into the lower temperature structures around the device. #### 7.1.3.3.1 Device, Copper, and Component Layout Primarily, the goal of the PCB design is to minimize the thermal impedance in the path to those cooler structures. These tips must be followed to achieve that goal: - Avoid placing other heat producing components or structures near the amplifier (including above or below in the end equipment). - If possible, use a higher layer count PCB to provide more heat sinking capability for the TAS5827 device and to prevent traces and copper signal and power planes from breaking up the contiguous copper on the top and bottom layer. - Place the TAS5827 device away from the edge of the PCB when possible to make sure that the heat can travel away from the device on all four sides. - Avoid cutting off the flow of heat from the TAS5827 device to the surrounding areas with traces or via strings. Instead, route traces perpendicular to the device and line up vias in columns which are perpendicular to the device. - Unless the area between two pads of a passive component is large enough to allow copper to flow in between the two pads, orient the pads so that the narrow end of the passive component is facing the TAS5827 device. - Because the ground pins are the best conductors of heat in the package, maintain a contiguous ground plane from the ground pins to the PCB area surrounding the device for as many of the ground pins as possible. #### 7.1.3.3.2 Stencil Pattern The recommended drawings for the TAS5827 device PCB foot print and associated stencil pattern are shown at the end of this document in the package addendum. Additionally, baseline recommendations for the via arrangement under and around the device are given as a starting point for the PCB design. This guidance is provided to be an excellent choice for the majority of manufacturing capabilities in the industry and prioritizes manufacturability over all other performance criteria. In elevated ambient temperature or under high-power dissipation use-cases, this guidance can be too conservative and advanced PCB design techniques can be used to improve thermal performance of the system. 注 The customer must verify that deviation from the guidance shown in the package addendum, including the deviation explained in this section, meets the customer's quality, reliability, and manufacturability goals. ## 7.1.3.3.3 PCB footprint and Via Arrangement The PCB footprint (also known as a symbol or land pattern) communicates to the PCB fabrication vendor the shape and position of the copper patterns to which the TAS5827 device is soldered. This footprint can be followed directly from the guidance in the package addendum at the end of this data sheet. TI recommends to Product Folder Links: TAS5827 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 99 make sure that the thermal pad, which connects electrically and thermally to the PowerPAD $^{\text{TM}}$ of the TAS5827 device, be made no smaller than what is specified in the package addendum. This method makes sure that the TAS5827 device has the largest interface possible to move heat from the device to the board. The via pattern shown in the package addendum provides an improved interface to carry the heat from the device through to the layers of the PCB, because small diameter plated vias (with minimally-sized annular rings) present a low thermal-impedance path from the device into the PCB. Once into the PCB, the heat travels away from the device and into the surrounding structures and air. By increasing the number of vias, as shown in *Layout Example*, this interface can benefit from improved thermal performance. 注 Vias can obstruct heat flow if the vias are not constructed properly. More notes on the construction and placement of vias are as follows: - Remove thermal reliefs on thermal vias, because the thermal reliefs impede the flow of heat through the via. - Vias filled with thermally conductive material are best, but a simple plated via can be used to avoid the additional cost of filled vias. - The diameter of the drill must be 8 mm or less. Also, the distance between the via barrel and the surrounding planes must be minimized to help heat flow from the via into the surrounding copper material. In all cases, minimum spacing must be determined by the voltages present on the planes surrounding the via and minimized wherever possible. - Vias must be arranged in columns, which extend in a line radially from the heat source to the surrounding area. This arrangement is shown in *Layout Example*. - Make sure that vias do not cut off power current flow from the power supply through the planes on internal layers. If needed, remove some vias that are farthest from the TAS5827 device to open up the current path to and from the device. #### 7.1.3.3.4 Solder Stencil During the PCB assembly process, a piece of metal called a stencil on top of the PCB and deposits solder paste on the PCB wherever there is an opening (called an aperture) in the stencil. The stencil determines the quantity and the location of solder paste that is applied to the PCB in the electronic manufacturing process. In most cases, the aperture for each of the component pads is almost the same size as the pad itself. However, the thermal pad on the PCB is large and depositing a large, single deposition of solder paste leads to manufacturing issues. Instead, the solder is applied to the board in multiple apertures, to allow the solder paste to outgas during the assembly process and reduce the risk of solder bridging under the device. This structure is called an aperture array, and is shown in the *Layout Example* section. Make sure that the total area of the aperture array (the area of all of the small apertures combined) covers between 70% and 80% of the area of the thermal pad itself. Product Folder Links: TAS5827 Copyright © 2024 Texas Instruments Incorporated ## 7.1.3.4 Layout Example 図 7-3. 2.0 (Stereo BTL) 3-D View 101 図 7-4. 2.0 (Stereo BTL) Top Copper View Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SLASF99 ## 8 Power Supply Recommendations The TAS5827 device requires two power supplies for proper operation. A high-voltage supply calls PVDD is required to power the output stage of the speaker amplifier and its associated circuitry. Additionally, one low-voltage power supply which is calls DVDD is required to power the various low-power portions of the device. The allowable voltage range for both PVDD and DVDD supply are listed in the Recommended Operating Conditions table. The two power supplies do not have a required power up sequence. The power supplies can be powered on in any order. 図 8-1. Power Supply Function Block Diagram #### 8.1 DVDD Supply The DVDD supply that is required from the system is used to power several portions of the device. As shown in $\boxtimes$ 8-1, it provides power to the DVDD pin. Proper connection, routing and decoupling techniques are highlighted in the $\not$ 7 section and the $\not$ 7.1.3.4 section and must be followed as closely as possible for proper operation and performance. Some portions of the device also require a separate power supply that is a lower voltage than the DVDD supply. To simplify the power supply requirements for the system, the TAS5827 device includes an integrated low dropout (LDO) linear regulator to create this supply. This linear regulator is internally connected to the DVDD supply and its output is presented on the DVDD\_REG pin, providing a connection point for an external bypass capacitor. It is important to note that the linear regulator integrated in the device has only been designed to 103 support the current requirements of the internal circuitry, and should not be used to power any additional external circuity. Additional loading on this pin could cause the voltage to sag, negatively affecting the performance and operation of the device. ## 8.2 PVDD Supply The output stage of the speaker amplifier drives the load using the PVDD supply. This is the power supply which provides the drive current to the load during playback. Proper connection, routing, and decoupling techniques are highlighted in the TAS5827EVM and must be followed as closely as possible for proper operation and performance. Due to the high-voltage switching of the output stage, it is particularly important to properly decouple the output power stages in the manner described in the TAS5827 device *Importance of PVDD Bypass Capacitor Placement on PVDD Network*. Lack of proper decoupling, like that shown in the *Importance of PVDD Bypass Capacitor Placement on PVDD Network*, results in voltage spikes which can damage the device. A separate power supply is required to drive the gates of the MOSFETs used in the output stage of the speaker amplifier. This power supply is derived from the PVDD supply via an integrated linear regulator. A GVDD pin is provided for the attachment of decoupling capacitor for the gate drive voltage regulator. It is important to note that the linear regulator integrated in the device has only been designed to support the current requirements of the internal circuitry, and should not be used to power any additional external circuitry. Additional loading on this pin could cause the voltage to sag, negatively affecting the performance and operation of the device. Another separate power supply that is derived from the PVDD supply via an integrated linear regulator is AVDD. AVDD pin is provided for the attachment of decoupling capacitor for the TAS5827 internal circuitry. It is important to note that the linear regulator integrated in the device has only been designed to support the current requirements of the internal circuitry, and should not be used to power any additional external circuitry. Additional loading on this pin could cause the voltage to sag, negatively affecting the performance and operation of the device. 性) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TAS5827* ## 9 Device and Documentation Support #### 9.1 Device Support #### 9.1.1 Device Nomenclature The glossary section is a general glossary with commonly used acronyms and words which are defined in accordance with a broad TI initiative to comply with industry standards such as JEDEC, IPC, IEEE, and others. The glossary provided in this section defines words, phrases, and acronyms that are unique to this product and documentation, collateral, or support tools and software used with this product. For any additional questions regarding definitions and terminology, please see the e2e Audio Amplfier Forum. **Bridge tied load (BTL)** is an output configuration in which one terminal of the speaker is connected to one half-bridge and the other terminal is connected to another half-bridge. **DUT** refers to a *device under test* to differentiate one device from another. **Closed-loop architecture** describes a topology in which the amplifier monitors the output terminals, comparing the output signal to the input signal and attempts to correct for non-linearities in the output. **Dynamic controls** are those which are changed during normal use by either the system or the end-user. **GPIO** is a general purpose input/output pin. It is a highly configurable, bi-directional digital pin which can perform many functions as required by the system. Host processor (also known as System Processor, Scalar, Host, or System Controller) refers to device which serves as a central system controller, providing control information to devices connected to it as well as gathering audio source data from devices upstream from it and distributing it to other devices. This device often configures the controls of the audio processing devices (like the TAS5827) in the audio path in order to optimize the audio output of a loudspeaker based on frequency response, time alignment, target sound pressure level, safe operating area of the system, and user preference. **Maximum continuous output power** refers to the maximum output power that the amplifier can continuously deliver without shutting down when operated in a 25°C ambient temperature. Testing is performed for the period of time required that their temperatures reach thermal equilibrium and are no longer increasing **Parallel bridge tied load (PBTL)** is an output configuration in which one terminal of the speaker is connected to two half-bridges which have been placed in parallel and the other terminal is connected to another pair of half bridges placed in parallel **r**<sub>DS(on)</sub> is a measure of the on-resistance of the MOSFETs used in the output stage of the amplifier. Static controls/Static configurations are controls which do not change while the system is in normal use. **Vias** are copper-plated through-hole in a PCB. #### 9.1.2 Development Support For RDGUI software, please consult your local field support engineer. # 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. # 9.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 Product Folder Links: TAS5827 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 105 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 9.4 Trademarks PowerPAD™ and テキサス・インスツルメンツ E2E™ are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 9.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 9.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 #### 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | |---------------|----------|-----------------| | December 2023 | * | Initial Release | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 性) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TAS5827* **RHB0032E** # **PACKAGE OUTLINE** ## VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. # **EXAMPLE BOARD LAYOUT** # **RHB0032E** # VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## **EXAMPLE STENCIL DESIGN** # **RHB0032E** # VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 109 www.ti.com 15-Dec-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | TAS5827RHBR | ACTIVE | VQFN | RHB | 32 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TAS<br>5827 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 5 x 5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224745/A PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated