TLV365, TLV2365 JAJSNH8B - DECEMBER 2022 - REVISED SEPTEMBER 2023 # TLVx365 50MHz、ゼロ・クロスオーバー、高 CMRR、RRIO オペアンプ ## 1 特長 - ゲイン帯域幅:50MHz - ゼロ・クロスオーバー歪みトポロジ: - CMRR: 115dB (代表值) - レール・ツー・レール入出力 - 電源レールを 100mV 超える入力 - ノイズ:4.5nV/√Hz - スルーレート:27V/µs - 高速セトリング:0.2µs で 0.01% - 精度: - オフセットのドリフト: 2µV/℃ (最大値) - 入力バイアス電流:20pA (最大値) - 動作電圧 2.2V~5.5V ## 2 アプリケーション - シグナル・コンディショニング - データ・アクイジション - アクティブ・フィルタ - 試験用機器 - オーディオ - 広帯域アンプ - ラック・サーバー ## 3 概要 TLV365 および TLV2365 デバイス (TLVx365) は、ゼロク ロスオーバー、レール・ツー・レール入出力の CMOS オ ペアンプのファミリで、低電圧およびコスト重視のアプリケ ーション向けに最適化されています。低ノイズ **(4.5nV/√** Hz) および高速動作 (50MHz のゲイン帯域幅) であること から、これらのデバイスはローサイド電流センシング、オー ディオ、シグナル・コンディショニング、センサ増幅などのア プリケーションのサンプリング A/D コンバータ (ADC) を駆 動するのに最適です。 特長として、優れた同相除去比 (CMRR)、クロスオーバー 歪みがない入力段、高い入力インピーダンス、およびレー ル・ツー・レールの入出力スイング能力が挙げられます。 入力同相範囲には、負と正の電源の両方が含まれていま す。出力電圧のスイングは、レールの 10mV の範囲内で す。 TLVx365 は、-40℃~+125℃での動作が規定されてい ます。 ### 製品情報 | 部品番号 | チャネル数 | パッケージ <sup>(1)</sup> | |---------|-------|----------------------| | TLV365 | シングル | DBV (SOT-23、5) | | TLV2365 | デュアル | D (SOIC, 8) | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 高速セトリング・ピーク検出器 TLVx365 電流センシング用 Page ## **Table of Contents** | 1 特長 | 1 | 8.4 Device Functional Modes | 13 | |---------------------------------------------|------------|-----------------------------------------|------------------| | 2 アプリケーション | | 9 Application and Implementation | 14 | | - , , , , , , , , , , , , , , , , , , , | | 9.1 Application Information | 14 | | 4 Revision History | | 9.2 Typical Applications | | | 5 Device Comparison Table | | 9.3 Power Supply Recommendations | | | 6 Pin Configuration and Functions | | 9.4 Layout | | | 7 Specifications | | 10 Device and Documentation Support | | | 7.1 Absolute Maximum Ratings | | 10.1 Device Support | | | 7.2 ESD Ratings | | 10.2 Documentation Support | <mark>2</mark> 1 | | 7.3 Recommended Operating Conditions | | 10.3ドキュメントの更新通知を受け取る方法 | <mark>2</mark> 1 | | 7.4 Thermal Information | | 10.4 サポート・リソース | <mark>2</mark> 1 | | 7.5 Electrical Characteristics | | 10.5 Trademarks | <mark>2</mark> 1 | | 7.6 Typical Characteristics | 6 | 10.6 静電気放電に関する注意事項 | <mark>2</mark> 1 | | 8 Detailed Description | | 10.7 用語集 | | | 8.1 Overview | | 11 Mechanical, Packaging, and Orderable | | | 8.2 Functional Block Diagram | | Information | 21 | | 8.3 Feature Description. | 11 | | | | 4 Revision History | | | | | 資料番号末尾の英字は改訂を表しています。そ | の改訂履歴 | は英語版に準じています。 | | | Changes from Revision A (June 2023) to R | Revision B | (September 2023) | Page | | <ul><li>TLV2365 のステータスを「事前情報」から「量</li></ul> | 産データ」( | アクティブ)に変更 | | Product Folder Links: TLV365 TLV2365 Changes from Revision \* (December 2022) to Revision A (June 2023) ## **5 Device Comparison Table** | DEVICE | INPUT TYPE | OFFSET<br>DRIFT<br>TYPICAL<br>(µV/C) | MINIMUM<br>GAIN STABLE<br>(V/V) | I <sub>Q</sub> /CHANNEL<br>TYPICAL<br>(mA) | GAIN<br>BANDWIDTH<br>(MHz) | SLEW RATE<br>(V/µs) | VOLTAGE<br>NOISE<br>(nV/√Hz) | |---------|------------|--------------------------------------|---------------------------------|--------------------------------------------|----------------------------|---------------------|------------------------------| | TLVx365 | CMOS | 0.4 | 1 | 4.6 | 50 | 27 | 4.5 | | OPAx607 | CMOS | 0.3 | 6 | 0.9 | 50 | 24 | 3.8 | | OPAx365 | CMOS | 1 | 1 | 4.6 | 50 | 25 | 4.5 | # **6 Pin Configuration and Functions** 図 6-1. TLV365 DBV Package, 5-Pin SOT-23 (Top View) 表 6-1. Pin Functions: TLV365 | PIN | | TYPE | DESCRIPTION | | | | |------------------|-----|--------|---------------------------------|--|--|--| | NAME | NO. | ITPE | DESCRIP HON | | | | | -IN | 4 | Input | Negative (inverting) input | | | | | +IN | 3 | Input | Positive (noninverting) input | | | | | V- | 2 | _ | Negative (lowest) power supply | | | | | V+ | 5 | _ | Positive (highest) power supply | | | | | V <sub>OUT</sub> | 1 | Output | Output | | | | 図 6-2. TLV2365 D Package, 8-Pin SOIC (Top View) **Pin Functions: TLV2365** | PIN | | TYPE | DESCRIPTION | | | | | | |--------------------|-----|--------|-----------------------------------------------------|--|--|--|--|--| | NAME | NO. | | DESCRIPTION | | | | | | | −IN A | 2 | Input | Negative (inverting) input signal, channel A | | | | | | | +IN A | 3 | Input | put Positive (noninverting) input signal, channel A | | | | | | | –IN B | 6 | Input | Input Negative (inverting) input signal, channel B | | | | | | | +IN B | 5 | Input | Positive (noninverting) input signal, channel B | | | | | | | V- | 4 | _ | Negative (lowest) power supply | | | | | | | V+ | 8 | _ | Positive (highest) power supply | | | | | | | V <sub>OUT</sub> A | 1 | Output | Output, channel A | | | | | | | V <sub>OUT</sub> B | 7 | Output | Output, channel B | | | | | | ## 7 Specifications ## 7.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|----------------------------------------------|------------|------------|------| | Vs | Supply voltage, V <sub>S</sub> = (V+) – (V–) | | 6 | V | | VI | Input voltage | (V-) - 0.5 | (V+) + 0.5 | V | | V <sub>ID</sub> | Differential input voltage | | ±5 | V | | I <sub>I</sub> | Continuous input current <sup>(2)</sup> | | ±10 | mA | | I <sub>SC</sub> | Output short-circuit <sup>(3)</sup> | Continuous | | | | T <sub>A</sub> | Operating temperature | -40 | 125 | °C | | TJ | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) Input pins are diode-clamped to the power-supply rails. Limit the current of input signals that can swing more than 0.5 V beyond the supply rails to 10 mA or less. - (3) Short-circuit to ground, one amplifier per package. ## 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Liectiostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------|-------------------------------------|-----|-----|-----|------| | Vs | Supply voltage, $V_S = (V+) - (V-)$ | 2.2 | | 5.5 | V | | T <sub>A</sub> | Specified temperature | -40 | 25 | 125 | °C | ## 7.4 Thermal Information | | | TLV365 | TLV2365 | | |-----------------------|----------------------------------------------|--------------|----------|------| | | THERMAL METRIC(1) | DBV (SOT-23) | D (SOIC) | UNIT | | | | 5 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 179 | 140 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 78 | 89 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 46 | 80 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 19 | 28 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 46 | 80 | °C/W | For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC Package Thermal Metrics</u> application report. Product Folder Links: TLV365 TLV2365 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated ## 7.5 Electrical Characteristics at $V_S$ = 2.2 V to 5.5 V, $T_A$ = 25°C, $R_L$ = 10 k $\Omega$ , $V_{CM}$ , $V_{OUT}$ = mid-supply, and gain = 1 V/V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |----------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------------------| | OFFSET V | OLTAGE | | | | | | V <sub>OS</sub> | Input offset voltage | | ±0.4 | ±1.9 | mV | | dV <sub>OS</sub> /dT | Input offset voltage drift | T <sub>A</sub> = -40°C to +125°C | ±0.4 | ±2 | μV/°C | | PSRR | Power-supply rejection ratio | V <sub>S</sub> = 2.2 V to 5.5 V, T <sub>A</sub> = -40 to +125°C | 100 | | dB | | INPUT BIA | S CURRENT | | | | | | | | ±5 | | | | | I <sub>B</sub> | Input bias current | T <sub>A</sub> = -40°C to +125°C | See 図 7-5 | | рA | | NOISE | | | | | | | | Input voltage noise (peak-to-peak) | f = 0.1 Hz to 10 Hz | 5.4 | | μV <sub>PP</sub> | | e <sub>N</sub> | Input voltage noise density | f = 500 kHz | 4.5 | | nV/√Hz | | in | Input current noise density | f = 1 kHz | 5.8 | | fA/√Hz | | INPUT VOL | * | | | | | | V <sub>CM</sub> | Common-mode voltage | | (V-) - 0.1 | (V+) + 0.1 | V | | OW | 9- | (V–) – 100 mV < V <sub>CM</sub> < (V+) + 100 mV | 115 | , , | • | | CMRR Common-mode rejection ratio | | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | 110 | dB | | | INPUT IMP | PEDANCE | 1 | | | | | | Differential | | 5 | | | | C <sub>IN</sub> | Common-mode | | 1 | | pF | | OPEN-LOC | | | <u> </u> | | | | 01 211-200 | J. CAIR | $R_L = 10 \text{ k}\Omega$ , (V–) + 0.1 V < $V_{OUT}$ < (V+) – 0.1 V | 100 120 | | | | | | $R_L = 10 \text{ k}\Omega$ , $T_A = -40 \text{ to } +125^{\circ}\text{C}$ | 95 | | | | A <sub>OL</sub> | Open-loop voltage gain | $R_L = 600 \Omega$ , $(V-) + 0.2 V < V_{OUT} < (V+) - 0.2 V$ | 100 120 | | dB | | | | $R_L = 600 \Omega$ , $(V-) + 0.2 V \times V_{OUT} \times (V+) = 0.2 V$<br>$R_L = 600 \Omega$ , $T_A = -40 \text{ to } +125^{\circ}\text{C}$ | 94 | | | | | Dhoos morain | N <sub>L</sub> = 600 Ω, 1 <sub>A</sub> = -40 to +125 C | 94<br>56 | | 0 | | EBEQUEN | Phase margin | | 50 | | | | | CY RESPONSE (V <sub>S</sub> = 5 V) | | | | | | GBW | Gain-bandwidth product | | 50 | | MHz | | SR | Slew rate | | 27 | | V/µs | | t <sub>S</sub> | Settling time | 0.1%, 4-V step | 0.15 | | μs | | | | 0.01%, 4-V step | 0.2 | | | | | Overdrive recovery time | V <sub>IN+</sub> × gain > V <sub>S</sub> | < 0.1 | | μs | | THD + N | Total harmonic distortion + noise <sup>(6)</sup> | $V_{OUT} = 4 V_{PP}$ , f = 1 kHz, $R_L = 600 \Omega$ | 0.00025 | | % | | | Channel-to-channel crosstalk (TLV2365 only) | V <sub>OUT</sub> = 2 V <sub>PP,</sub> f = 100 kHz | 108 | | dBc | | OUTPUT | (TEVESSE CITY) | | | | | | 0011 01 | | | | 10 | | | | Output voltage swing from supply rails | T <sub>A</sub> = -40°C to +125°C | | 12 | mV | | 1 | Short circuit current | 1 <sub>A</sub> = -40 C to +125 C | ±85 | 12 | mΛ | | I <sub>SC</sub> | Short-circuit current | | | | mA | | 7 | Capacitive load drive | f = 4 MH= 1 = 0 = A | See 図 7-16 | | | | Z <sub>O</sub> | Open-loop output impedance | f = 1 MHz, I <sub>O</sub> = 0 mA | 40 | | Ω | | POWER SU | JPPLY | | | | | | IQ | Quiescent current per amplifier | I <sub>O</sub> = 0 mA | 4.6 | 5.8 | mA | | • | · | $I_O = 0 \text{ mA}, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | 6.3 | | Product Folder Links: TLV365 TLV2365 資料に関するフィードバック(ご意見やお問い合わせ)を送信 5 <sup>(1)</sup> Low-pass-filter bandwidth is 20 kHz for f = 1 kHz. ## 7.6 Typical Characteristics ## 7.6 Typical Characteristics (continued) ## 7.6 Typical Characteristics (continued) ## 7.6 Typical Characteristics (continued) ## **8 Detailed Description** ## 8.1 Overview The TLVx365 series of operational amplifiers feature rail-to-rail input and output, wide-bandwidth making these devices an excellent choice for driving ADCs. Other typical applications include signal conditioning, low-side current sensing, signal buffering and sensor amplification. The TLVx365 operates with either a single supply or dual supplies. Furthermore, the TLVx365 amplifier parameters are fully specified from 2.2 V to 5.5 V. Many of the specifications apply from $-40^{\circ}$ C to $+125^{\circ}$ C. ## 8.2 Functional Block Diagram ## 8.3 Feature Description ## 8.3.1 Rail-to-Rail Input The TLVx365 product family features true rail-to-rail input operation, with supply voltages as low as $\pm 1.1~V$ (2.2 V). A unique zerø-crossover input topology eliminates the input offset transition region typical of many rail-to-rail, complementary stage operational amplifiers. As shown in $\boxtimes$ 8-1, this topology also allows the TLVx365 to provide excellent common-mode performance over the entire input range, which extends 100 mV beyond both power-supply rails. When driving ADCs, the highly linear $V_{CM}$ range of the TLVx365 makes sure that the system linearity performance is not compromised. For a simplified schematic illustrating the rail-to-rail input circuitry, see $\pm 79 \times 10^{-2} \times 10^{-2}$ 8.2. 図 8-1. TLVx365 Linear Offset Over the Entire Common-Mode Range #### 8.3.2 Input and ESD Protection 図 8-2 shows that the TLVx365 incorporates internal electrostatic discharge (ESD) protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes also provide in-circuit, input overdrive protection if the current is limited to 10 mA; see also セクション 7.1. 図 8-3 shows how a series input resistor can be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input; the resistor must be kept to the minimum value in noise-sensitive applications. 図 8-2. ESD Protection Scheme 図 8-3. Input Current Protection ### 8.3.3 Driving Capacitive Loads The TLVx365 can be used in applications where driving a capacitive load is required. An op amp in a unity-gain, buffer configuration and driving a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher gain. The capacitive load, in conjunction with the op-amp output impedance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases. $\boxtimes$ 8-4 shows one technique to increase the capacitive-load drive capability of the amplifier operating in unity gain is to insert a small resistor, R<sub>ISO</sub>, in series with the output. This resistor significantly reduces the overshoot and ringing associated with capacitive loads. 図 8-4. Improving Capacitive Load Drive A possible drawback of this technique is the voltage divider created with the added series resistor ( $R_{ISO}$ ) and any resistor ( $R_L$ ) connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that also reduces the output swing. The error contributed by the voltage divider can be insignificant. For instance, with a load resistance of $R_L$ = 10 k $\Omega$ and $R_{ISO}$ = 20 $\Omega$ , the gain error is only approximately 0.2%. ☑ 8-5 shows the recommended isolation resistor (R<sub>ISO</sub>) to be connected at the output of TLVx365 for different capacitive loads. The TLVx365 can drive higher capacitive loads without the need of isolation resistors at higher gains. 図 8-5. Recommended Isolation Resistor vs Capacitive Load 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated #### 8.3.4 Active Filter The TLVx365 is an excellent choice for active filter applications requiring a wide bandwidth, fast slew rate, low-noise, single-supply operational amplifier. 8-6 shows a 500-kHz, second-order, low-pass filter using a multiple-feedback (MFB) topology. The components have been selected to provide a maximally-flat Butterworth response. Beyond the cutoff frequency, rolloff is −40 dB/dec. The Butterworth response is designed for applications requiring predictable gain characteristics, such as the antialiasing filter used ahead of an ADC. 図 8-6. Second-Order Butterworth, 500-kHz Low-Pass Filter When considering the MFB filter, the output is inverted, relative to the input. If this inversion is not desired, then a noninverting output can be achieved through one of these options: - · add an inverting amplifier - · add an additional second-order MFB stage - · use a noninverting filter topology, such as the Sallen-Key ### 図 8-7. Configured as a Three-Pole, 20-kHz, Sallen-Key Filter #### 8.4 Device Functional Modes The device has one mode of operation that applies when operated within the recommended operating conditions. English Data Sheet: SBOSAA8 ## 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 9.1 Application Information The TLVx365 offer outstanding dc and ac performance. These devices operate with up to a 5.5-V power supply, offer an ultra-low input bias current and a 50-MHz bandwidth with true rail-to-rail input capability. ### 9.1.1 Overdrive Recovery Performance The TLVx365 family exhibits excellent overdrive recovery when the output is driven well beyond the V+ or V-supplies. When configured in a low-side current-sensing configuration (as in $\boxtimes$ 9-1), the output of the op amp (TLVx365) is often driven to or less than ground as a result of ground bounce at the power ground or the $\leq$ 0-A current being measured across shunt resistance R<sub>SH</sub>. The TLVx365 has the ability to recover from an overdrive event in $\leq$ 100 ns. $\boxtimes$ 9-2 shows the comparison of the overdrive recovery performance of TLVx365 and other popular op amps in the same category. 図 9-1. Low Side Current Sensing Application Circuit Gain = 10 V/V. $V_{OUT}$ driven to (V-) - 1 V 図 9-2. TLVx365 Overdrive Recovery Copyright © 2023 Texas Instruments Incorporated ### 9.1.2 Achieving an Output Level of Zero Volts Certain single-supply applications require the op-amp output to swing from 0 V to a positive full-scale voltage and have high accuracy. An example is an op amp employed to drive a single-supply ADC having an input range from 0 V to 3.3 V. Rail-to-rail output amplifiers with very light output loading can achieve an output level within few millivolts of 0 V (or V+ at the high end), but not true 0 V. Furthermore, the deviation from 0 V only becomes greater as the required load current increases. This increased deviation is a result of limitations of the CMOS output stage. When a pulldown resistor is connected from the amplifier output to a negative voltage source, the TLVx365 can achieve an output level of 0 V, and even a few millivolts below 0 V. 🗵 9-3 shows a circuit using this technique. 図 9-3. Swing-to-Ground A pulldown current of approximately 500 $\mu$ A is required when TLVx365 is connected as a unity-gain buffer. Pulldown resistor R<sub>L</sub> is calculated from R<sub>L</sub> = [(V<sub>O</sub> - V<sub>NEG</sub>) / (500 $\mu$ A)]. ## 図 9-4. Offset Voltage vs Output Swing ## 9.2 Typical Applications ## 9.2.1 Second-Order Low-Pass Filter Low-pass filters are commonly employed in signal processing applications to reduce noise and prevent aliasing. The TLVx365 is designed to construct high-speed, high-precision active filters. 9-5 shows a second-order low-pass filter commonly encountered in signal processing applications. 図 9-5. Second-Order Low-Pass Filter ## 9.2.1.1 Design Requirements Use the following parameters for this design example: - Gain = 5 V/V (inverting gain) - Low-pass cutoff frequency = 25 kHz - · Second-order, Chebyshev filter response with 3-dB gain peaking in the pass band ## 9.2.1.2 Detailed Design Procedure 図 9-5 shows the infinite-gain, multiple-feedback circuit for a low-pass network function. Use 式 1 to calculate the voltage transfer function. $$\frac{Output}{Input}(s) = \frac{-1/R_1R_3C_2C_5}{s^2 + (s/C_2)(1/R_1 + 1/R_3 + 1/R_4) + 1/R_3R_4C_2C_5}$$ (1) This circuit produces a signal inversion. For this circuit, use $\not\equiv$ 2 to calculate the gain at dc and the low-pass cutoff frequency. Gain = $$\frac{R_4}{R_1}$$ $f_C = \frac{1}{2\pi} \sqrt{(1/R_3 R_4 C_2 C_5)}$ (2) ## 9.2.1.3 Application Curve 図 9-6. TLVx365 Second-Order 25 kHz, Chebyshev, Low-Pass Filter 17 Product Folder Links: TLV365 TLV2365 #### 9.2.2 ADC Driver and Reference Buffer ☑ 9-7 shows the use of a TLVx365 op amp as a SAR ADC input and reference pin driver. Sensors, which are used for interfacing with the physical environment, exhibit high output impedance and cannot drive SAR ADC inputs directly. The TLVx365 devices exhibit a very low-input bias current of 20 pA (maximum), and therefore do not load these high-output impedance sensors. A wide-GBW amplifier connected to the output of these sensors is needed to charge the switching capacitors at the SAR ADC input and to settle fast, to the required accuracy, within the given acquisition time. The ADC core draws transient current from the reference input during the conversion (digitization) phase, which must be driven with a wide-GBW amplifier to offer fast settling and maintain a stable reference voltage for excellent digitization performance. The TLVx365 reference buffer is used in a composite loop with the OPA378 precision amplifier because of limitations in precision performance of wide-GBW amplifiers. The precision amplifier maintains low-offset output, whereas the TLVx365 provide the output drive and fast-settling performance. 図 9-7. TLVx365 as a SAR ADC Driver ### 9.3 Power Supply Recommendations The TLVx365 family is operational when the power-supply voltage is greater than 2.2 V ( $\pm 1.1$ V). The maximum power supply voltage for the TLVx365 family is 5.5 V ( $\pm 2.75$ V). The TLVx365 operate on both single and dual supplies. The maximum permissible voltage, V<sub>S</sub>, is 6 V. ## 9.4 Layout ## 9.4.1 Layout Guidelines For best operational performance of the device, use good printed circuit board (PCB) layout practices, including the following guidelines: - Noise can propagate into analog circuitry through the power pins of the circuit as a whole or through the operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry. - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications. - The TLVx365 is capable of peak output current (in excess of 50 mA). Applications with low impedance loads or capacitive loads with fast transient signals demand large currents from the power supplies. Larger bypass capacitors, such as 1-μF solid tantalum capacitors, can improve dynamic performance in these applications. - Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current. - To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace. - Place the external components as close to the device as possible. 9-8 shows that keeping R<sub>F</sub> and R<sub>G</sub> close to the inverting input minimizes parasitic capacitance. - Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. - Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials. ## 9.4.2 Layout Example 図 9-8. Layout Recommendation for TLV2365 SOIC Package ## 10 Device and Documentation Support ## 10.1 Device Support ## 10.1.1 Development Support ### 10.1.1.1 PSpice® for TI PSpice® for TI は、アナログ回路の性能評価に役立つ設計およびシミュレーション環境です。レイアウトと製造に移る前に、サブシステムの設計とプロトタイプ・ソリューションを作成することで、開発コストを削減し、市場投入までの期間を短縮できます。 ## 10.1.1.2 TINA-TI™ シミュレーション・ソフトウェア (無償ダウンロード) TINA-TI™ シミュレーション・ソフトウェアは、SPICE エンジンをベースにした単純かつ強力な、使いやすい回路シミュレーション・プログラムです。TINA-TI シミュレーション・ソフトウェアは、TINA™ ソフトウェアのすべての機能を持つ無償バージョンで、パッシブ・モデルとアクティブ・モデルに加えて、マクロモデルのライブラリがプリロードされています。TINA-TI シミュレーション・ソフトウェアには、SPICE の標準的な DC 解析、過渡解析、周波数ドメイン解析などの全機能に加え、追加の設計機能が搭載されています。 TINA-TI シミュレーション・ソフトウェアは設計ツールとシミュレーション Web ページから無料でダウンロードでき、ユーザーが結果をさまざまな方法でフォーマットできる、広範な後処理機能を備えています。仮想計測器により、入力波形を選択し、回路ノード、電圧、および波形をプローブして、動的なクイック・スタート・ツールを作成できます。 注 これらのファイルを使用するには、TINA ソフトウェアまたは TINA-TI ソフトウェアがインストールされている必要があります。 TINA-TI™ ソフトウェア・フォルダから、無償の TINA-TI シミュレーション・ソフトウェアをダウンロードしてください。 ## 10.1.1.3 DIP アダプタ評価基板 DIP アダプタ評価基板は、オペアンプの迅速なプロトタイプ製作とテストを可能にする評価基板です。小型の表面実装デバイスとのインターフェイスを迅速、容易、低コストで実現します。付属の Samtec 端子ストリップか、直接配線により既存の回路へサポートされているオペアンプを接続します。DIP アダプタ評価基板キットは、以下の業界標準パッケージをサポートしています。D または U (SOIC-8)、PW (TSSOP-8)、DGK (VSSOP-8)、DBV (SOT-23-6、SOT-23-5、およびSOT-23-3)、DCK (SC70-6 およびSC70-5)、およびDRL (SOT563-6)。 ## 10.1.1.4 DIYAMP-EVM DIYAMP-EVM は、実際のアンプ回路を提供する独自の評価基板 (EVM) であり、設計コンセプトの迅速な評価とシミュレーションの検証を実現します。この評価基板は、3 つの業界標準パッケージ (SC70、SOT23、SOIC) で供給されており、シングル / デュアル電源向けに、アンプ、フィルタ、安定性補償、コンパレータの各構成など、12 の一般的なアンプ構成が可能です。 #### 10.1.1.5 TI のリファレンス・デザイン TI のリファレンス・デザインは、TI の高精度アナログ・アプリケーション専門家により作成されたアナログ・ソリューションです。TI のリファレンス・デザインは、動作原理、部品の選択、シミュレーション、完全な PCB 回路図およびレイアウト、部品表、測定済みの性能を提供します。TI のリファレンス・デザインは、http://www.ti.com/ww/en/analog/precision-designs/からオンラインで入手できます。 ### 10.1.1.6 フィルタ設計ツール フィルタ設計ツールは単純で強力な、使いやすいアクティブ・フィルタ設計プログラムです。フィルタ設計ツールを使用すると、TI のベンダ・パートナーからの TI 製オペアンプやパッシブ・コンポーネントを使用して、最適なフィルタ設計を作成できます。 フィルタ設計ツールは、設計ツールとシミュレーション Web ページから Web 対応ツールとして利用でき、包括的な複数段アクティブ・フィルタ・ソリューションをわずか数分で設計、最適化、シミュレーションできます。 Copyright © 2023 Texas Instruments Incorporated ## **10.2 Documentation Support** #### 10.2.1 Related Documentation The following documents are relevant to using the TLVx365, and recommended for reference. All are available for download at <a href="https://www.ti.com">www.ti.com</a> unless otherwise noted. - Texas Instruments, *FilterPro*™ *software* user's guide - Texas Instruments, Low Power Input and Reference Driver Circuit for ADS8318 and ADS8319 application report - Texas Instruments, Op Amp Performance Analysis application bulletin - Texas Instruments, Single-Supply Operation of Operational Amplifiers application bulletin - Texas Instruments, The Best of Baker's Best Amplifiers eBook reference book ### 10.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ### 10.4 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 10.5 Trademarks TINA-TI™, FilterPro™, and TI E2E™ are trademarks of Texas Instruments. TINA™ is a trademark of DesignSoft, Inc. PSpice® is a registered trademark of Cadence Design Systems, Inc. すべての商標は、それぞれの所有者に帰属します。 ### 10.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 10.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TLV365 TLV2365 Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 21 www.ti.com 9-Apr-2024 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TLV2365DR | ACTIVE | SOIC | D | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | T2365D | Samples | | TLV365DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | T365 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE OPTION ADDENDUM** www.ti.com 9-Apr-2024 #### OTHER QUALIFIED VERSIONS OF TLV365: Automotive : TLV365-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 19-Mar-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV2365DR | SOIC | D | 8 | 3000 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLV365DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV365DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | www.ti.com 19-Mar-2024 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV2365DR | SOIC | D | 8 | 3000 | 340.5 | 338.1 | 20.6 | | TLV365DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV365DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | SMALL OUTLINE TRANSISTOR ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE INTEGRATED CIRCUIT ## NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated