**TPS25730** JAJSRT9 - OCTOBER 2023 # TPS25730 USB Type-C® および USB PD コントローラ、パワー・スイッチ内蔵、 電源アプリケーションに最適化 ### 1 特長 - シンク側のみのアプリケーション向け PD3.1 互換 - PD3.1 は USB-IF による電力供給の最新仕様で す - PD2 および PD3 - 完全に構成可能なシングル ポートの PD コントローラ - シンク側のみの USB Type-C および USB PD ア プリケーション向けに最適化 - USB Type-C への切り替えのためのバレル ジャッ ク代替ソリューション - ピンストラップにより完全に構成可能 - 工業温度範囲をサポート - セレクション ガイドについてより詳しくは、『USB Type-C および PD ポートフォリオ』と『USB Type-C および PD コントローラの選択』を参照してくださ - 完全に管理された内蔵のパワーパス - 過電圧保護および逆電流保護機能を内蔵 - USB Type-C PD コントローラ - 6 つの GPIO 設定機能 - ケーブルの接続と方向の検出 - デッド バッテリ Rd を内蔵 - 物理層およびポリシー・エンジン - 消耗バッテリ向け VBUS 3.3V LDO を内蔵 - 3.3V または VBUS 電源からの電力供給 - 外付けマイクロコントローラ用の I2C アクセス # 2 アプリケーション - 電動工具、パワー・バンク、リテール・オートメーション およびペイメント - ワイヤレス・スピーカ、ヘッドホン - その他のパーソナル・エレクトロニクスおよび産業用ア プリケーション ### 3 概要 TPS25730 は、USB-C PD 電源に対応する、シンク側の みのアプリケーション向けに最適化された、高集積型スタ ンドアロン USB Type-C および PD (給電) コントローラで す。TPS25730 は、完全に管理されたパワー パスと堅牢 な保護機能を内蔵することにより、包括的な USB-C PD ソリューションを実現できます。また、TPS25730 は、内蔵 ゲートドライバを使用して外部パワー パスを制御する機 能も備えています。 TPS25730 は、従来ならバレル ジャ ックから給電されていた可能性がある、シンク側のみのア プリケーション向けに最適です。 ユーザーは、抵抗ピンス トラップを使用することにより、TPS25730 を搭載したフル 機能の USB Type-C PD ポートをプラットフォーム上に実 装できます。外付け EEPROM や外付けマイクロコントロ ーラ、いかなるファームウェア開発も必要ありません。 TPS25730 の目的は、シンク側のみの USB Type-C アプ リケーションの設定を、シンプルかつ堅牢にすることです。 ユーザーは、バレル ジャック ポートの利点をすべて活用 すると同時に、USB Type-C と USB Type-C PD がシステ ムにもたらす利点も享受できます。 #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) <sup>(2)</sup> | |-----------|----------------------|---------------------------| | TPS25730D | QFN (REF) | 4.00mm × 6.00mm | | TPS25730S | QFN (RSM) | 4.00mm × 4.00mm | - 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます ## **Table of Contents** | 1 | 特長1 | |---|-----------------------------------------------------| | 2 | アプリケーション1 | | 3 | 概要1 | | 4 | Device Comparison Table3 | | | Pin Configuration and Functions4 | | 6 | Specifications8 | | | 6.1 Absolute Maximum Ratings8 | | | 6.2 ESD Ratings9 | | | 6.3 Recommended Operating Conditions9 | | | 6.4 Recommended Capacitance9 | | | 6.5 Thermal Information11 | | | 6.6 Power Supply Characteristics12 | | | 6.7 Power Consumption12 | | | 6.8 PPHV Power Switch Characteristics - TPS25730D12 | | | 6.9 PP_EXT Power Switch Characteristics - | | | TPS25730S13 | | | 6.10 Power Path Supervisory | | | 6.11 CC Cable Detection Parameters15 | | | 6.12 CC PHY Parameters16 | | | 6.13 Thermal Shutdown Characteristics16 | | | 6.14 ADC Characteristics16 | | | 6.15 Input/Output (I/O) Characteristics17 | | | 6.16 I2C Requirements and Characteristics17 | | | 6.17 Typical Characteristics19 | | 7 Parameter Measurement Information | 20 | |-------------------------------------------|-----------------| | 8 Detailed Description | <mark>21</mark> | | 8.1 Overview | 21 | | 8.2 Functional Block Diagram | 22 | | 8.3 Feature Description | | | 8.4 Device Functional Modes | | | 8.5 Schottky for Current Surge Protection | 39 | | 8.6 Thermal Shutdown | 40 | | 9 Application and Implementation | 41 | | 9.1 Application Information | 41 | | 9.2 Typical Application | 42 | | 9.3 Power Supply Recommendations | 47 | | 9.4 Layout | 48 | | 10 Device and Documentation Support | <mark>59</mark> | | 10.1 Device Support | 59 | | 10.2 Documentation Support | 59 | | 10.3ドキュメントの更新通知を受け取る方法 | 59 | | 10.4 サポート・リソース | 59 | | 10.5 Trademarks | <mark>59</mark> | | 10.6 静電気放電に関する注意事項 | 59 | | 10.7 用語集 | 59 | | 11 Revision History | | | 12 Mechanical, Packaging, and Orderable | | | Information | 59 | Product Folder Links: TPS25730 # **4 Device Comparison Table** | DEVICE NUMBER | INTEGRATED HIGH VOLTAGE SINK LOAD SWITCH (PPHV) | HIGH VOLTAGE GATE DRIVER FOR EXTERNAL SINK PATH (PP_EXT) | | | |---------------|-------------------------------------------------|----------------------------------------------------------|--|--| | TPS25730D | Yes | No | | | | TPS25730S | No | Yes | | | Product Folder Links: TPS25730 3 # **5 Pin Configuration and Functions** 図 5-1. Top View of the TPS25730D 38-pin QFN Package Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SLVSGP9 1 図 5-2. Top View of the TPS25730S 32-pin QFN Package 表 5-1. TPS25730D Pin Functions | PIN | | TYPE(1) | RESET | DESCRIPTION | | |------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | ITPE | RESEI | DESCRIPTION | | | ADCIN1 | 2 | I | Hi-Z | Configuration Input. Connect to a resistor divider to LDO_3V3. | | | ADCIN2 | 3 | I | Hi-Z | Configuration Input. Connect to a resistor divider to LDO_3V3. | | | CC1 | 28 | I/O | Hi-Z | I/O for USB Type-C. Filter noise with recommended capacitor to GND (CCCy). | | | CC2 | 29 | I/O | Hi-Z | I/O for USB Type-C. Filter noise with recommended capacitor to GND (CCCy). | | | GND | 11, 12, 14, 16,<br>17, 31, 34, 35 | _ | _ | Ground. Connect to ground plane. | | | ADCIN3 | 5 | I | Hi-Z | Configuration Input. Connect to a resistor divider to LDO_3V3. | | | CAP_MIS | 6 | 0 | Hi-Z | Open Drain Output, Capability Mismatch indicator. Toggled Output: Capability Mismatch in negotiated PD contract, No Toggled Output: No Capability Mismatch in negotiated PD contract. | | | ADCIN4 | 7 | I | Hi-Z | Configuration Input. Connect to a resistor divider to LDO_3V3. | | | SINK_EN | 19 | 0 | Hi-Z | Open Drain Output, Sink path enabled indicator, may be used to control an external load switch. 0: Sink Path Enabled, 1: Sink Path Disabled | | | RESERVED | 26, 27, 36 | I | Hi-Z | Tie to ground or LDO_3V3 | | | PLUG_EVENT | 37 | 0 | Hi-Z | Open Drain Output, 1: Connection Present 0: No Connection Present | | | I2Ct_SCL | 9 | I | Hi-Z | I2C target serial clock input. Tie to pullup voltage through a resistor. May be grounded if unused. | | | I2Ct_SDA | 8 | I/O Hi-Z I2C target serial data. Open-drain input/output. Tie to pullup versistor. May be grounded if unused. | | I2C target serial data. Open-drain input/output. Tie to pullup voltage through a resistor. May be grounded if unused. | | | DBG_ACC | 10 | 0 | Hi-Z | Open Drain Output, Debug Accessory attached Rp/Rp or Rd/Rd. 1: Debug Accessory Present, 0: No Debug Accessory Present | | | PLUG_FLIP | 13 | 0 | Hi-Z | Open Drain Output, Cable plug orientation indicator. 1: CC2 connected (upside-down), 0: CC1 connected (upside-up) | | Product Folder Links: TPS25730 資料に関するフィードバック(ご意見やお問い合わせ)を送信 5 # 表 5-1. TPS25730D Pin Functions (続き) | PIN | | TYPE(1) | RESET | DESCRIPTION | | |-----------------|------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--| | NAME | NO. | IIFE | KESET | DESCRIPTION | | | FAULT_IN | 18 | I | Hi-Z Fault Input to disconnect from the port. When powered from VBU causes the PD controller to lose power when VBUS is removed. Obsconnect from port, 1: Maintain connection - no fault | | | | LDO_1V5 | 4 | 0 | O Utput of the CORE LDO. Bypass with capacitance C <sub>LDO_1V5</sub> pin cannot source current to external circuits. | | | | LDO_3V3 | 1 | O — Output of supply switched from VIN_3V3 or V capacitance C <sub>LDO 3V3</sub> to GND. | | Output of supply switched from VIN_3V3 or VBUS LDO. Bypass with capacitance C <sub>LDO_3V3</sub> to GND. | | | DRAIN | 15, 30 | N/A | _ | Connects to drain of internal FET. | | | PPHV | 20, 21, 22 | I/O | | High-voltage sinking node in the system. | | | VBUS_IN | 23, 24, 25 | I/O | O 5-V to 20-V input. | | | | VBUS 32, 33 O V | | | VBUS input to LDO. Bypass with capacitance C <sub>VBUS</sub> to GND. | | | | VIN_3V3 | 38 | I | _ | Supply for core circuitry and I/O. Bypass with capacitance $C_{\text{VIN}\_3\text{V3}}$ to GND. | | Product Folder Links: TPS25730 <sup>(1)</sup> I = input, O = output, I/O = input and output, GPIO = general purpose digital input and output ### 表 5-2. TPS25730S Pin Functions | PIN | | T)(DE(1) | | DECORPORAL | | | |------------|-------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | TYPE <sup>(1)</sup> | RESET | DESCRIPTION | | | | ADCIN1 | 2 | I | Hi-Z | Configuration Input. Connect to a resistor divider to LDO_3V3. | | | | ADCIN2 | 3 | I | Hi-Z | Configuration Input. Connect to a resistor divider to LDO_3V3. | | | | CC1 | 24 | I/O | Hi-Z | I/O for USB Type-C. Filter noise with recommended capacitor to GND (CCCy). | | | | CC2 | 25 | I/O | Hi-Z | I/O for USB Type-C. Filter noise with recommended capacitor to GND (CCCy). | | | | GATE_VSYS | 20 | 0 | Hi-Z | Connect to the N-ch MOSFET that has source tied to VSYS | | | | GATE_VBUS | 21 | 0 | Hi-Z | Connect to the N-ch MOSFET that has source tied to VBUS | | | | GND | 11, 12, 14, 15,<br>16, 28, 29 | _ | _ | Ground. Connect to ground plane. | | | | ADCIN3 | 5 | I | Hi-Z | Configuration Input. Connect to a resistor divider to LDO_3V3. | | | | CAP_MIS | 6 | 0 | Hi-Z | Open Drain Output, Capability Mismatch indicator. Toggled Output: Capability Mismatch in negotiated PD contract, No Toggled Output: No Capability Mismatch in negotiated PD contract. | | | | ADCIN4 | 7 | I | Hi-Z | Configuration Input. Connect to a resistor divider to LDO_3V3. | | | | SINK_EN | l 18 () HL/ ' ' ' ' | | Open Drain Output, Sink path enabled indicator, may be used to control an external load switch. 0: Sink Path Enabled, 1: Sink Path Disabled | | | | | RESERVED | 22, 23, 30 | I | Hi-Z | Tie to ground or LDO_3V3 | | | | PLUG_EVENT | 31 | 0 | Hi-Z | Open Drain Output, 1: Connection Present 0: No Connection Present | | | | I2Ct_SCL | 9 | I | Hi-Z | I2C target serial clock input. Tie to pullup voltage through a resistor. May be grounded if unused. | | | | I2Ct_SDA | 8 | I/O | Hi-Z | I2C target serial data. Open-drain input/output. Tie to pullup voltage through a resistor. May be grounded if unused. | | | | DBG_ACC | 10 | 0 | Hi-Z | Open Drain Output, Debug Accessory attached Rp/Rp or Rd/Rd. 1: Debug Accessory Present, 0: No Debug Accessory Present | | | | PLUG_FLIP | 13 | 0 | Hi-Z | Open Drain Output, Cable plug orientation indicator. 1: CC2 connected (upside-down), 0: CC1 connected (upside-up) | | | | FAULT_IN | 17 | I | Hi-Z | Fault Input to disconnect from the port. When powered from VBUS this causes the PD controller to lose power when VBUS is removed. 0: Disconnect from port, 1: Maintain connection - no fault | | | | LDO_1V5 | 4 | 0 | _ | Output of the CORE LDO. Bypass with capacitance $C_{\text{LDO}\_1\text{V}5}$ to GND. This pin cannot source current to external circuits. | | | | LDO_3V3 | 1 | 0 | _ | Output of supply switched from VIN_3V3 or VBUS LDO. Bypass with capacitance $C_{\text{LDO}\_3V3}$ to GND. | | | | VSYS | 19 | I | _ | High-voltage sinking node in the system. Used to implement reverse currer protection (RCP) for the external sink path controlled by GATE_VSYS. | | | | VBUS | 26, 27 | I/O | | 5-V to 20-V input. Bypass with capacitance C <sub>VBUS</sub> to GND. | | | | VIN_3V3 | 32 | I | | Supply for core circuitry and I/O. Bypass with capacitance CVIN_3V3 to GND. | | | <sup>(1)</sup> I = input, O = output, I/O = input and output, GPIO = general purpose digital input and output ### 6 Specifications ### 6.1 Absolute Maximum Ratings #### 6.1.1 TPS25730D and TPS25730S - Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------------------------------------|----------------------------------------------|------|---------------------------------------|------| | | VIN_3V3 | -0.3 | 4 | V | | | ADCINx | -0.3 | 4 | V | | Input voltage range (2) | VBUS_IN, VBUS <sup>(4)</sup> | -0.3 | 28 | | | Input voltage range (2) | CC1, CC2 (4) | -0.5 | 26 | ., | | | GPIOx | -0.3 | 6.0 | V | | | I2Ct_SCL, I2Ct_SDA | -0.3 | 4 | | | Output voltage range (2) | LDO_1V5 <sup>(3)</sup> | -0.3 | 2 | V | | Output voltage range | LDO_3V3 <sup>(3)</sup> | -0.3 | 4 | v | | | Sink current VBUS | | internally limited internally limited | | | Source current | Positive sink current for I2Ct_SCL, I2Ct_SDA | | | | | | Positive source current for LDO_3V3, LDO_1V5 | | internally limited | | | Source current | nt GPIOx | | 0.005 | Α | | T <sub>J</sub> Operating junction tempera | -40 | 175 | °C | | | T <sub>STG</sub> Storage temperature | -55 | 150 | °C | | <sup>(1)</sup> Operation outside the Absolute Maximum Rating may cause permanent damage to the device. Absolute Maximum Rating do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltage values are with respect to network GND. Connect the GND pin directly to the GND plane of the board. - 3) Do not apply voltage to these pins. - (4) A TVS with a break down voltage falling between the Recommended max and the Abs max value is recommended such as TVS2200. #### 6.1.2 TPS25730D - Absolute Maximum Ratings | | | MIN | MAX | UNIT | |----------------------------------------------------|----------------------------------------------------------|------|-----|------| | Input voltage range (1) | PPHV | -0.3 | 28 | V | | V <sub>PPHV_VBUS_IN</sub> | Source-to-source voltage | | 28 | V | | Sink current | Continuous current to/from VBUS_IN to PPHV | | 7 | А | | | Pulsed current to/from<br>VBUS_IN to PPHV <sup>(2)</sup> | | 10 | | | T <sub>J_PPHV</sub> Operating junction temperature | PP_HV switch | -40 | 175 | °C | - (1) All voltage values are with respect to network GND. Connect the GND pin directly to the GND plane of the board. - (2) Pulse duration ≤ 100 μs and duty-cycle ≤ 1%. #### 6.1.3 TPS25730S - Absolute Maximum Ratings | | | MIN | MAX | UNIT | |----------|-------------------------------------------------------------------------------------------|------|-----|------| | | GATE_VBUS,<br>GATE_VSYS <sup>(2)</sup> | -0.3 | 40 | V | | $V_{GS}$ | V <sub>GATE_VBUS</sub> - V <sub>VBUS</sub> ,<br>V <sub>GATE_SYS</sub> - V <sub>VSYS</sub> | -0.5 | 12 | V | - (1) All voltage values are with respect to network GND. Connect the GND pin directly to the GND plane of the board. - (2) Do not apply voltage to these pins. 6.2 ESD Ratings | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |--------|-------------------------|-------------------------------------------------------------------------------------|-------|------| | V | | Human-body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±1000 | | | V(ESD) | Electrostatic discharge | Charged-device model (CDM), per ANSI/<br>ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±500 | V | - JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3.1 TPS25730D - Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |---------------------|----------------------------------|------------------------------------------------|-----|-----|------| | | | VIN_3V3 | 3.0 | 3.6 | - | | VI | Input voltage range (1) | ADCIN1, ADCIN2,VBUS_IN,<br>VBUS <sup>(2)</sup> | 4 | 22 | | | | | PPHV | 0 | 22 | | | | I/O voltage range <sup>(1)</sup> | I2Ct_SDA, I2Ct_SCL, ADCINx | 0 | 3.6 | | | V <sub>IO</sub> | | GPIOx | 0 | 5.5 | - 1 | | | | CC1, CC2 | 0 | 5.5 | | | I <sub>PP_HV</sub> | Current from VBUS_IN to PPHV | | | 7 | А | | Io | Output current (from LDO_3V3) | GPIOx | | 1 | mA | | Io | Output current (from VBUS LDO) | Current from LDO_3V3 | | 5 | mA | | т | Ambient enerating temperature | I <sub>PP_HV</sub> ≤ 7 A | -40 | 45 | °C | | T <sub>A</sub> | Ambient operating temperature | I <sub>PP_HV</sub> ≤ 6 A | -40 | 65 | C | | T <sub>J_PPHV</sub> | Operating junction temperature | PP_HV switch | -40 | 150 | °C | | T <sub>J</sub> | Operating junction temperature | • | -40 | 125 | °C | - All voltage values are with respect to network GND. All GND pins must be connected directly to the GND plane of the board. - All VBUS and VBUS IN pins be shorted together. (2) ### 6.3.2 TPS25730S - Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |-----------------|--------------------------------|---------------------------------------|-----|-----|------| | | | VIN_3V3 | 3.0 | 3.6 | | | VI | Input voltage range (1) | VBUS | 4 | 22 | V | | | | VSYS | 0 | 22 | | | | | I2Ct_SDA, I2Ct_SCL, ADCINx | 0 | 3.6 | | | V <sub>IO</sub> | I/O voltage range (1) | GPIOx | 0 | 5.5 | V | | | | CC1, CC2 | 0 | 5.5 | | | Io | Output current (from LDO_3V3) | GPIOx | | 1 | mA | | Io | Output current (from VBUS LDO) | sum of current from LDO_3V3 and GPIOx | | 5 | mA | | T <sub>J</sub> | Operating junction temperature | | -40 | 125 | °C | <sup>(1)</sup> All voltage values are with respect to network GND. All GND pins must be connected directly to the GND plane of the board. ### 6.4 Recommended Capacitance over operating free-air temperature range (unless otherwise noted) | PA | RAMETER <sup>(1)</sup> | VOLTAGE RATING | MIN | NOM | MAX | UNIT | |----------------------|------------------------|----------------|-----|-----|-----|------| | C <sub>VIN_3V3</sub> | Capacitance on VIN_3V3 | 6.3 V | 5 | 10 | | μF | Product Folder Links: TPS25730 Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 over operating free-air temperature range (unless otherwise noted) | Р | ARAMETER <sup>(1)</sup> | VOLTAGE RATING | MIN | NOM | MAX | UNIT | |-------------------------------|---------------------------------------------------|----------------|-----|-----|-----|------| | C <sub>LDO_3V3</sub> | Capacitance on LDO_3V3 | 6.3 V | 5 | 10 | 25 | μF | | C <sub>LDO_1V5</sub> | Capacitance on LDO_1V5 | 4 V | 4.5 | | 12 | μF | | C <sub>VBUS</sub> | Capacitance on VBUS <sup>(3)</sup> | 25 V | 1 | 4.7 | 10 | μF | | C <sub>VSYS</sub> (TPS25730S) | Capacitance on VSYS Sink from VBUS <sup>(4)</sup> | 25 V | | 47 | 100 | μF | | C <sub>PPHV</sub> (TPS25730D) | Capacitance on PPHV Sink from VBUS <sup>(4)</sup> | 25 V | | 47 | 100 | μF | | C <sub>CCy</sub> | Capacitance on CCy pins <sup>(2)</sup> | 6.3 V | 200 | 400 | 480 | pF | - (1) Capacitance values do not include any derating factors. For example, if 5.0 μF is required and the external capacitor value reduces by 50% at the required operating voltage, then the required external capacitor value is 10 μF. - (2) Capacitance includes all external capacitance to the Type-C receptacle. - (3) The device can be configured to quickly disable the sinking power path upon certain events. When such a configuration is used, a capacitance on the higher side of the range is recommended. - (4) USB PD specification for cSnkBulkPd (100μF) is the maximum bulk capacitance allowed on a VBUS sink after a PD contract is in place. The capacitance is sufficient for all power conversion devices deriving power from the PD Controller sink path. For systems requiring greater than 100uF, VBUS surge current limiting is implemented as described in the USB3.2 specification. Product Folder Links: TPS25730 ### 6.5 Thermal Information ### 6.5.1 TPS25730D - Thermal Information | | | TPS25730D | | |------------------------------|----------------------------------------------------------------------|-----------|------| | | THERMAL METRIC <sup>(1)</sup> | QFN | UNIT | | | | 38 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (sinking through PP_HV) | 57.4 | °C/W | | R <sub>θJC</sub> (top) | Junction-to-case (top) thermal resistance (sinking through PP_HV) | 30.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance (sinking through PP_HV) | 21.1 | °C/W | | ΨЈТ | Junction-to-top characterization parameter (sinking through PP_HV) | 18.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter (sinking through PP_HV) | 21.1 | °C/W | | R <sub>θJC</sub> (bot_GND) | Junction-to-case (bottom GND pad) thermal resistance | 1.8 | °C/W | | R <sub>θJC</sub> (bot_DRAIN) | Junction-to-case (bottom DRAIN pad) thermal resistance | 4.6 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 6.5.2 TPS25730S - Thermal Information | | | TPS25730S | | |------------------------|-----------------------------------------------|-----------|------| | | THERMAL METRIC <sup>(1)</sup> | QFN | UNIT | | | | 32 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 30.5 | °C/W | | R <sub>0JC</sub> (top) | Junction-to-case (top) thermal resistance | 24.5 | °C/W | | R <sub>θJC</sub> | Junction-to-board (bottom) thermal resistance | 2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 9.8 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 9.7 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: TPS25730 資料に関するフィードバック(ご意見やお問い合わせ)を送信 11 ### **6.6 Power Supply Characteristics** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------|------|------|------|------| | VIN_3V3, VBUS | | 1 | | | | | | | | rising | 3.6 | | 3.9 | | | $V_{VBUS\_UVLO}$ | VBUS UVLO threshold | falling | 3.5 | | 3.8 | V | | | | hysteresis | | 0.1 | | | | | | rising, V <sub>VBUS</sub> = 0 | 2.56 | 2.66 | 2.76 | | | $V_{VIN3V3\_UVLO}$ | Voltage required on VIN_3V3 for power on | falling, V <sub>VBUS</sub> = 0 | 2.44 | 2.54 | 2.64 | V | | | pens. on | hysteresis | | 0.12 | | | | LDO_3V3, LDO_1V5 | | | | | , | | | V <sub>LDO_3V3</sub> | Voltage on LDO_3V3 | $V_{VIN\_3V3} = 0 \text{ V}, 10 \mu\text{A} \le I_{LOAD} \le 18 \text{ mA}, v_{BUS} \ge 3.9 \text{ V}$ | 3.0 | 3.4 | 3.6 | V | | R <sub>LDO_3V3</sub> | Rdson of VIN_3V3 to LDO_3V3 | I <sub>LDO_3V3</sub> = 50 mA | | | 1.4 | Ω | | V <sub>LDO_1V5</sub> | Voltage on LDO_1V5 | up to maximum internal loading condition | 1.49 | 1.5 | 1.65 | V | ### **6.7 Power Consumption** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN\_3V3</sub> $\leq$ 3.6 V, no GPIO loading | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | I <sub>VIN_3V3,ActSnk</sub> | Current into VIN_3V3 | Active Sink mode: $22 \text{ V} \ge \text{V}_{VBUS} \ge 4.0 \text{ V}, \text{V}_{VIN\_3V3} = 3.3 \text{ V}$ | | 3 | 6 | mA | | I <sub>VIN_3V3,IdISnk</sub> | Current into VIN_3V3 | Idle Sink mode: $22 \text{ V} \ge \text{V}_{\text{VBUS}} \ge 4.0 \text{ V}, \text{V}_{\text{VIN}\_3\text{V}3} = 3.3 \text{ V}$ | | 1.0 | | mA | | I <sub>VIN_3V3,Sleep</sub> | Current into VIN_3V3 | Sleep mode: V <sub>VBUS</sub> = 0 V, V <sub>VIN_3V3</sub> = 3.3 V | | 56 | | μΑ | ### 6.8 PPHV Power Switch Characteristics - TPS25730D 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------| | | | T <sub>J_PPHV</sub> = 25°C, I <sub>PPHV</sub> = 6.5<br>A | | 16 | 19 | mΩ | | R <sub>PPHV</sub> | Resistance from VBUS_IN to PPHV power switch resistance | $T_{\text{J PPHV}}$ = 125°C, $I_{\text{PPHV}}$ = 6.5A | | 24 | 29 | 11152 | | | | $T_{J PPHV} = 150^{\circ}C, I_{PPHV} = 6.5 A$ | | 27 | 32 | mΩ | | V <sub>RCP</sub> | Comparator mode RCP threshold, V <sub>PPHV</sub> - V <sub>VBUS</sub> | 4 V ≤ V <sub>VBUS</sub> ≤ 22 V,<br>V <sub>VIN_3V3</sub> ≤ 3.63 V | 2 | 6 | 10 | mV | | SS | Soft start slew rate for GATE_VSYS | $\begin{array}{l} 4~V \leq V_{VBUS} \leq 22~V,~I_{LOAD} = \\ 100~mA,~500~pF < \\ C_{GATE\_VSYS} < 16~nF,\\ measure~slope~from~10\%~to\\ 90\%~of~final~VSYS~value \end{array}$ | 2.8 | 3.3 | 3.80 | V/ms | | tpphv_off | Time allowed to disable the internal PPHV switch in normal shutdown mode | $\begin{split} &V_{VBUS} = 20 \text{ V}, V_{PPHV} = 20 \text{ V} \\ &\text{(initially), } C_{PPHV} < 1 \text{ nF,} \\ &I_{PPHV} = 0.1 \text{ A, switch is off} \\ &\text{when } V_{VBUS\_IN} - V_{PPHV} > 1 \text{ V} \end{split}$ | | 400 | 1000 | μs | Product Folder Links: TPS25730 # 6.8 PPHV Power Switch Characteristics - TPS25730D (続き) Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>РРНV_ОVР</sub> | Time allowed to disable the internal PPHV switch in fast shutdown mode (V <sub>OVP4RCP</sub> exceeded), this includes the response time of the comparator | OVP: $V_{\text{OVP4RCP}}$ = setting 57, $V_{\text{VBUS}}$ = 20 V initially, then raised to 23 V in 50 ns, $V_{\text{PPHV}}$ = $V_{\text{VBUS\_IN}}$ (initially), $C_{\text{PPHV}}$ <li>1 nF, <math>I_{\text{PPHV}}</math> = 0.1 A, switch is off when <math>V_{\text{VBUS\_IN}}</math> – <math>V_{\text{PPHV}}</math> &gt; 0.1 V</li> | | 2 | 4 | μѕ | | t <sub>PPHV_RCP</sub> | Time allowed to disable the internal PPHV switch in fast shutdown mode (V <sub>RCP</sub> exceeded), this includes the response time of the comparator | RCP: $V_{RCP}$ = setting 0, $V_{VBUS}$ = 5 V, $V_{VSYS}$ = 5 V initially, then raised to 6 V with dV/dt = 0.1 V/ $\mu$ s, $C_{VBUS}$ =10 $\mu$ F, measure time from $V_{VSYS}$ > $V_{BUS}$ + $V_{RCP}$ to the time of peak voltage on VBUS | | 1 | 2 | μѕ | | tppHv_fSD | Time allowed to disable the internal PPHV switch in fast shutdown mode (OVP) | $\begin{split} &V_{PPHV} = 20 \text{ V (initially),} \\ &V_{VBUS} = 20 \text{ V then raised to} \\ &23 \text{ V in 50 ns, } r_{OVP} = 1, \\ &C_{PPHV} < 1 \text{ nF, } I_{PPHV} = 0.1 \\ &A, \text{ switch is off when} \\ &V_{VBUS\_IN} - V_{PPHV} > 0.5 \text{ V} \end{split}$ | | 0.25 | 20 | μs | | t <sub>PPHV_ON</sub> | Time to enable the internal PPHV switch | V <sub>VBUS_IN</sub> = 5 V, C <sub>PPHV</sub> = 0,<br>I <sub>PPHV</sub> = 0, measure time<br>from register write to<br>enable PPHV until<br>V <sub>VBUS_IN</sub> - V <sub>PPHV</sub> < 0.1 V,<br>soft start setting 3 | 1500 | 1800 | 2100 | μs | # 6.9 PP\_EXT Power Switch Characteristics - TPS25730S Operating under these conditions unless otherwise noted: , 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | | Cate driver coursing current | $ 0 \le V_{GATE\_VSYS} - V_{VSYS} \le 6 $ V, $V_{VSYS} \le 22$ V, $V_{VBUS} > 4$ V, measure $I_{GATE\_VSYS}$ | 8.5 | | 11.5 | μА | | GATE_ON | Gate driver sourcing current | $ 0 \le V_{GATE\_VBUS} - V_{VBUS} \le 6 $ V, 4 V $\le V_{VBUS} \le 22$ V, measure $I_{GATE\_VBUS}$ | 8.5 | | 11.5 | μА | | | Sourcing voltage (ON) | 0 $\leq$ V <sub>VSYS</sub> $\leq$ 22 V,<br>I <sub>GATE_VSYS</sub> $<$ 4 $\mu$ A, measure<br>V <sub>GATE_VSYS</sub> $-$ V <sub>VSYS</sub> , V <sub>VBUS</sub><br>> 4 V | 6 | | 12 | V | | V <sub>GATE_ON</sub> | Sourcing voilage (ON) | $\begin{split} 4 & V \leq V_{VBUS} \leq 22 \text{ V,} \\ I_{GATE\_VBUS} < 4 \mu\text{A,} \\ \text{measure } V_{GATE\_VBUS} - \\ V_{VBUS} \end{split}$ | 6 | | 12 | V | | V <sub>RCP</sub> | Comparator mode RCP threshold, V <sub>VSYS</sub> - V <sub>VBUS</sub> | 4 V ≤ V <sub>VBUS</sub> ≤ 22 V,<br>V <sub>VIN_3V3</sub> ≤ 3.63 V | 2 | 6 | 10 | mV | | | | Normal turnoff: V <sub>VSYS</sub> = 5<br>V, V <sub>GATE_VSYS</sub> = 6 V,<br>measure I <sub>GATE_VSYS</sub> | 13 | | | μА | | GATE_OFF | Sinking strength | Normal turnoff: V <sub>VBUS</sub><br>= V <sub>VSYS</sub> = 5 V, V <sub>GATE_VBUS</sub><br>= 6 V, measure I <sub>GATE_VBUS</sub> | 13 | | | μА | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 13 # 6.9 PP\_EXT Power Switch Characteristics - TPS25730S (続き) Operating under these conditions unless otherwise noted: , 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------| | | | Fast turnoff: V <sub>VSYS</sub> = 5 V,<br>V <sub>GATE_VSYS</sub> = 6 V, assert<br>PPHV1_FAST_DISABLE,<br>measure R <sub>GATE_VSYS</sub> | | | 85 | Ω | | R <sub>GATE_FSD</sub> | Sinking strength | Fast turnoff: V <sub>VBUS</sub> = V <sub>VSYS</sub> = 5 V, V <sub>GATE_VBUS</sub> = 6 V, assert PPHV1_FAST_DISABLE, measure R <sub>GATE_VBUS</sub> | | | 85 | Ω | | R <sub>GATE_OFF_UVLO</sub> | Sinking strength in UVLO (safety) | V <sub>VIN_3V3</sub> = 0 V, V <sub>VBUS</sub> = 3.0 V, V <sub>GATE_VSYS</sub> = 0.1 V, measure resistance from GATE_VSYS to GND | | | 1.5 | ΜΩ | | SS | Soft start slew rate for GATE_VSYS | $\begin{array}{l} \text{4 V} \leq \text{V}_{\text{VBUS}} \leq 22 \text{ V, I}_{\text{LOAD}} = \\ \text{100 mA, 500 pF} < \\ \text{C}_{\text{GATE}\_\text{VSYS}} < 16 \text{ nF,} \\ \text{measure slope from 10\% to} \\ \text{90\% of final VSYS value} \end{array}$ | 2.8 | 3.3 | 3.80 | V/ms | | t <sub>GATE_VBUS_OFF</sub> | Time allowed to disable the external FET via GATE_VBUS in normal shutdown mode. <sup>(1)</sup> | $V_{VBUS}$ = 20 V, $Q_{G}$ of external FET = 40 nC or $C_{GATE\_VBUS}$ < 3 nF, gate is off when $V_{GATE\_VBUS}$ - $V_{VBUS}$ < 1 V | | 450 | 4000 | μs | | t <sub>GATE_VBUS_OVP</sub> | Time allowed to disable the external FET via GATE_VBUS in fast shutdown mode (V <sub>OVP4RCP</sub> exceeded), this includes the response time of the comparator <sup>(1)</sup> | OVP: $V_{\text{OVP4RCP}}$ = setting 57, $V_{\text{VBUS}}$ = 20 V initially, then raised to 23 V in 50 ns, $Q_{\text{G}}$ of external FET = 40 nC or $C_{\text{GATE\_VBUS}}$ < 3 nF, gate is off when $V_{\text{GATE\_VBUS}}$ - $V_{\text{VBUS}}$ < 1 V | | 3 | 5 | μs | | <sup>t</sup> GATE_VBUS_RCP | Time allowed to disable the external FET via GATE_VBUS in fast shutdown mode (V <sub>RCP</sub> exceeded), this includes the response time of the comparator <sup>(1)</sup> | RCP: $V_{RCP}$ = setting 0,<br>$V_{VBUS}$ = 5 V, $V_{VSYS}$ = 5 V<br>initially, then raised to 5.5 V<br>in 50 ns, $Q_G$ of external<br>FET = 40 nC or $C_{GATE\_VBUS}$<br>< 3 nF, gate is off when<br>$V_{GATE\_VBUS} - V_{VBUS} < 1$ V | | 1 | 2 | µs | | tgate_vsys_off | Time allowed to disable the external FET via GATE_VSYS in normal shutdown mode <sup>(1)</sup> | $\begin{aligned} &V_{VSYS}\text{==20 V, }Q_{G}\text{ of}\\ &\text{external FET}\text{=-40 nC or}\\ &C_{GATE\_VBUS}\text{<=3 nF, gate is}\\ &\text{off when }V_{GATE\_VSYS}\\ &V_{VSYS}\text{<=1 V}\end{aligned}$ | | 450 | 4000 | μs | | t <sub>gate_vsys_</sub> fsd | Time allowed to disable the external FET via GATE_VSYS in fast shutdown mode (OVP) <sup>(1)</sup> | $\begin{aligned} &V_{VBUS} = 20 \text{ V initially, then} \\ &\text{raised to 23 V in 50 ns, } Q_G \\ &\text{of external FET} = 40 \text{ nC or} \\ &C_{GATE\_VBUS} < 3 \text{ nF, gate is} \\ &\text{off when } V_{GATE\_VSYS} - \\ &V_{VSYS} < 1 \text{ V, } r_{OVP} = 1 \end{aligned}$ | | 0.25 | 20 | μs | | t <sub>GATE_VBUS_</sub> ON | Time to enable GATE_VBUS (1) | Measure time from when $V_{GS}$ = 0 V until $V_{GS}$ >3 V, where $V_{GS}$ = $V_{GATE\_VBUS}$ - $V_{VBUS}$ | | 0.25 | 2 | ms | <sup>(1)</sup> These values depend upon the characteristics of the external N-ch MOSFET. The typical values were measured when Px\_GATE\_VSYS and Px\_GATE\_VBUS were used to drive two CSD17571Q2 in common drain back-to-back configuration. *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TPS25730 ### 6.10 Power Path Supervisory Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------|-----|------|------| | V <sub>OVP4RCP</sub> | VBUS overvoltage protection for RCP programmable range | OVP detected when $V_{VBUS} > V_{OVP4RCP}$ | 5.0 | | 24 | V | | V <sub>OVP4RCPH</sub> | Hysteresis | | 1.75 | 2 | 2.25 | % | | r <sub>OVP</sub> | Ratio of OVP4RCP input used for OVP4VSYS comparator. r <sub>OVP</sub> × V <sub>OVP4VSYS</sub> = V <sub>OVP4RCP</sub> | | | 1 | | V/V | | V <sub>OVP4VSYS</sub> | VBUS overvoltage protection range for VSYS protection | OVP detected when r <sub>OVP</sub> × V <sub>VBUS</sub> > V <sub>OVP4RCP</sub> | 5 | | 27.5 | V | | V <sub>OVP4VSYS</sub> | Hysteresis | VBUS falling, % of VOVP4VSYS, FOVP | 2 | 2.3 | 2.6 | % | | I <sub>DSCH</sub> | VBUS discharge current | V <sub>VBUS</sub> = 22 V, measure<br>I <sub>VBUS</sub> | 4 | | 15 | mA | ### **6.11 CC Cable Detection Parameters** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Type-C Sink (Rd pu | ıll-down) | | | | | | | | Open/Default detection threshold when Rd applied to Px_CCy | rising | 0.2 | | 0.24 | V | | V <sub>SNK1</sub> | Open/Default detection threshold when Rd applied to Px_CCy | falling | 0.16 | | 0.20 | V | | | hysteresis | | | 0.04 | | V | | | Default/1.5A detection threshold | falling | 0.62 | | 0.68 | V | | V <sub>SNK2</sub> | Default/1.5A detection threshold | rising | 0.63 | 0.66 | 0.69 | V | | | hysteresis | | | 0.01 | | V | | V <sub>SNK3</sub> | 1.5A/3.0A detection threshold when Rd applied to Px_CCy | falling | 1.17 | | 1.25 | V | | | 1.5A/3.0A detection threshold when Rd applied to Px_CCy | rising | 1.22 | | 1.3 | V | | | hysteresis | | | 0.05 | | V | | R <sub>SNK</sub> | Rd pulldown resistance | 0.25 V ≤ V <sub>Px_CCy</sub> ≤ 2.1 V, measure resistance on Px_CCy | 4.1 | | 6.1 | kΩ | | | | V <sub>VIN_3V3</sub> =0V, 64 μA < I <sub>Px_CCy</sub> <96<br>μA | 0.25 | | 1.32 | | | V <sub>CLAMP</sub> | Dead battery Rd clamp | V <sub>VIN_3V3</sub> =0V, 166 μA <<br>I <sub>Px_CCy</sub> <194 μA | 0.65 | | 1.32 | V | | | | V <sub>VIN_3V3</sub> =0V, 304 μA < I <sub>Px_CCy</sub> <<br>356 μA | 1.20 | | 2.18 | | | _ | resistance from Px_CCy to GND | V <sub>Px_VBUS</sub> = 0, V <sub>VIN_3V3</sub> =3.3V,<br>V <sub>Px_CCy</sub> =5 V, measure resistance<br>on Px_CCy | 500 | | | kΩ | | R <sub>Open</sub> | when configured as open. | V <sub>Px_VBUS</sub> = 5V, V <sub>VIN_3V3</sub> = 0,<br>V <sub>Px_CCy</sub> =5 V, measure resistance<br>on Px_CCy | 500 | | | kΩ | | Common Sink | | | | | | | | t <sub>CC</sub> | deglitch time for comparators on Px_CCy | | | 3.2 | | ms | Product Folder Links: TPS25730 15 #### 6.12 CC PHY Parameters Operating under these conditions unless otherwise noted: and ( $3.0~V \le V_{VIN~3V3} \le 3.6~V$ or $V_{VBUS} \ge 3.9~V$ ) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-----|------| | Transmitter | | | | | | | | V <sub>TXHI</sub> | Transmit high voltage on CCy | Standard External load | 1.05 | 1.125 | 1.2 | V | | V <sub>TXLO</sub> | Transmit low voltage on CCy | Standard External load | -75 | | 75 | mV | | Z <sub>DRIVER</sub> | Transmit output impedance while driving the CC line using CCy | measured at 750 kHz | 33 | 54 | 75 | Ω | | $t_{Rise}$ | Rise time. 10 % to 90 % amplitude points on CCy, minimum is under an unloaded condition. Maximum set by TX mask | C <sub>CCy</sub> = 520 pF | 300 | | | ns | | t <sub>Fall</sub> | Fall time. 90 % to 10 % amplitude points on CCy, minimum is under an unloaded condition. Maximum set by TX mask | C <sub>CCy</sub> = 520 pF | 300 | | | ns | | V <sub>PHY_OVP</sub> | OVP detection threshold for USB<br>PD PHY | $0 \le V_{\text{VIN\_3V3}} \le 3.6 \text{ V}, V_{\text{VBUS}} \ge 4 \text{ V}.$<br>Initially $V_{\text{CC1}} \le 5.5 \text{ V}$ and $V_{\text{CC2}} \le 5.5 \text{ V}$ , then $V_{\text{CCx}}$ rises | 5.5 | | 8.5 | V | | Receiver | · | | | | | | | Z <sub>BMCRX</sub> | Receiver input impedance on CCy | Does not include pullup or pulldown resistance from cable detect. Transmitter is Hi-Z | 1 | | | МΩ | | C <sub>CC</sub> | Receiver capacitance on CCy <sup>(1)</sup> | Capacitance looking into the CC pin when in receiver mode | | | 120 | pF | | V <sub>RX_SNK_R</sub> | Rising threshold on CCy for receiver comparator | Sink mode (rising) | 499 | 525 | 551 | mV | | V <sub>RX_SRC_R</sub> | Rising threshold on CCy for receiver comparator | Source mode (rising) | 784 | 825 | 866 | mV | | V <sub>RX_SNK_F</sub> | Falling threshold on CCy for receiver comparator | Sink mode (falling) | 230 | 250 | 270 | mV | | V <sub>RX_SRC_F</sub> | Falling threshold on CCy for receiver comparator | Source mode (falling) | 523 | 550 | 578 | mV | <sup>(1)</sup> C<sub>CC</sub> includes only the internal capacitance on a CCy pin when the pin is configured to be receiving BMC data. External capacitance is needed to meet the required minimum capacitance per the USB-PD Specifications (cReceiver). Therefore, TI recommends adding C<sub>CCy</sub> externally. ### 6.13 Thermal Shutdown Characteristics over operating free-air temperature range (unless otherwise noted) | P.A | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------|--------------------------------|-----------------|-----|-----|-----|------| | T <sub>SD_MAIN</sub> Temperature shutdown threshold | Temperature rising | 145 | 160 | 175 | °C | | | | remperature shutdown threshold | hysteresis | | 20 | | °C | #### 6.14 ADC Characteristics Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------|-----------------------|-------------------------------------------|-----|------|-----|------| | | | 3.6-V max scaling, voltage divider of 3 | | 14 | | mV | | LSB | Least significant bit | 25.2-V max scaling, voltage divider of 21 | | 98 | | mV | | | | 4.07-A max scaling | | 16.5 | | mA | Product Folder Links: TPS25730 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN\_3V3</sub> $\leq$ 3.6 V | PARAMETER | | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-----------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------|----------|------| | GAIN ERR | | $0.05 \text{ V} \le \text{V}_{\text{ADCINx}} \le 3.6$<br>V, $\text{V}_{\text{ADCINx}} \le \text{V}_{\text{LDO}_3 \text{V}3}$ | -2.7 2. | -2.7 2.7 | | | | Gain error | $0.05 \text{ V} \le \text{V}_{\text{GPIOx}} \le 3.6 \text{ V}, \text{V}_{\text{GPIOx}}$<br>$\le \text{V}_{\text{LDO}\_3\text{V}3}$ | -2.1 | 2.1 | % | | _ | | 2.7 V ≤ V <sub>LDO_3V3</sub> ≤ 3.6 V | -2.4 | 2.4 | | | | | 0.6 V ≤ V <sub>VBUS</sub> ≤ 22 V | -2.1 | 2.1 2.1 | | | | | 1 A ≤ I <sub>VBUS</sub> ≤ 3 A | -2.1 | 2.1 | | | | | $0.05 \text{ V} \le \text{V}_{\text{ADCINx}} \le 3.6$<br>V, $\text{V}_{\text{ADCINx}} \le \text{V}_{\text{LDO}_3 \text{V}3}$ | -4.1 | 4.1 | | | VOS_ERR | Offset error <sup>(1)</sup> | $0.05 \text{ V} \le \text{V}_{\text{GPIOx}} \le 3.6 \text{ V}, \text{V}_{\text{GPIOx}}$<br>$\le \text{V}_{\text{LDO}\_3\text{V}3}$ | -4.1 | 4.1 | mV | | | | 2.7 V ≤ V <sub>LDO_3V3</sub> ≤ 3.6 V | -4.5 | 4.5 | | | | | 0.6 V ≤ V <sub>VBUS</sub> ≤ 22 V | -4.1 | 4.1 | | | | | 1 A ≤ I <sub>VBUS</sub> ≤ 3 A | -4.5 | 4.5 | mA | <sup>(1)</sup> The offset error is specified after the voltage divider. # 6.15 Input/Output (I/O) Characteristics Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN\_3V3</sub> $\leq$ 3.6 V | PARA | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |-------------------|---------------------------------------------------------------------|--------------------------------------------|------|-----|------|----| | GPIO_VIH | GPIOx high-Level input voltage | V <sub>LDO_3V3</sub> = 3.3V | 1.3 | | | V | | GPIO_VIL | GPIOx low-level input voltage | V <sub>LDO_3V3</sub> = 3.3V | | | 0.54 | V | | GPIO_HYS | GPIOx input hysteresis voltage | V <sub>LDO_3V3</sub> = 3.3V | 0.09 | | | V | | GPIO_ILKG | GPIOx leakage current | V <sub>GPIOx</sub> = 3.45 V | -1 | | 1 | μA | | GPIO_DG | GPIOx input deglitch | | | 20 | | ns | | GPIO0-9 (Outputs) | | | | | | | | GPIO_VOH | GPIOx output high voltage | $V_{LDO_3V3}$ = 3.3V, $I_{GPIOx}$ = -2mA | 2.9 | | | V | | GPIO_VOL | GPIOx output low voltage | $V_{LDO_3V3}$ = 3.3V, $I_{GPIOx}$ =2mA | | | 0.4 | V | | ADCINx | | | | | | | | ADCIN_ILKG | ADCINx leakage current | V <sub>ADCINx</sub> ≤ V <sub>LDO_3V3</sub> | -1 | | 1 | μA | | tвоот | time from LDO_3V3 going high until ADCINx is read for configuration | | | 10 | | ms | ### 6.16 I2C Requirements and Characteristics 994 Operating under these conditions unless otherwise noted: , $3.0 \text{ V} \le V_{\text{V/IM}}$ $_{3\text{V/3}} \le 3.6 \text{ V}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------------------------------------|-----------------------------------------------------------|-------|-----|------|------| | SDA and SCL Co | mmon Characteristics Target) | | | | | | | V <sub>IL</sub> | Input low signal | V <sub>LDO_3V3</sub> =3.3V, | | | 0.54 | V | | V <sub>IH</sub> | Input high signal | V <sub>LDO_3V3</sub> =3.3V, | 1.3 | | | V | | V <sub>HYS</sub> | Input hysteresis | V <sub>LDO_3V3</sub> =3.3V | 0.165 | | | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> =3 mA | | | 0.36 | V | | I <sub>LEAK</sub> | Input leakage current | Voltage on pin = V <sub>LDO_3V3</sub> | -3 | | 3 | μΑ | | I <sub>OL</sub> | Max output low current | V <sub>OL</sub> =0.4 V | 15 | | | mA | | I <sub>OL</sub> | Max output low current | V <sub>OL</sub> =0.6 V | 20 | | | mA | | t <sub>f</sub> | Fall time from 0.7*V <sub>DD</sub> to 0.3*V <sub>DD</sub> | $V_{DD} = 1.8V, 10 \text{ pF} \le C_b \le 400 \text{ pF}$ | 12 | | 80 | ns | Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Operating under these conditions unless otherwise noted: , 3.0 V $\leq$ V<sub>VIN\_3V3</sub> $\leq$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------|---------|-----|------|------| | t <sub>f</sub> | Fall time from 0.7*V <sub>DD</sub> to 0.3*V <sub>DD</sub> | $V_{DD} = 3.3V, 10 \text{ pF} \le C_b \le 400 \text{ pF}$ | 12 | | 150 | ns | | t <sub>SP</sub> | I2C pulse width suppressed | | | | 50 | ns | | C <sub>I</sub> | pin capacitance (internal) | | | | 10 | pF | | C <sub>b</sub> | Capacitive load for each bus line (external) | | | | 400 | pF | | SDA and SCL S | tandard Mode Characteristics (Target) | | | | | | | f <sub>SCLS</sub> | Clock frequency for target | V <sub>DD</sub> = 1.8V or 3.3V | | | 100 | kHz | | t <sub>VD;DAT</sub> | Valid data time | Transmitting Data, V <sub>DD</sub> = 1.8V or 3.3V, SCL low to SDA output valid | | | 3.45 | μs | | t <sub>VD;ACK</sub> Valid data time of ACK condition | | Transmitting Data, V <sub>DD</sub> = 1.8V or 3.3V, ACK signal from SCL low to SDA (out) low | | | 3.45 | μs | | SDA and SCL Fa | ast Mode Characteristics (Target) | | , | , | | | | f <sub>SCLS</sub> | Clock frequency for target | V <sub>DD</sub> = 1.8V or 3.3V | 100 | | 400 | kHz | | $t_{VD;DAT}$ | Valid data time | Transmitting data, V <sub>DD</sub> = 1.8V,<br>SCL<br>low to SDA output valid | 9.0 | | 0.9 | μs | | t <sub>VD;ACK</sub> | Valid data time of ACK condition | Transmitting data, V <sub>DD</sub> = 1.8V or 3.3V, ACK signal from SCL low to SDA (out) low | | | 0.9 | μs | | f <sub>SCLS</sub> | Clock frequency for Fast Mode<br>Plus | V <sub>DD</sub> = 1.8V or 3.3V | 400 800 | | 800 | kHz | | $t_{VD;DAT}$ | Valid data time | Transmitting data, V <sub>DD</sub> = 1.8V or 3.3V, SCL low to SDA output valid | r 0.55 | | 0.55 | μs | | t <sub>VD;ACK</sub> | Valid data time of ACK condition | Transmitting data, V <sub>DD</sub> = 1.8V or 3.3V, ACK signal from SCL low to SDA (out) low | | | 0.55 | μs | English Data Sheet: SLVSGP9 18 Product Folder Links: TPS25730 ### 6.17 Typical Characteristics 19 ### 7 Parameter Measurement Information ☑ 7-1. I<sup>2</sup>C Target Interface Timing ### 8 Detailed Description #### 8.1 Overview The TPS25730 is a fully-integrated USB Power Delivery (USB-PD) management device providing cable plug and orientation detection for USB Type-C and PD receptacles. The TPS25730 communicates with the other USB Type-C and PD port partner at the opposite end of the cable. The device also enables integrates a high current port power switch for sinking. The TPS25730 is divided into several main sections: - USB-PD controller - · Cable plug and orientation detection circuitry - Port power switch - Power management circuitry - Digital core The USB-PD controller provides the physical layer (PHY) functionality of the USB-PD protocol. The USB-PD data is output through either the CC1 pin or the CC2 pin, depending on the orientation of the reversible USB Type-C cable. For a high-level block diagram of the USB-PD physical layer, a description of its features, and more detailed circuitry, see *USB-PD Physical Layer*. The cable plug and orientation detection analog circuitry automatically detects a USB Type-C cable plug insertion the cable orientation. For a high-level block diagram of cable plug and orientation detection, a description of its features, and more detailed circuitry, see *Cable Plug and Orientation Detection*. For a high-level block diagram of the port power switch, a description of its features, and more detailed circuitry, see *Power Paths*. The power management circuitry receives and provides power to the TPS25730 internal circuitry and LDO\_3V3 output. See *Power Management* for more information. The digital core provides the engine for receiving, processing, and sending all USB-PD packets as well as handling control of all other TPS25730 functionality. For a high-level block diagram of the digital core, a description of its features, and more detailed circuitry, see *Digital Core*. The TPS25730 also integrates a thermal shutdown mechanism and runs off of accurate clocks provided by the integrated oscillator. # 8.2 Functional Block Diagram 図 8-1. TPS25730D 図 8-2. TPS25730S 23 Product Folder Links: TPS25730 #### 8.3 Feature Description ### 8.3.1 USB-PD Physical Layer ⊠ 8-3 shows the USB PD physical layer block surrounded by a simplified version of the analog plug and orientation detection block. 図 8-3. USB-PD Physical Layer and Simplified Plug and Orientation Detection Circuitry USB-PD messages are transmitted in a USB Type-C system using a BMC signaling. The BMC signal is output on the same pin (CC1 or CC2) that is DC biased due to the Rp (or Rd) cable attach mechanism. #### 8.3.1.1 USB-PD Encoding and Signaling ☑ 8-4 illustrates the high-level block diagram of the baseband USB-PD transmitter. ☑ 8-5 illustrates the high-level block diagram of the baseband USB-PD receiver. 図 8-4. USB-PD Baseband Transmitter Block Diagram 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated 図 8-5. USB-PD Baseband Receiver Block Diagram #### 8.3.1.2 USB-PD Bi-Phase Marked Coding The USB-PD physical layer implemented in the TPS25730 is compliant to the *USB-PD Specifications*. The encoding scheme used for the baseband PD signal is a version of Manchester coding called Biphase Mark Coding (BMC). In this code, there is a transition at the start of every bit time and there is a second transition in the middle of the bit cell when a 1 is transmitted. This coding scheme is nearly DC balanced with limited disparity (limited to 1/2 bit over an arbitrary packet, so a very low DC level). $\boxtimes$ 8-6 illustrates Biphase Mark Coding. 図 8-6. Biphase Mark Coding Example The USB PD baseband signal is driven onto the CC1 or CC2 pin with a tri-state driver. The tri-state driver is slew rate to limit coupling to D+/D— and to other signal lines in the Type-C fully featured cables. When sending the USB-PD preamble, the transmitter starts by transmitting a low level. The receiver at the other end tolerates the loss of the first edge. The transmitter terminates the final bit by an edge to ensure the receiver clocks the final bit of EOP. #### 8.3.1.3 USB-PD BMC Transmitter The TPS25730 transmits and receives USB-PD data over one of the CCy pins for a given CC pin pair (one pair per USB Type-C port). The CCy pins are also used to determine the cable orientation and maintain the cable/ device attach detection. Thus, a DC bias exists on the CCy pins. The transmitter driver overdrives the CCy DC bias while transmitting, but returns to a Hi-Z state, allowing the DC voltage to return to the CCy pin when it is not transmitting. While either CC1 or CC2 can be used for transmitting and receiving, during a given connection only, the one that mates with the CC pin of the plug is used, so there is no dynamic switching between CC1 and CC2. 8-7 shows the USB-PD BMC TX and RX driver block diagram. 25 English Data Sheet: SLVSGP9 Product Folder Links: TPS25730 図 8-7. USB-PD BMC TX/Rx Block Diagram № 8-8 shows the transmission of the BMC data on top of the DC bias. Note that the DC bias can be anywhere between the minimum and maximum threshold for detecting a Sink attach. This note means that the DC bias can be above or below the VOH of the transmitter driver. **図 8-8. TX Driver Transmission with DC Bias** The transmitter drives a digital signal onto the CCy lines. The signal peak, $V_{TXHI}$ , is set to meet the TX masks defined in the *USB-PD Specifications*. Note that the TX mask is measured at the far-end of the cable. When driving the line, the transmitter driver has an output impedance of $Z_{DRIVER}$ . $Z_{DRIVER}$ is determined by the driver resistance and the shunt capacitance of the source and is frequency dependent. $Z_{DRIVER}$ impacts the noise ingression in the cable. 図 8-9 shows the simplified circuit determining Z<sub>DRIVER</sub>. It is specified such that noise at the receiver is bounded. 図 8-9. ZDRIVER Circuit Product Folder Links: TPS25730 eせ) を送信 Copyright © 2023 Texas Instruments Incorporated #### 8.3.1.4 USB-PD BMC Receiver The receiver block of the TPS25730 receives a signal that follows the allowed Rx masks defined in the USB PD specification. The receive thresholds and hysteresis come from this mask. ☑ 8-10 shows an example of a multi-drop USB-PD connection (only the CC wire). This connection has the typical Sink (device) to Source (host) connection, but also includes cable USB-PD Tx/Rx blocks. Only one system can be transmitting at a time. All other systems are Hi-Z (Z<sub>BMCRX</sub>). The USB-PD Specification also specifies the capacitance that can exist on the wire as well as a typical DC bias setting circuit for attach detection. 図 8-10. Example USB-PD Multi-Drop Configuration #### 8.3.1.5 Squelch Receiver The TPS25730 has a squelch receiver to monitor for the bus idle condition as defined by the USB PD specification. #### 8.3.2 Power Management The TPS25730 power management block receives power and generates voltages to provide power to the TPS25730 internal circuitry. These generated power rails are LDO 3V3 and LDO 1V5. LDO 3V3 can also be used as a low power output for external EEPROM memory. The power supply path is shown in 🗵 8-11. **図** 8-11. Power Supplies The TPS25730 is powered from either VIN\_3V3 or VBUS. The normal power supply input is VIN\_3V3. When powering from VIN\_3V3, current flows from VIN\_3V3 to LDO\_3V3 to power the core 3.3-V circuitry and I/Os. A second LDO steps the voltage down from LDO\_3V3 to LDO\_1V5 to power the 1.5-V core digital circuitry. When VIN\_3V3 power is unavailable and power is available on VBUS, it is referred to as the dead-battery start-up condition. In a dead-battery start-up condition, the TPS25730 opens the VIN\_3V3 switch until the host clears the dead-battery flag through I<sup>2</sup>C. Therefore, the TPS25730 is powered from the VBUS input with the higher voltage during the dead-battery start-up condition and until the dead-battery flag is cleared. When powering from a VBUS input, the voltage on VBUS is stepped down through an LDO to LDO 3V3. #### 8.3.2.1 Power-On And Supervisory Functions A power-on reset (POR) circuit monitors each supply. This POR allows active circuitry to turn on only when a good supply is present. #### 8.3.2.2 VBUS LDO The TPS25730 contains an internal high-voltage LDO which is capable of converting VBUS to 3.3 V for powering internal device circuitry. The VBUS LDO is only used when VIN\_3V3 is low (the dead-battery condition). The VBUS LDO is powered from VBUS. #### 8.3.3 Power Paths TPS25730D has a integrated high voltage load switch for sinking power path: PPHV. TPS25730S has a high voltage gate driver for sink path control: PP\_EXT. Each power path is described in detail in this section. #### 8.3.3.1 TPS25730D Internal Sink Path The TPS25730D has internal controls for internal FETs (GATE\_VSYS and GATE\_VBUS as shown in $\boxtimes$ 8-12) that require that VBUS\_IN be above V<sub>VBUS\_UVLO</sub> before being able to enable the sink path. $\boxtimes$ 8-12 shows a diagram of the sink path. When a sink path is enabled, the circuitry includes a slew rate control loop to ensure that external switches do not turn on too quickly (SS). The TPS25730D senses the PPHV and VBUS voltages to control the gate voltages to enable or disable the FETs. The sink-path control includes overvoltage protection (OVP) and reverse current protection (RCP). Copyright © 2023 Texas Instruments Incorporated Copyright © 2018, Texas Instruments Incorporated 図 8-12. Internal Sink Path ### 8.3.3.2 TPS25730S - External Sink Path Control PP\_EXT The TPS25730S has two N-ch gate drivers designed to control a sinking path from VBUS to VSYS. The charge pump for these gate drivers requires VBUS to be above VVBUS UVLO. When a sink path is enabled, the circuitry includes a slew rate control loop to ensure that external switches do not turn on too quickly (SS). The TPS25730S senses the VSYS and VBUS voltages to control the gate voltages to enable or disable the external FETs. The sink-path control includes overvoltage protection (OVP), and reverse current protection (RCP). Adding resistance in series with a GATE pin of the TPS25730S and the gate pin of the N-ch MOSFET slows down the turnoff time when OVP or RCP occurs. Any such resistance must be minimized, and not allowed to exceed 3 Ω. Copyright © 2018, Texas Instruments Incorporated 図 8-13. PP\_EXT External Sink Path Control ☑ 8-14 shows the GATE\_VSYS gate driver in more detail. 図 8-14. Details of the VSYS Gate Driver #### 8.3.4 Cable Plug and Orientation Detection ⊠ 8-15 shows the plug and orientation detection block at each CCy pin (CC1, CC2). Each pin has identical detection circuitry. 図 8-15. Plug and Orientation Detection Block #### 8.3.5 Overvoltage Protection (CC1, CC2) The TPS25730 detects when the voltage on the CC1 or CC2 pin is too high and takes action to protect the system. The protective action is to disable the USB PD transmitter. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated 図 8-16. Overvoltage and Reverse Current Protection for CC1 and CC2 #### 8.3.6 Default Behavior Configuration (ADCIN1, ADCIN2) 注 This functionality is firmware controlled and subject to change. The ADCINx inputs to the internal ADC control the behavior of the TPS25730 in response to VBUS being supplied when VIN 3V3 is low (that is the dead-battery scenario). The ADCINx pins must be externally tied to the LDO 3V3 pin via a resistive divider as shown in the following figure. At power-up the ADC converts the ADCINx voltage and the digital core uses these two values to determine start-up behavior. The available start-up configurations include options for I2C target address of I2Ct\_SCL/SDA, sink path control in dead-battery, and default configuration. 図 8-17. ADCINx Resistor Divider The device behavior is determined in several ways depending upon the decoded value of the ADCINx pins. The following table shows the decoded values for different resistor divider ratios. See I<sup>2</sup>C Address Setting for details on how ADCINx decoded values affects default I<sup>2</sup>C target address. 表 8-1. Decoding of ADCIN1 and ADCIN2 Pins | DIV | = R <sub>DOWN</sub> / (R <sub>UP</sub> + R <sub>DOW</sub> | /N) <sup>(1)</sup> | Without Using R <sub>UP</sub> | ADCINx Decoded Value | |-----|-----------------------------------------------------------|--------------------|-------------------------------|-----------------------| | MIN | Target | MAX | or R <sub>DOWN</sub> | Abolity Decoded Value | | 0 | 0.0114 | 0.0228 | tie to GND | 0 | Product Folder Links: TPS25730 Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 31 | 表 8-1. | Decoding | of ADCIN1 | and ADCIN2 | Pins | (続き) | |--------|----------|-----------|------------|------|------| |--------|----------|-----------|------------|------|------| | | | • | | \" - / | |----------------------------------------------|--------|--------|-------------------------------|-----------------------| | $DIV = R_{DOWN} / (R_{UP} + R_{DOWN})^{(1)}$ | | | Without Using R <sub>UP</sub> | ADCINx Decoded Value | | MIN | Target | MAX | or R <sub>DOWN</sub> | Abolita becoded value | | 0.0229 | 0.0475 | 0.0722 | N/A | 1 | | 0.0723 | 0.1074 | 0.1425 | N/A | 2 | | 0.1425 | 0.1899 | 0.2372 | N/A | 3 | | 0.2373 | 0.3022 | 0.3671 | N/A | 4 | | 0.3672 | 0.5368 | 0.7064 | tie to LDO_1V5 | 5 | | 0.7065 | 0.8062 | 0.9060 | N/A | 6 | | 0.9061 | 0.9530 | 1.0 | tie to LDO_3V3 | 7 | <sup>(1)</sup> See *I*<sup>2</sup>C Address Setting to see the exact meaning of I<sup>2</sup>C Address Index. #### 8.3.7 ADC The TPS25730 ADC is shown in 🗵 8-18. The ADC is an 8-bit successive approximation ADC. The input to the ADC is an analog input mux that supports multiple inputs from various voltages and currents in the device. The output from the ADC is available to be read and used by application firmware. 図 8-18. SAR ADC #### 8.3.8 Digital Interfaces The TPS25730 contains several different digital interfaces which can be used for communicating with other devices. The available interfaces include an I2C target and preconfigured GPIO. Product Folder Links: TPS25730 ### 8.3.9 Digital Core 図 8-19 shows a simplified block diagram of the digital core. 図 8-19. Digital Core Block Diagram #### 8.3.10 I<sup>2</sup>C Interface The TPS25730 has one I2C target interface ports: I2Ct. I2C port I2Ct is comprised of the I2Ct\_SDA and I2Ct\_SCL pins. This interface provide general status information about the TPS25730, as well as the ability to control the TPS25730 behavior, supporting communications to/from a connected device and/or cable supporting BMC USB-PD, and providing information about connections detected at the USB-C receptacle. When the TPS25730 is in 'APP' mode TI recommends to use standard mode or Fast mode (that is a clock speed no higher than 400 kHz). 表 8-2. I<sup>2</sup>C Summary | I <sup>2</sup> C BUS | TYPE | TYPICAL USAGE | |----------------------|--------|------------------------------------------------------------------------------------------------------------| | I2Ct | Target | Optionally can be connected to an external MCU. Also used to load the patch and application configuration. | ### 8.3.10.1 I<sup>2</sup>C Interface Description The TPS25730 supports Standard and Fast mode $I^2C$ interfaces. The bidirectional $I^2C$ bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a supply through a pullup resistor. Data transfer can be initiated only when the bus is not busy. A controller sending a Start condition, a high-to-low transition on the SDA input and output, while the SCL input is high initiates I<sup>2</sup>C communication. After the Start condition, the device address byte is sent, most significant bit (MSB) first, including the data direction bit (R/W). After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA input/ output during the high of the ACK-related clock pulse. On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period as changes in the data line at this time are interpreted as control commands (Start or Stop). The controller sends a Stop condition, a low-to-high transition on the SDA input and output while the SCL input is high. Any number of data bytes can be transferred from the transmitter to receiver between the Start and the Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse, so that the SDA line is stable low during the high pulse of the ACK-related clock period. When a target receiver is addressed, it must generate an ACK after each byte is received. Similarly, the controller must generate an ACK after each byte that it receives from the target transmitter. Setup and hold times must be met to ensure proper operation. A controller receiver signals an end of data to the target transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the target. The controller receiver holding the SDA line high does this. In this event, the transmitter must release the data line to enable the controller to generate a Stop condition. 図 8-20 shows the start and stop conditions of the transfer. 図 8-21 shows the SDA and SCL signals for transferring a bit. 図 8-22 shows a data transfer sequence with the ACK or NACK at the last clock pulse. **図** 8-20. I<sup>2</sup>C Definition of Start and Stop Conditions 図 8-21. I<sup>2</sup>C Bit Transfer 図 8-22. I<sup>2</sup>C Acknowledgment #### 8.3.10.1.1 I<sup>2</sup>C Clock Stretching The TPS25730 features clock stretching for the I<sup>2</sup>C protocol. The TPS25730 target I<sup>2</sup>C port can hold the clock line (SCL) low after receiving (or sending) a byte, indicating that it is not yet ready to process more data. The controller communicating with the target must not finish the transmission of the current bit and must wait until the clock line actually goes high. When the target is clock stretching, the clock line remains low. せ) を送信 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *TPS25730* The controller must wait until it observes the clock line transitioning high plus an additional minimum time (4 $\mu$ s for standard 100-kbps I<sup>2</sup>C) before pulling the clock low again. Any clock pulse can be stretched but typically it is the interval before or after the acknowledgment bit. #### 8.3.10.1.2 Unique Address Interface The Unique Address Interface allows for complex interaction between an $I^2C$ controller and a single TPS25730. The $I^2C$ target sub-address is used to receive or respond to Host Interface protocol commands. $\boxtimes$ 8-23 and $\boxtimes$ 8-24 show the write and read protocol for the $I^2C$ target interface, and a key is included in $\boxtimes$ 8-25 to explain the terminology used. The key to the protocol diagrams is in the SMBus Specification and is repeated here in part. 図 8-25. I<sup>2</sup>C Read/Write Protocol Key Continuation of protocol Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 35 #### 8.3.10.1.3 Pin Strapping to Configure Default Behavior During the boot procedure, the device reads the ADCINx pins and sets the I<sup>2</sup>C address and configuration based on the table below. 表 8-3. Device Configuration using ADCIN1 and ADCIN2 | 20 0. Device Configuration using ADON'T and ADON'E | | | | | |----------------------------------------------------|----------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | ADCIN1 DECODED<br>VALUE (MIN<br>VOLTAGE) (1) | ADCIN2 DECODED<br>VALUE (MAX<br>VOLTAGE) (1) | I <sup>2</sup> C ADDRESS | DEAD BATTERY CONFIGURATION | | | 0 (5V) | 7 (20V) | 0x20 | AlwaysEnableSink: The device always enables the sink path regardless of the amount of current the attached source is offering. USB PD is disabled until configuration is loaded. | | | 1 (9V) | 7 (20V) | 0x21 | | | | 2 (12V) | 7 (20V) | 0x20 | | | | 3 (15V) | 7 (20V) | 0x21 | | | | 4 (20V) | 7 (20V) | 0x20 | | | | 0 (5V) | 5 (15V) | 0x20 | | | | 1 (9V) | 5 (15V) | 0x21 | | | | 2 (12V) | 5 (15V) | 0x20 | | | | 3 (15V) | 5 (15V) | 0x21 | | | | 0 (5V) | 3 (12V) | 0x20 | | | | 1 (9V) | 3 (12V) | 0x21 | | | | 2 (12V) | 3 (12V) | 0x20 | | | | 0 (5V) | 1 (9V) | 0x20 | | | | 1 (9V) | 1 (9V) | 0x21 | | | <sup>(1)</sup> See セクション 8.3.6 for how to configure a given ADCINx decoded value. #### 8.3.11 Minimum Voltage Configuration The minimum voltage for the USB Power Delivery Sink Capabilities can be set according to the table below. When the received USB PD Source Capabilities do not meet the minimum and maximum voltage range the Capabilities Mismatch bit is set on the USB PD request. When the Minimum Voltage is set greater than 5 V the Higher Capability bit is set in the Sink Capabilities. 表 8-4. Minimum Voltage Configuration for Sink Capabilities - ADCIN1 Decoded | ADCIN1 Decoded Value | Minimum Voltage Configuration | |----------------------|-------------------------------| | 0 | 5 V | | 1 | 9 V | | 2 | 12 V | | 3 | 15 V | | 4 | 20 V | | 5 | Reserved | | 6 | Reserved | | 7 | Reserved | #### 8.3.12 Maximum Voltage Configuration The maximum voltage for the USB Power Delivery Sink Capabilities is set according to the table below. When the received USB PD Source Capabilities do not meet the minimum and maximum voltage range the Capabilities Mismatch bit is set on the USB PD request. せ) を送信 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *TPS25730* | 乭 | ₹8. | -5. | <b>Maximum</b> | Voltage | Configuration | for Sink | Capabilities - | ADCIN2 Decoded | |---|-----|-----|----------------|---------|---------------|----------|----------------|----------------| | | | | | | | | | | | ADCIN2 Decoded Value | Maximum Voltage Configuration | |----------------------|-------------------------------| | 1 | 9 V | | 3 | 12 V | | 5 | 15 V | | 7 | 20 V | ## 8.3.13 Sink Current Configuration The sink current is configured according to the table below. The configuration sets Operating and Maximum Current in the USB PD request message. The Operating Current is defined as the the current required for the sink to be functional. The Maximum Current is defined as the maximum current the sink may use. The Operating and Maximum Current can be the same if the Operational Current is the maximum current required for the sink to be functional. The Capabilities Mismatch bit is set when the PD Source Capabilities do not meet the Operating Current. When the Operating Current is set to 0 A the Capability Mismatch bit is not set. 表 8-6. ADCIN3 & ADCIN4 Sink Current Configuration | ADCIN3 | ADCIN4 | Operating Current | Maximum Current | |--------|--------|-------------------|-----------------| | 0 | 0 | 0 | 1.5 A | | 0 | 1 | 0 | 3 A | | 0 | 2 | 0 | 4 A | | 0 | 3 | 0 | 5 A | | 0 | 4 | 0.5 A | 1.5 A | | 0 | 5 | 0.5 A | 3 A | | 0 | 6 | 0.5 A | 4 A | | 0 | 7 | 0.5 A | 5 A | | 1 | 0 | 1 A | 1.5 A | | 1 | 1 | 1 A | 3 A | | 1 | 2 | 1 A | 4 A | | 1 | 3 | 1 A | 5 A | | 1 | 4 | 1.5 A | 1.5 A | | 1 | 5 | 1.5 A | 3 A | | 1 | 6 | 1.5 A | 4 A | | 1 | 7 | 1.5 A | 5 A | | 2 | 1 | 2 A | 3 A | | 2 | 2 | 2 A | 4 A | | 2 | 3 | 2 A | 5 A | | 2 | 5 | 2.5 A | 3 A | | 2 | 6 | 2.5 A | 4 A | | 2 | 7 | 2.5 A | 5 A | | 3 | 1 | 3 A | 3 A | | 3 | 2 | 3 A | 4 A | | 3 | 3 | 3 A | 5 A | Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 37 ## 表 8-6. ADCIN3 & ADCIN4 Sink Current Configuration (続き) | ADCIN3 | ADCIN4 | Operating Current | Maximum Current | |--------|--------|-------------------|-----------------| | 3 | 6 | 3.5 A | 4 A | | 3 | 7 | 3.5 A | 5 A | | 4 | 2 | 4 A | 4 A | | 4 | 3 | 4 A | 5 A | | 4 | 7 | 4.5 A | 5 A | | 5 | 3 | 5 A | 5 A | ## 8.3.14 Autonegotiate Sink Minimum Power The minimum power required is determined by the Operating Current configuration multiplied by the Minimum Voltage configuration. When the received PD Source Capabilities power do not meet the Autonegotiate Sink Minimum Power the Capability Mismatch bit is set in the PD Request message. 表 8-7. Autonegotiate Sink Minimum Power Example | ADCIN1 | ADCIN2 | Minimum<br>Voltage | Maximum<br>Voltage | ADCIN3 | ADCIN4 | Operating<br>Current | Maximum<br>Current | Minimum<br>Power | |--------|--------|--------------------|--------------------|--------|--------|----------------------|--------------------|------------------| | 0 | 4 | 5 V | 15 V | 3 | 1 | 3 A | 3 A | 15 W | | 0 | 6 | 5 V | 20 V | 5 | 3 | 5 A | 5 A | 25 W | ### 8.3.15 Extended Sink Capabilities Power Delivery Power The Extend Sink Capabilities Power Delivery Power for Minimum, Operational, and Maximum PDP are determined by the configured Maximum/Minimum Voltage Configuration and the Current Configuration. 表 8-8. Extended Sink Capabilities Power Delivery Power Example | Power Delivery Power | ADCIN3/4 = 3/3 | ADCIN1/2 = 0/6 | |------------------------|-----------------------|------------------------| | Minimum PDP = 25W | Maximum Current = 5 A | Minimum Voltage = 5 V | | Operational PDP = 100W | Maximum Current = 5 A | Maximum Voltage = 20 V | | Maximum PDP = 100W | Maximum Current = 5 A | Maximum Voltage = 20 V | Product Folder Links: TPS25730 #### 8.4 Device Functional Modes 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated #### 8.4.1 Power States The TPS25730 can operate in one of three different power states: Active, Idle, or Sleep. The Modern Standby mode is a special case of the Idle mode. The functionality available in each state is summarized in 表 8-9. The device automatically transitions between the three power states based on the circuits that are active and required. See 🗵 8-26. In the Sleep state, the TPS25730 detects a Type-C connection. Transitioning between the Active mode to Idle mode requires a period of time (T) without any of the following activity: - Incoming USB PD message - Change in CC status - **GPIO** input event - I<sup>2</sup>C transactions - Voltage alert - Fault alert 図 8-26. Flow Diagram for Power States 表 8-9. Power Consumption States | | ACTIVE SINK MODE(3) | IDLE SINK MODE | MODERN STANDBY<br>SINK MODE <sup>(2)</sup> | SLEEP MODE(1) | |--------------------------|---------------------|----------------|--------------------------------------------|---------------| | PP_HV (TPS25730D) | enabled | enabled | disabled | disabled | | PP_EXT (TPS25730S) | enabled | enabled | disabled | disabled | | external CC1 termination | Rp 3.0A | Rp 3.0A | open | open | | external CC2 termination | open | open | open | open | This mode is used for: $I_{VIN\_3V3,Sleep}$ (1) This mode is used for: P<sub>MstbvSnk</sub> This mode is used for: I<sub>VIN 3V3,ActSnk</sub> (3) ### 8.5 Schottky for Current Surge Protection To prevent the possibility of large ground currents into the TPS25730 during sudden disconnects due to inductive effects in a cable, TI recommends that a Schottky diode be placed from VBUS to ground. 39 English Data Sheet: SLVSGP9 Product Folder Links: TPS25730 図 8-27. TPS25730D Schottky for Current Surge Protection 図 8-28. TPS25730S Schottky for Current Surge Protection #### 8.6 Thermal Shutdown The TPS25730 features a central thermal shutdown as well as independent thermal sensors for each internal power path. The central thermal shutdown monitors the overall temperature of the die and disables all functions except for supervisory circuitry when die temperature goes above a rising temperature of $T_{SD\_MAIN}$ . The temperature shutdown has a hysteresis of $T_{SDH\_MAIN}$ and when the temperature falls back below this value, the device resumes normal operation. Product Folder Links: TPS25730 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated # 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 9.1 Application Information The TPS25730 is a stand-alone Type-C PD controller for sink power only USB-PD applications. The PD controller is configured from with resistor pin strapping to set the appropriate voltage and current requirements. There is no need for an external EEPROM, external microcontroller, or firmware development for a rapid barrel jack to Type-C replacement #### 9.1.1 Supported Sink Power Configurations The ADCINx pin configurations on the TPS25730 lets the user select the supported voltage and current range. The following shows two sink configurations for the TPS25730. 図 9-1. TPS25730S Sink Configuration 図 9-2. TPS25730D Sink Configuration 41 Product Folder Links: TPS25730 ## 9.2 Typical Application ## 9.2.1 Design Requirements For barrel jack replacements applications, the TPS25730 is configured to negotiate a PD contract according to the voltage required by the system. The TPS25730 supports 5V, 9V, 12V, 15V, and 20V up to 5A to replace a barrel jack. Power is provided to the system through the power path on the PD controller. ### 9.2.2 Detailed Design Procedure The ADCINx pin configurations on the TPS25730 lets the user select the supported voltage and current range. The following shows an example schematic for the TPS25730 configured for 20 V at 3 A. 図 9-3. TPS25730D Sink Example Schematic Product Folder Links: TPS25730 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated 図 9-4. TPS25730S Sink Example Schematic ## 9.2.3 Application Curves The following figures show the GPIO, VBUS, CC1, CC2 and PPHV behavior for various conditions. 43 図 9-5. PLUG\_EVENT, PLUG\_FLIP, DBG\_ACC, and SINK\_EN - CC1 Normal Orientation 図 9-6. PLUG\_EVENT, PLUG\_FLIP, DBG\_ACC, and SINK\_EN - CC2 Flipped Orientation 図 9-7. PLUG\_EVENT, PLUG\_FLIP, DBG\_ACC, and SINK\_EN - Debug Accessory Detection 図 9-8. PLUG\_EVENT, PLUG\_FLIP, CAP\_MIS, and SINK\_EN - PD Contract w/ Capabilities Mismatch 図 9-9. PLUG\_EVENT, PLUG\_FLIP, FAULT\_IN, and SINK\_EN - FAULT\_IN Input 図 9-10. 20V PD Contract VBUS & PPHV (1-VBUS, 2-CC1, 3-CC2, 4-PPHV) ### 9.3 Power Supply Recommendations #### 9.3.1 3.3-V Power ### 9.3.1.1 VIN\_3V3 Input Switch The VIN 3V3 input is the main supply of the TPS25730 device. The VIN 3V3 switch (see *Power Management*) is a uni-directional switch from VIN 3V3 to LDO 3V3, not allowing current to flow backwards from LDO 3V3 to VIN\_3V3. This switch is on when the 3.3-V supply is available and the dead-battery flag is cleared. The recommended capacitance C<sub>VIN 3V3</sub> (see *Recommended Capacitance*) must be connected from the VIN\_3V3 pin to the GND pin). #### 9.3.2 1.5-V Power The internal circuitry is powered from 1.5 V. The 1.5-V LDO steps the voltage down from LDO 3V3 to 1.5 V. The 1.5-V LDO provides power to all internal low-voltage digital circuits which includes the digital core, and memory. The 1.5-V LDO also provides power to all internal low-voltage analog circuits. Connect the recommended capacitance C<sub>LDO 1V5</sub> (see *Recommended Capacitance*) from the LDO\_1V5 pin to the GND pin. ## 9.3.3 Recommended Supply Load Capacitance Recommended Capacitance lists the recommended board capacitances for the various supplies. The typical capacitance is the nominally rated capacitance that must be placed on the board as close to the pin as possible. The maximum capacitance must not be exceeded on pins for which it is specified. The minimum capacitance is minimum capacitance allowing for tolerances and voltage derating ensuring proper operation. #### 9.4 Layout #### 9.4.1 TPS25730D - Layout #### 9.4.1.1 Layout Guidelines Proper routing and placement maintain signal integrity for high speed signals and improve the heat dissipation from the power paths. The combination of power and high speed data signals are easily routed if the following guidelines are followed. Best practice is to consult with board manufacturing to verify manufacturing capabilities. #### 9.4.1.1.1 Top Placement and Bottom Component Placement and Layout When the TPS25730 is placed on top and its components on bottom, the solution size is at its smallest. #### 9.4.1.2 Layout Example Follow the differential impedances for Super / High Speed signals defined by their specifications (USB2.0). All I/O are fanned out to provide an example for routing out all pins, not all designs utilize all of the I/O on the TPS25730. 図 9-11. Example Schematic #### 9.4.1.3 Component Placement Top and bottom placement is used for this example to minimize solution size. The TPS25730D is placed on the top side of the board and the majority of its components are placed on the bottom side. When placing the components on the bottom side, TI recommends that they are placed directly under the TPS25730D. When placing the VBUS and PPHV capacitors, it is easiest to place them with the GND terminal of the capacitors to face outward from the TPS25730D or to the side because the drain connection pads on the bottom layer must not be connected to anything and left floating. All other components that are for pins on the GND pad side of the TPS25730D must be placed where the GND terminal is underneath the GND pad. せ) を送信 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *TPS25730* The CC capacitors must be placed on the same side as the TPS25730D close to the respective CC1 and CC2 pins. Do NOT via to another layer in between the CC pins to the CC capacitor, placing a via after the CC capacitor is recommended. $\boxtimes$ 9-12 through $\boxtimes$ 9-13 show the placement in 2-D and 3-D. ## 9.4.1.4 Routing VBUS, VIN\_3V3, LDO\_3V3, LDO\_1V5 On the top side, create pours for VBUS, VBUS\_IN, and PPHV. Connect VBUS from the top layer to the bottom layer using at least 6 8-mil hole and 16-mil diameter vias. See $\boxtimes$ 9-16 for the recommended via sizing. For VBUS\_IN and PPHV, connect from the top to bottom layer using 15 8-mil hole and 16-mil diameter vias. The via placement and copper pours are highlighted in $\boxtimes$ 9-17. 図 9-16. Recommended Minimum Via Sizing Product Folder Links: TPS25730 Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 49 図 9-17. VBUS, VBUS\_IN, and PPHV Copper Pours and Via Placement Next, VIN\_3V3, LDO\_3V3, and LDO\_1V5 route to their respective decoupling capacitors. Additionally, a copper pour on the bottom side is added to connect PPHV to their decoupling capacitors located on the bottom of the PCB. This action is highlighted in $\boxtimes$ 9-18. 図 9-18. VIN\_3V3, LDO\_3V3, and LDO\_1V5 Routing ## 9.4.1.5 Routing CC and GPIO Routing the CC lines with a 10-mil trace ensures the needed current for supporting powered Type-C cables through VCONN. For more information on VCONN refer to the Type-C specification. For capacitor GND pin use a 16-mil trace if possible. Most of the GPIO signals can be fanned out on the top or bottom layer using either a 8-mil or 10-mil trace. The following images highlights how the CC lines and GPIOs are routed out. 図 9-19. Top Layer GPIO Routing 表 9-1. Routing Widths | ROUTE | WIDTH (MIL MINIMUM) | |---------------------------|---------------------| | CC1, CC2 | 8 | | VIN_3V3, LDO_3V3, LDO_1V8 | 8 | | Component GND | 10 | | GPIO | 8 | Copyright © 2023 Texas Instruments Incorporated 52 Product Folder Links: TPS25730 #### 9.4.2 TPS25730S - Layout ## 9.4.2.1 Layout Guidelines Proper routing and placement maintain signal integrity for high speed signals and improve the heat dissipation from the power paths. The combination of power and high speed data signals are easily routed if the following guidelines are followed. Best practice is to consult with board manufacturing to verify manufacturing capabilities. #### 9.4.2.1.1 Top Placement and Bottom Component Placement and Layout When the TPS25730 is placed on top and its components on bottom, the solution size is at its smallest. #### 9.4.2.2 Layout Example Follow the differential impedances for Super / High Speed signals defined by their specifications (USB2.0). All I/O are fanned out to provide an example for routing out all pins, not all designs utilize all of the I/O on the TPS25730S. 図 9-20. Example Schematic ## 9.4.2.3 Component Placement Top and bottom placement is used for this example to minimize solution size. The TPS25730S is placed on the top side of the board and the majority of its components are placed on the bottom side. When placing the components on the bottom side, TI recommends that they are placed directly under the TPS25730S. All other components that are for pins on the GND pad side of the TPS25730S must be placed where the GND terminal is underneath the GND pad. The CC capacitors must be placed on the same side as the TPS25730S close to the respective CC1 and CC2 pins. Do NOT via to another layer in between the CC pins to the CC capacitor, placing a via after the CC capacitor is recommended. ### 9.4.2.4 Routing VBUS, PPHV, VIN\_3V3, LDO\_3V3, LDO\_1V5 On the top side, create pours for VBUS, and PPHV. Connect PPHV from the top layer to the bottom layer using at least 12, 8-mil hole and 16-mil diameter vias. See $\boxtimes$ 9-25 for the recommended via sizing. The via placement and copper pours are highlighted in $\boxtimes$ 9-26. 図 9-25. Recommended Minimum Via Sizing 図 9-26. VBUS Copper Pours and Via Placement Next, VIN\_3V3, LDO\_3V3, and LDO\_1V5 are routed to their respective decoupling capacitors. This action is highlighted in **図 9-27**. 55 Product Folder Links: TPS25730 図 9-27. VIN\_3V3, LDO\_3V3, and LDO\_1V5 Routing ☑ 9-28 and ☑ 9-29 show how to properly connect VSYS and the SYS\_Gate control signals for the external N-FETs. The control signals can be routed on an internal layer using a 12-mil trace, and the trace going to VSYS must be as short as possible to minimize impedance, so placing a via directly on the high-voltage power path is ideal. 図 9-29. Bottom Polygon Pours ## 9.4.2.5 Routing CC and GPIO Routing the CC lines with a 10-mil trace ensures the needed current for supporting powered Type-C cables through VCONN. For more information on VCONN refer to the Type-C specification. For capacitor GND pin use a 16-mil trace if possible. Most of the GPIO signals can be fanned out on the top or bottom layer using either a 8-mil trace or a 10-mil trace. The following images highlight how the CC lines and GPIOs are routed out. 図 9-30. Top Layer GPIO Routing # 表 9-2. Routing Widths | ROUTE | WIDTH (MIL MINIMUM) | |--------------------------------|---------------------| | PA_CC1, PA_CC2, PB_CC1, PB_CC2 | 8 | | VIN_3V3, LDO_3V3, LDO_1V8 | 6 | | Component GND | 10 | | GPIO | 4 | ## 10 Device and Documentation Support ## 10.1 Device Support ## 10.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメン ツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サ ード・パーティ製品またはサービスの是認の表明を意味するものではありません。 #### **10.2 Documentation Support** #### 10.2.1 Related Documentation - USB-PD Specifications - USB Power Delivery Specification ## 10.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をク リックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。変更の詳細に ついては、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 10.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパ ートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要 な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕 様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツ ルメンツの使用条件を参照してください。 #### 10.5 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 10.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うこと を推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 10.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 11 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | |--------------|----------|-----------------| | October 2023 | * | Initial Release | # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TPS25730 Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 59 www.ti.com 30-Nov-2023 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS25730DREFR | ACTIVE | WQFN | REF | 38 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 25730D<br>BH | Samples | | TPS25730SRSMR | ACTIVE | VQFN | RSM | 32 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 25730S<br>BH | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 30-Nov-2023 # **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Dec-2023 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS25730DREFR | WQFN | REF | 38 | 3000 | 330.0 | 12.4 | 4.3 | 6.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS25730SRSMR | VQFN | RSM | 32 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 1-Dec-2023 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS25730DREFR | WQFN | REF | 38 | 3000 | 367.0 | 367.0 | 35.0 | | TPS25730SRSMR | VQFN | RSM | 32 | 3000 | 367.0 | 367.0 | 35.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pads must be soldered to the printed circuit board for optimal thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 4 x 4, 0.4 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated