



Now







**TPS54010** 

JAJSHJ8C-MAY 2004-REVISED JUNE 2019

# TPS54010 3V~4V 入力、14A、同期整流降圧型コンバータ

#### 特長 1

独立の低電圧電力バス

INSTRUMENTS

- 8mΩの MOSFET スイッチにより高効率で 14A の連続出力を供給
- 出力電圧を最低 0.9V まで変更可能
- 1%の内部基準電圧制度により外部的に補償
- 高速な過渡応答

Texas

- 広い PWM 周波数: 280kHz~700kHz の範囲で可変
- ピーク電流制限とサーマル・シャットダウンによ り負荷を保護
- 統合ソリューションにより基板面積と総コストを 低減
- 2 アプリケーション
- 2.5V または 3.3V を利用可能な低電圧、高密度の 分散電源システム
- 高性能 DSP、FPGA、ASIC、マイクロプロセッサ のポイント・オブ・ロード・レギュレーション
- ブロードバンド、ネットワーク、光通信インフラ

3 概要

TPS54010 は、低入力電圧、高出力電流の同期整流降 圧 PWM コンバータで、DC/DC レギュレータに必要なア クティブ部品がすべて内蔵されています。「特長」に記載さ れているすべての特長に加えて、真の高性能電圧エ ラー・アンプが基板上に搭載されており、過渡状況で最高 の性能を実現し、出力フィルタレおよび C の部品を柔軟 に選択できます。低電圧誤動作防止回路により、VIN 入 力電圧が 3V に達するまでスタートアップは禁止されま す。スロースタート回路は内部および外部で設定でき、突 入電流を制限できます。さらに、パワー・グッド出力が搭載 されているため、プロセッサ/ロジックのリセット、フォルト通 知、電源シーケンシングに便利です。

TPS54010 は、熱的に強化された 28 ピン TSSOP (PWP) PowerPAD™パッケージで供給されるため、かさ ばるヒートシンクは不要です。

#### **製品情報(1)**

| 型番       | パッケージ       | 本体サイズ(公称)     |  |  |  |
|----------|-------------|---------------|--|--|--|
| TPS54010 | HTSSOP (28) | 9.70mm×4.40mm |  |  |  |
| 1P554010 | H1550P (28) | 9.70mmx4.40mm |  |  |  |

(1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。

## 代表的なアプリケーションと効率曲線







## 目次

8

9

| 1 | 特長   | :                                  |
|---|------|------------------------------------|
| 2 | アプ   | リケーション 1                           |
| 3 | 概要   | · 1                                |
| 4 | 改訂   | `履歴2                               |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Dissipation Ratings 4              |
|   | 6.5  | Electrical Characteristics5        |
|   | 6.6  | Typical Characteristics 7          |
| 7 | Deta | ailed Description                  |
|   | 7.1  | Overview                           |
|   | 7.2  | Functional Block Diagram9          |

| 9.2 Layout Example      |    |
|-------------------------|----|
| 10 デバイスおよびドキュメントのサポート   | 29 |
| 10.1 デバイス・サポート          | 29 |
| 10.2 ドキュメントの更新通知を受け取る方法 | 29 |
| 10.3 コミュニティ・リソース        | 29 |
| 10.4 商標                 | 29 |
| 10.5 静電気放電に関する注意事項      | 29 |
| 10.6 Glossary           | 29 |
| 11 メカニカル、パッケージ、および注文情報  | 29 |
|                         |    |

Application and Implementation ..... 14

8.1 Application Information..... 14 8.2 Typical Application ..... 14

## 4 改訂履歴

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

#### Revision B (June 2005) から Revision C に変更

| • | 編集上の変更のみ、  | 技術的な改訂なし  | 1 |
|---|------------|-----------|---|
| • | 「注文情報」を削除、 | 情報は POA に | 1 |



www.ti.com

Page



#### TPS54010 JAJSHJ8C – MAY 2004 – REVISED JUNE 2019

## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN    |                       |                                                                                                                                                                                                                                                                          |  |
|--------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME   | NO.                   | DESCRIPTION                                                                                                                                                                                                                                                              |  |
| AGND   | 1                     | Analog ground. Return for compensation network/output divider, slow-start capacitor, VBIAS capacitor, and RT resistor. If using the PowerPAD, connect it to AGND. See the <i>Application Information</i> section for details.                                            |  |
| BOOT   | 5                     | Bootstrap output. 0.022- $\mu$ F to 0.1- $\mu$ F low-ESR capacitor connected from BOOT to PH generates floating drive for the high-side FET driver.                                                                                                                      |  |
| COMP   | 3                     | Error amplifier output. Connect frequency compensation network from COMP to VSENSE                                                                                                                                                                                       |  |
| PGND   | 15, 16, 17, 18,<br>19 | Power ground. High current return for the low-side driver and power MOSFET. Connect PGND with large copper areas to the input and output supply returns, and negative terminals of the input and output capacitors. A single point connection to AGND is recommended.    |  |
| PH     | 6-14                  | Phase output. Junction of the internal high-side and low-side power MOSFETs, and output inductor.                                                                                                                                                                        |  |
| PVIN   | 20, 21, 22, 23        | Input supply for the power MOSFET switches and internal bias regulator. Bypass the PVIN pins to the PGND pins close to device package with a high-quality, low-ESR 10-µF ceramic capacitor.                                                                              |  |
| PWRGD  | 4                     | Power-good open-drain output. High when VSENSE > 90% V <sub>ref</sub> , otherwise PWRGD is low. Note that output is low when SS/ENA is low or the internal shutdown signal is active.                                                                                    |  |
| RT     | 28                    | Frequency setting resistor input. Connect a resistor from RT to AGND to set the switching frequency, fs.                                                                                                                                                                 |  |
| SS/ENA | 26                    | Slow-start/enable input/output. Dual function pin which provides logic input to enable/disable device operation and capacitor input to externally set the start-up time.                                                                                                 |  |
| SYNC   | 27                    | Synchronization input. Dual function pin which provides logic input to synchronize to an external oscillator or pin select between two internally set switching frequencies. When used to synchronize to an external signal, a resistor must be connected to the RT pin. |  |
| VBIAS  | 25                    | Internal bias regulator output. Supplies regulated voltage to internal circuitry. Bypass VBIAS pin to AGND pin with a high-quality, low-ESR 0.1- $\mu$ F to 1.0- $\mu$ F ceramic capacitor.                                                                              |  |
| VIN    | 24                    | Input supply for the internal control circuits. Bypass the VIN pin to the PGND pins close to device package with a high-quality, low-ESR 1-µF ceramic capacitor.                                                                                                         |  |
| VSENSE | 2                     | Error amplifier inverting input. Connect to output voltage compensation network/output divider.                                                                                                                                                                          |  |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                                    |                             | MINIMUM to MAXIMUM | UNIT |
|------------------|------------------------------------|-----------------------------|--------------------|------|
|                  |                                    | SS/ENA, SYNC                | -0.3 to 7          |      |
| VI               |                                    | RT                          | -0.3 to 6          |      |
|                  | Input voltage range                | VSENSE                      | -0.3 to 4          | V    |
|                  |                                    | PVIN, VIN                   | -0.3 to 4.5        |      |
|                  |                                    | BOOT                        | -0.3 to 10         |      |
| V                |                                    | VBIAS, COMP, PWRGD          | -0.3 to 7          | V    |
| Vo               | Output voltage range               | РН                          | -0.6 to 6          | v    |
|                  |                                    | PH                          | Internally limited |      |
| Vo               | Source current                     | COMP, VBIAS                 | 6                  | mA   |
|                  |                                    | PH                          | 25                 | А    |
| Is               | Sink current                       | COMP                        | 6                  | mA   |
|                  |                                    | SS/ENA, PWRGD               | 10                 |      |
|                  | Voltage differential               | AGND to PGND                | ±0.3               | V    |
| TJ               | Operating junction temperature ran | ge                          | -40 to 125         | °C   |
| T <sub>stg</sub> | Storage temperature range          |                             | -65 to 150         | °C   |
|                  | Lead temperature 1,6 mm (1/16 inc  | h) from case for 10 seconds | 300                | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                   |                            |                                                                              | VALUE | UNIT |
|-------------------|----------------------------|------------------------------------------------------------------------------|-------|------|
|                   |                            | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>            | 1500  |      |
| V <sub>(ESI</sub> | D) Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22- $\rm C101^{(2)}$ | 750   | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|         |                                | MIN | NOM MAX | UNIT |
|---------|--------------------------------|-----|---------|------|
| VI      | Input voltage, VIN             | 3   | 4       | V    |
|         | Power Input voltage, PVIN      | 2.2 | 4       | V    |
| $T_{J}$ | Operating junction temperature | -40 | 125     | °C   |

## 6.4 Dissipation Ratings<sup>(1) (2)</sup>

| PACKAGE                   | THERMAL IMPEDANCE<br>JUNCTION-TO-AMBIENT | T <sub>A</sub> = 25°C<br>POWER RATING | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------------------------|------------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|
| 28-Pin PWP with solder    | 14.4°C/W                                 | 6.94 W <sup>(3)</sup>                 | 3.81 W                                | 2.77 W                                |
| 28-Pin PWP without solder | 27.9°C/W                                 | 3.58 W                                | 1.97 W                                | 1.43 W                                |

(1) For more information on the PWP package, refer to TI technical brief, literature number SLMA002.

(2) Test board conditions:

- (a) 3 inch × 3 inch, 4 layers, thickness: 0.062 inch
- (b) 1.5-oz. copper traces located on the top of the PCB
- (c) 1.5-oz. copper ground plane on the bottom of the PCB
- (d) 0.5-oz. copper ground planes on the 2 internal layers
- (e) 12 thermal vias (see Recommended Land Pattern in applications section of this data sheet)

(3) Maximum power dissipation may be limited by over current protection.



## 6.5 Electrical Characteristics

 $T_{\rm J}$  = –40°C to 125°C,  $V_{\rm IN}$  = 3 V to 4 V,  $P_{\rm VIN}$  = 2.2 V to 4 V (unless otherwise noted)

|                  | PARAME                            | TER                             | TEST CONDITIONS                                                                       | MIN   | TYP   | MAX   | UNIT |  |
|------------------|-----------------------------------|---------------------------------|---------------------------------------------------------------------------------------|-------|-------|-------|------|--|
| SUPPL            | Y VOLTAGE, VIN                    |                                 |                                                                                       |       |       |       |      |  |
| VI               | Input voltage, VIN                |                                 |                                                                                       | 3     |       | 4     | V    |  |
|                  | Supply voltage range              | , PVIN                          | Output = 1.8 V                                                                        | 2.2   |       | 4     | V    |  |
|                  |                                   |                                 | $\rm f_s$ = 350 kHz, RT open, PH pin open, PVIN = 2.5 V, SYNC = 0 V                   |       | 6.3   | 10    | mA   |  |
|                  |                                   | VIN                             | $\rm f_s = 550~kHz,~RT$ open, PH pin open, SYNC $\geq 2.5~V,$ PVIN = 2.5 V            |       | 8.3   | 13    | mA   |  |
|                  |                                   |                                 | SHUTDOWN, SS/ENA = 0 V, PVIN = 2.5 V                                                  |       | 1     | 1.4   | mA   |  |
| l <sub>Q</sub>   | Quiescent current                 |                                 | $\rm f_{s}$ = 350 kHz, RT open, PH pin open, PVIN = 3.3 V, SYNC = 0 V                 |       | 6     | 8     | mA   |  |
|                  |                                   | PVIN                            | $\rm f_s=550~kHz,~RT$ open, PH pin open, SYNC $\geq 2.5~V,$ PVIN = 2.5 V, VIN = 3.3 V |       | 6     | 9     | mA   |  |
|                  |                                   |                                 | SHUTDOWN, SS/ENA = 0 V, VIN = 3.3 V                                                   |       | <140  |       | μA   |  |
| UNDER            | VOLTAGE LOCKOUT                   | (VIN)                           | ·                                                                                     | · ·   |       |       |      |  |
|                  | Start threshold voltag            | e, UVLO                         |                                                                                       |       | 2.95  | 3     | V    |  |
|                  | Stop threshold voltage            | e, UVLO                         |                                                                                       | 2.7   | 2.8   |       | V    |  |
|                  | Hysteresis voltage, U             | VLO                             |                                                                                       |       | 0.11  |       | V    |  |
|                  | Rising and falling edg            | e deglitch, UVLO <sup>(1)</sup> |                                                                                       |       | 2.5   |       | μs   |  |
| BIAS V           | OLTAGE                            |                                 |                                                                                       |       |       | 1     |      |  |
|                  | Output voltage, VBIA              | S                               | $I_{(VBIAS)} = 0$                                                                     | 2.7   | 2.8   | 2.9   | V    |  |
|                  | Output current, VBIAS             | S <sup>(2)</sup>                |                                                                                       |       |       | 100   | μA   |  |
| CUMUL            | ATIVE REFERENCE                   |                                 |                                                                                       |       |       |       |      |  |
| V <sub>ref</sub> | Accuracy                          |                                 |                                                                                       | 0.882 | 0.891 | 0.900 | V    |  |
| REGUL            | ATION                             |                                 |                                                                                       |       |       |       |      |  |
|                  | Line regulation <sup>(1)(3)</sup> |                                 | I <sub>L</sub> = 7 A, f <sub>s</sub> = 350 kHz, T <sub>J</sub> = 85°C                 |       | 0.05  |       | %/V  |  |
|                  | Load regulation <sup>(1)(3)</sup> |                                 | $I_L=0~A$ to 14 A, $f_s=350~kHz,~T_J=85^\circ C$ PVIN = 2.5 V, VIN = 3.3 V            |       | 0.013 |       | %/A  |  |
| OSCILL           | ATOR                              |                                 | ·                                                                                     |       |       |       |      |  |
|                  |                                   |                                 | RT open <sup>(1)</sup> , SYNC $\leq 0.8$ V                                            | 280   | 350   | 420   |      |  |
|                  | Internally set—free ru            | inning frequency                | RT open <sup>(1)</sup> , SYNC ≥ 2.5 V                                                 | 440   | 550   | 660   | kHz  |  |
|                  |                                   |                                 | RT = 180 k $\Omega$ (1% resistor to AGND) <sup>(1)</sup>                              | 252   | 280   | 308   |      |  |
|                  | Externally set-free r             | unning frequency range          | RT = 100 k $\Omega$ (1% resistor to AGND)                                             | 460   | 500   | 540   | kHz  |  |
|                  | -                                 |                                 | RT = 68 k $\Omega$ (1% resistor to AGND) <sup>(1)</sup>                               | 663   | 700   | 762   |      |  |
|                  | High-level threshold v            | voltage, SYNC                   |                                                                                       | 2.5   |       |       | V    |  |
|                  | Low-level threshold v             | oltage, SYNC                    |                                                                                       |       |       | 0.8   | V    |  |
|                  | Pulse duration, SYNC              | -                               |                                                                                       | 50    |       |       | ns   |  |
|                  | Frequency range, SY               |                                 |                                                                                       | 300   |       | 700   | kHz  |  |
|                  | Ramp valley <sup>(1)</sup>        |                                 |                                                                                       |       | 0.75  |       | V    |  |
|                  | Ramp amplitude (pea               | k-to-peak) <sup>(1)</sup>       |                                                                                       |       | 1     |       | V    |  |
|                  | Minimum controllable              |                                 |                                                                                       |       |       | 200   | ns   |  |
|                  | Maximum duty cycle                |                                 |                                                                                       | 90%   |       |       |      |  |

Specified by design
 Static resistive loads only
 Specified by the circuit used in Figure 11

## **Electrical Characteristics (continued)**

 $T_{\rm J}$  = –40°C to 125°C,  $V_{\rm IN}$  = 3 V to 4 V,  $P_{\rm VIN}$  = 2.2 V to 4 V (unless otherwise noted)

|                     | PARAMETER                                                                                  | TEST CONDITIONS                                     | MIN  | TYP  | MAX   | UNIT              |
|---------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------|------|------|-------|-------------------|
| ERROR               | AMPLIFIER                                                                                  |                                                     |      |      |       |                   |
|                     | Error amplifier open-loop voltage gain                                                     | 1 kΩ COMP to AGND <sup>(1)</sup>                    | 90   | 110  |       | dB                |
|                     | Error amplifier unity gain bandwidth                                                       | Parallel 10 kΩ, 160 pF COMP to AGND <sup>(1)</sup>  | 3    | 5    |       | MHz               |
|                     | Error amplifier common mode input voltage range                                            | Powered by internal LDO <sup>(1)</sup>              | 0    |      | VBIAS | V                 |
|                     | Input bias current, VSENSE                                                                 | VSENSE = V <sub>ref</sub>                           |      | 60   | 250   | nA                |
|                     | Output voltage slew rate (symmetric), COMP                                                 |                                                     | 1    | 1.4  |       | V/µs              |
| PWM C               | OMPARATOR                                                                                  | L                                                   |      |      |       |                   |
|                     | PWM comparator propagation delay time, PWM comparator input to PH pin (excluding deadtime) | 10-mV overdrive <sup>(1)</sup>                      |      | 70   | 85    | ns                |
| SLOW-               | START/ENABLE                                                                               | L                                                   |      |      |       |                   |
|                     | Enable threshold voltage, SS/ENA                                                           |                                                     | 0.82 | 1.2  | 1.4   | V                 |
|                     | Enable hysteresis voltage, SS/ENA <sup>(1)</sup>                                           |                                                     |      | 0.03 |       | V                 |
|                     | Falling edge deglitch, SS/ENA <sup>(1)</sup>                                               |                                                     |      | 2.5  |       | μs                |
|                     | Internal slow-start time                                                                   |                                                     | 2.6  | 3.35 | 4.1   | ms                |
|                     | Charge current, SS/ENA                                                                     | SS/ENA = 0 V                                        | 2    | 5    | 8     | μA                |
|                     | Discharge current, SS/ENA                                                                  | SS/ENA = 0.2 V, VIN = 2.7 V, PVIN = 2.5 V           | 1.3  | 2.3  | 4     | mA                |
| POWER               | R GOOD                                                                                     |                                                     |      |      |       |                   |
|                     | Power-good threshold voltage                                                               | VSENSE falling                                      |      | 93   |       | %V <sub>ref</sub> |
|                     | Power-good hysteresis voltage <sup>(1)</sup>                                               |                                                     |      | 3    |       | %V <sub>ref</sub> |
|                     | Power-good falling edge deglitch <sup>(1)</sup>                                            |                                                     |      | 35   |       | μs                |
|                     | Output saturation voltage, PWRGD                                                           | I <sub>(sink)</sub> = 2.5 mA                        |      | 0.18 | 0.3   | V                 |
|                     | Leakage current, PWRGD                                                                     | VIN = 3.3 V, PVIN = 2.5 V                           |      |      | 1     | μA                |
| CURRE               | NT LIMIT                                                                                   |                                                     |      |      |       |                   |
|                     | Current limit                                                                              | VIN = 3.3 V, PVIN = 2.5 V $^{(1)}$ , Output shorted | 14.5 | 21   |       | А                 |
|                     | Current limit leading edge blanking time <sup>(1)</sup>                                    |                                                     |      | 100  |       | ns                |
|                     | Current limit total response time <sup>(1)</sup>                                           |                                                     |      | 200  |       | ns                |
| THERM               | IAL SHUTDOWN                                                                               | ·                                                   |      |      |       |                   |
|                     | Thermal shutdown trip point <sup>(1)</sup>                                                 |                                                     | 135  | 165  |       | °C                |
|                     | Thermal shutdown hysteresis <sup>(1)</sup>                                                 |                                                     |      | 10   |       | °C                |
| OUTPU               | T POWER MOSFETS                                                                            | ·                                                   |      |      |       |                   |
| _                   |                                                                                            | VIN = 3 V, PVIN = 2.5 V                             |      | 8    | 21    |                   |
| r <sub>DS(on)</sub> | Power MOSFET switches                                                                      | VIN = 3.6 V, PVIN = 2.5 V                           |      | 8    | 18    | mΩ                |



#### 6.6 **Typical Characteristics**





## **Typical Characteristics (continued)**





7

## 7.1 Overview

The TPS54010 low-input voltage, high-output current synchronous buck PWM converter in a dc/dc regulator integrating all required active components. Included on the substrate with the listed features are a true, high-performance, voltage error amplifier that enables maximum performance under transient conditions and flexibility in choosing the output filter L and C components; an undervoltage-lockout circuit to prevent start-up until the VIN input voltage reaches 3 V; an internally and externally set slowstart circuit to limit in-rush currents; and a power-good output useful for processor/logic reset, fault signaling, and supply sequencing.

## 7.2 Functional Block Diagram

**Detailed Description** 



## 7.3 Feature Description

## 7.3.1 Operating With Separate Pvin

The TPS54010 is designed to operate with the power stage (high-side and low-side MOSFETs) and the PVIN input connected to a separate power source from VIN. The primary intended application has VIN connected to a 3.3-V bus and PVIN connected to a 2.5-V bus. The TPS54010 cannot be damaged by any sequencing of these voltages. However, the UVLO (see Undervoltage Lockout (UVLO)) is referenced to the VIN input. Some conditions may cause undesirable operation.



#### Feature Description (continued)

If PVIN is absent when the VIN input is high, the slow-start is released, and the PWM circuit goes to maximum duty factor. When the PVIN input ramps up, the output of the TPS54010 follows the PVIN input until enough voltage is present to regulate to the proper output value.

#### NOTE

If the PVIN input is controlled via a fast bus switch, it results in a hard-start condition and may damage the load (that is, whatever is connected to the regulated output of the TPS54010). If a power-good signal is not available from the 2.5-V power supply, one can be generated using a comparator and hold the SS/ENA pin low until the 2.5-V bus power is good. An example of this is shown in Figure 10. This circuit can also be used to prevent the TPS54010 output from following the PVIN input while the PVIN power supply is ramping up.



## Figure 10. Undervoltage Lockout Circuit For Pvin Using Open-Collector or Open-Drain Comparator

PVIN and VIN can be tied together for 3.3-V bus operation.

#### 7.3.2 Maximum Output Voltage

The maximum attainable output voltage is limited by the minimum voltage at the PVIN pin. Nominal maximum duty cycle is limited to 90% in the TPS54010; so, maximum output voltage is:

$$V_{O(max)} = PVIN_{(min)} \times 0.9$$

(1)

Care must be taken while operating when nominal conditions cause duty cycles near 90%. Load transients can require momentary increases in duty cycle. If the required duty cycle exceeds 90%, the output may fall out of regulation.

#### 7.3.3 Grounding and PowerPAD Layout

The TPS54010 has two internal grounds (analog and power). Inside the TPS54010, the analog ground ties to all of the noise-sensitive signals, whereas the power ground ties to the noisier power signals. The PowerPAD must be tied directly to AGND. Noise injected between the two grounds can degrade the performance of the TPS54010, particularly at higher output currents. However, ground noise on an analog ground plane can also cause problems with some of the control and bias signals. For these reasons, separate analog and power ground planes are recommended. These two planes must tie together directly at the IC to reduce noise between the two grounds. The only components that must tie directly to the power ground plane are the input capacitor, the output capacitor, and the PGND pins of the TPS54010.

#### 7.3.4 Slow-Start/Enable (SS/ENA)

The slow-start/enable pin provides two functions. First, the pin acts as an enable (shutdown) control by keeping the device turned off until the voltage exceeds the start threshold voltage of approximately 1.2 V. When SS/ENA exceeds the enable threshold, device start-up begins. The reference voltage fed to the error amplifier is linearly ramped up from 0 V to 0.891 V in 3.35 ms. Similarly, the converter output voltage reaches regulation in approximately 3.35 ms. Voltage hysteresis and a 2.5-ms falling edge deglitch circuit reduce the likelihood of triggering the enable due to noise.

The second function of the SS/ENA pin provides an external means of extending the slow-start time with a lowvalue capacitor connected between SS/ENA and AGND.

Adding a capacitor to the SS/ENA pin has two effects on start-up. First, a delay occurs between release of the SS/ENA pin and start-up of the output. The delay is proportional to the slow-start capacitor value and lasts until the SS/ENA pin reaches the enable threshold. The start-up delay is approximately:



(2)

#### Feature Description (continued)

$$t_{d} = C_{(SS)} \times \frac{1.2 \text{ V}}{5 \mu \text{A}}$$

Second, as the output becomes active, a brief ramp-up at the internal slow-start rate may be observed before the externally set slow-start rate takes control and the output rises at a rate proportional to the slow-start capacitor. The slow-start time set by the capacitor is approximately:

$$t_{(SS)} = C_{(SS)} \times \frac{0.7 \text{ V}}{5 \mu \text{A}}$$
(3)

The actual slow-start time is likely to be less than the above approximation due to the brief ramp-up at the internal rate.

#### 7.3.5 Undervoltage Lockout (UVLO)

The TPS54010 incorporates an undervoltage-lockout circuit to keep the device disabled when the input voltage (VIN) is insufficient. During power up, internal circuits are held inactive until VIN exceeds the nominal UVLO threshold voltage of 2.95 V. Once the UVLO start threshold is reached, device start-up begins. The device operates until VIN falls below the nominal UVLO stop threshold of 2.8 V. Hysteresis in the UVLO comparator, and a 2.5-ms rising and falling edge deglitch circuit reduce the likelihood of shutting the device down due to noise on VIN. UVLO is with respect to VIN and not PVIN, see the *Application Information* section.

#### 7.3.6 VBIAS Regulator (VBIAS)

The VBIAS regulator provides internal analog and digital blocks with a stable supply voltage over variations in junction temperature and input voltage. A high-quality, low-ESR, ceramic bypass capacitor is required on the VBIAS pin. X7R or X5R grade dielectrics are recommended because their values are more stable over temperature. The bypass capacitor must be placed close to the VBIAS pin and returned to AGND.

External loading on VBIAS is allowed, with the caution that internal circuits require a minimum VBIAS of 2.7 V, and external loads on VBIAS with ac or digital-switching noise may degrade performance. The VBIAS pin may be useful as a reference voltage for external circuits. VBIAS is derived from the VIN pin; see the functional block diagram of this data sheet.

## 7.3.7 Voltage Reference

The voltage reference system produces a precise  $V_{ref}$  signal by scaling the output of a temperature stable bandgap circuit. During manufacture, the bandgap and scaling circuits are trimmed to produce 0.891 V at the output of the error amplifier, with the amplifier connected as a voltage follower. The trim procedure adds to the high-precision regulation of the TPS54010, because it cancels offset errors in the scale and error amplifier circuits.

#### 7.3.8 Oscillator and PWM Ramp

The oscillator frequency is set to an internally fixed value of 350 kHz. The oscillator frequency can be externally adjusted from 280 to 700 kHz by connecting a resistor between the RT pin to ground. The switching frequency is approximated by the following equation, where R is the resistance from RT to AGND:

Switching Frequency = 
$$\frac{100 \text{ k}\Omega}{\text{R}} \times 500 \text{ [kHz]}$$

(4)

External synchronization of the PWM ramp is possible over the frequency range of 330 kHz to 700 kHz by driving a synchronization signal into SYNC and connecting a resistor from RT to AGND. Choose a resistor between the RT and AGND which sets the free running frequency to 80% of the synchronization signal. The following table summarizes the frequency selection configurations:

## Feature Description (continued)

| SWITCHING<br>FREQUENCY            | SYNC PIN               | RT PIN                                                        |
|-----------------------------------|------------------------|---------------------------------------------------------------|
| 350 kHz, internally set           | Float or AGND          | Float                                                         |
| 550 kHz, internally set           | ≥ 2.5 V                | Float                                                         |
| Externally set 280 kHz to 700 kHz | Float                  | R = 180 k $\Omega$ to 68 k $\Omega$                           |
| Externally synchronized frequency | Synchronization signal | R = RT value for 80% of external<br>synchronization frequency |

## 7.3.9 Error Amplifier

The high-performance, wide bandwidth, voltage error amplifier sets the TPS54010 apart from most dc/dc converters. The user is given the flexibility to use a wide range of output L and C filter components to suit the particular application needs. Type-2 or Type-3 compensation can be employed using external compensation components.

#### 7.3.10 PWM Control

Signals from the error amplifier output, oscillator, and current limit circuit are processed by the PWM control logic. Referring to the internal block diagram, the control logic includes the PWM comparator, OR gate, PWM latch, and portions of the adaptive dead-time and control-logic block. During steady-state operation below the current limit threshold, the PWM comparator output and oscillator pulse train alternately reset and set the PWM latch. Once the PWM latch is set, the low-side FET remains on for a minimum duration set by the oscillator pulse width. During this period, the PWM ramp discharges rapidly to its valley voltage. When the ramp begins to charge back up, the low-side FET turns off and high-side FET turns on. As the PWM ramp voltage exceeds the error amplifier output voltage, the PWM comparator resets the latch, thus turning off the high-side FET and turning on the low-side FET. The low-side FET remains on until the next oscillator pulse discharges the PWM ramp. During transient conditions, the error amplifier output could be below the PWM ramp valley voltage or above the PWM peak voltage. If the error amplifier is high, the PWM latch is never reset, and the high-side FET remains on until the oscillator pulse signals the control logic to turn the high-side FET off and the low-side FET on. The device operates at its maximum duty cycle until the output voltage rises to the regulation set-point, setting VSENSE to approximately the same voltage as VREF. If the error amplifier output is low, the PWM latch is continually reset and the high-side FET does not turn on. The low-side FET remains on until the VSENSE voltage decreases to a range that allows the PWM comparator to change states. The TPS54010 is capable of sinking current continuously until the output reaches the regulation set-point.

If the current limit comparator trips for longer than 100 ns, the PWM latch resets before the PWM ramp exceeds the error amplifier output. The high-side FET turns off and low-side FET turns on to decrease the energy in the output inductor and consequently the output current. This process is repeated each cycle in which the current limit comparator is tripped.

## 7.3.11 Dead-Time Control and MOSFET Drivers

Adaptive dead-time control prevents shoot-through current from flowing in both N-channel power MOSFETs during the switching transitions by actively controlling the turn-on times of the MOSFET drivers. The high-side driver does not turn on until the voltage at the gate of the low-side FET is below 2 V. While the low-side driver does not turn on until the voltage at the gate of the high-side MOSFET is below 2 V.

The high-side and low-side drivers are designed with 300-mA source and sink capability to quickly drive the power MOSFETs gates. The low-side driver is supplied from VIN, whereas the high-side driver is supplied from the BOOT pin. A bootstrap circuit uses an external BOOT capacitor and an internal 2.5- $\Omega$  bootstrap switch connected between the VIN and BOOT pins. The integrated bootstrap switch improves drive efficiency and reduces external component count.

## 7.3.12 Overcurrent Protection

The cycle-by-cycle current limiting is achieved by sensing the current flowing through the high-side MOSFET and comparing this signal to a preset overcurrent threshold. The high-side MOSFET is turned off within 200 ns of reaching the current limit threshold. A 100-ns leading-edge blanking circuit prevents current limit false tripping. Current limit detection occurs only when current flows from VIN to PH when sourcing current to the output filter. Load protection during current sink operation is provided by thermal shutdown.



#### 7.3.13 Thermal Shutdown

The device uses the thermal shutdown to turn off the power MOSFETs and disable the controller if the junction temperature exceeds 150°C. The device is released from shutdown automatically when the junction temperature decreases to 10°C below the thermal shutdown trip point, and starts up under control of the slow-start circuit.

Thermal shutdown provides protection when an overload condition is sustained for several milliseconds. With a persistent fault condition, the device cycles continuously; starting up by control of the slow-start circuit, heating up due to the fault condition, and then shutting down on reaching the thermal shutdown trip point. This sequence repeats until the fault condition is removed.

### 7.3.14 Power-Good (PWRGD)

The power-good circuit monitors for undervoltage conditions on VSENSE. If the voltage on VSENSE is 10% below the reference voltage, the open-drain PWRGD output is pulled low. PWRGD is also pulled low if VIN is less than the UVLO threshold or SS/ENA is low. When VIN, UVLO threshold, SS/ENA, enable threshold, and VSENSE > 90% of Vref, the open-drain output of the PWRGD pin is high. A hysteresis voltage equal to 3% of V<sub>ref</sub> and a 35-µs falling-edge deglitch circuit prevent tripping of the power-good comparator due to high-frequency noise.

### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The following design procedure can be used to select component values for the TPS54010. This section presents a simplified discussion of the design process.

#### 8.2 Typical Application

Figure 11 shows the schematic for a typical TPS54010 application. The TPS54010 can provide up to 14-A output current at a nominal output voltage of 1.5 V. Nominal input voltages are 2.5 V for  $P_{VIN}$  and 3.3 V for  $V_{IN}$ . For proper thermal performance, the exposed PowerPAD underneath the device must be soldered down to the printed-circuit board.



Figure 11. Application Circuit, 2.5 V to 1.5 V

#### 8.2.1 Design Requirements

To begin the design process, a few parameters must be decided:

- Input voltage range
- Output voltage
- Input ripple voltage
- Output ripple voltage
- Output current rating
- Operating frequency

For this design example, use the following as the input parameters:

**Table 1. Design Parameters** 

| DESIGN PARAMETER           | EXAMPLE VALUE |  |  |  |  |  |  |  |  |
|----------------------------|---------------|--|--|--|--|--|--|--|--|
| Input voltage (VIN)        | 3.3 V         |  |  |  |  |  |  |  |  |
| Input voltage range (PVIN) | 2.2 to 3.5 V  |  |  |  |  |  |  |  |  |
| Output voltage             | 1.5 V         |  |  |  |  |  |  |  |  |
| Input ripple voltage       | 300 mV        |  |  |  |  |  |  |  |  |
| Output ripple voltage      | 50 mV         |  |  |  |  |  |  |  |  |
| Output current rating      | 14 A          |  |  |  |  |  |  |  |  |
| Operating frequency        | 700 kHz       |  |  |  |  |  |  |  |  |
|                            |               |  |  |  |  |  |  |  |  |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Switching Frequency

The switching frequency can be set to either one of two internally programmed frequencies or set to a externally programmed frequency. With the RT pin open, setting the SYNC pin at or above 2.5 V selects 550-kHz operation, whereas grounding or leaving the SYNC pin open selects 350-kHz operation. For this design, the switching frequency is externally programmed using the RT pin. By connecting a resistor (R4) from RT to AGND, any frequency in the range of 250 to 700 kHz can be set. Use Equation 5 to determine the proper value of RT.

$$\mathsf{R4}(\mathsf{k}\Omega) = \frac{500 \,\mathsf{kHz}}{f\mathsf{s}(\mathsf{kHz})} \times 100 \,\mathsf{k}\Omega$$

In this example circuit, R4 is calculated to be 71.5  $k\Omega$  and the switching frequency is set at 700 kHz.

(5)





#### 8.2.2.2 Input Capacitors

The TPS54010 requires an input de-coupling capacitor and, depending on the application, a bulk input capacitor. The minimum value for the de-coupling capacitor, C9, is 10  $\mu$ F. A high-quality ceramic type X5R or X7R is recommended. The voltage rating should be greater than the maximum input voltage. Additionally, some bulk capacitance may be needed, especially if the TPS54010 circuit is not located within about 2 inches from the input voltage source. The value for this capacitor is not critical but it also should be rated to handle the maximum input voltage including ripple voltage, and should filter the output so that input ripple voltage is acceptable.

This input ripple voltage can be approximated by Equation 6:

$$\Delta V_{\text{PVIN}} = \frac{I_{\text{OUT}(\text{MAX})} \times 0.25}{C_{\text{BULK}} \times f_{\text{sw}}} + \left(I_{\text{OUT}(\text{MAX})} \times \text{ESR}_{\text{MAX}}\right)$$
(6)

Where I<sub>OUT(MAX)</sub> is the maximum load current.

The TPS54010 requires an input de-coupling capacitor and, depending on the application, a bulk input capacitor.  $f_{sw}$  is the switching frequency,  $C_{(BULK)}$  is the bulk capacitor value and ESR<sub>MAX</sub> is the maximum series resistance of the bulk capacitor.

The maximum RMS ripple current also must be checked. For worst-case conditions, this can be approximated by Equation 7:

$$I_{CIN} = \frac{I_{OUT(MAX)}}{2}$$
(7)

In this case, the input ripple voltage would be 155 mV and the RMS ripple current would be 7 A. The maximum voltage across the input capacitors would be Vin max plus delta Vin/2. The chosen bulk capacitor, a Sanyo POSCAP 6TPD330M is rated for 6.3 V and 4.4 A of ripple current; two bypass capacitors, TDK C3225X5R1C106M are each rated for 16 V, and the ripple current capacity is greater than 3 A at the operating frequency of 700 kHz. Total ripple current handling is in excess of 10.4 A. It is important that the maximum ratings for voltage and current are not exceeded under any circumstance.

#### 8.2.2.3 Output Filter Components

Two components need to be selected for the output filter, L1 and C2. Because the TPS54010 is an externally compensated device, a wide range of filter component types and values can be supported.

#### 8.2.2.3.1 Inductor Selection

To calculate the minimum value of the output inductor, use Equation 8

$$L_{MIN} = \frac{V_{OUT} \times (V_{in(MAX)} - V_{OUT})}{V_{IN(MAX)} \times K_{IND} \times I_{OUT} \times F_{sw}}$$

 $K_{IND}$  is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. For designs using low ESR output capacitors such as ceramics, use  $K_{IND} = 0.3$ . When using higher ESR output capacitors,  $K_{IND} = 0.2$  yields better results.

For this design example, use  $K_{IND} = 0.2$  to keep the inductor ripple current small. The minimum inductor value is calculated to be 0.44  $\mu$ H.

For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The RMS inductor current can be found from Equation 9:

$$I_{L(RMS)} = \sqrt{I_{OUT(MAX)}^{2} + \frac{1}{12} \times \left[ V_{OUT} \times \frac{\left( V_{in(MAX)} - V_{OUT} \right)}{V_{IN(MAX)} \times L_{OUT} \times F_{sw} \times 0.8} \right]^{2}}$$

and the peak inductor current can be found from Equation 10

(9)

(8)

$$I_{L(PK)} = I_{OUT(MAX)} + \frac{V_{OUT} \times (V_{in(MAX)} - V_{OUT})}{1.6 \times V_{IN(MAX)} \times L_{OUT} \times F_{sw}}$$

For this design, the RMS inductor current is 15.4 A, and the peak inductor current is 15.1 A. For this design, a Vishay IHLP2525CZ-01 style output inductor is specified. The largest value greater than 0.44  $\mu$ H that meets these current requirements is 0.68  $\mu$ H. Increasing the inductor value decreases the ripple current and the corresponding output ripple voltage. The inductor value can be decreased if more margin in the RMS current is required. In general, inductor values for use with the TPS54010 falls in the range of 0.47 to 2.2  $\mu$ H.

#### 8.2.2.3.2 Capacitor Requirements

The important design factors for the output capacitor are dc voltage rating, ripple current rating, and equivalent series resistance (ESR). The dc voltage and ripple current ratings cannot be exceeded. The ESR is important because along with the inductor current it determines the amount of output ripple voltage. The actual value of the output capacitor is not critical, but some practical limits do exist. Consider the relationship between the desired closed-loop crossover frequency of the design and LC corner frequency of the output filter. In general, it is desirable to keep the closed-loop crossover frequency at less than 1/5 of the switching frequency. With high switching frequencies such as the 500 kHz frequency of this design, internal circuit limitations of the TPS54010 limit the practical maximum crossover frequency to about 70 kHz. To allow for adequate phase gain in the compensation network, the LC corner frequency should be about one decade or so below the closed-loop crossover frequency. This limits the minimum capacitor value for the output filter to:

$$C_{OUT(MIN)} = \frac{1}{L_{OUT}} \times \left(\frac{K}{2\pi f_{CO}}\right)^{2}$$

Where K is the frequency multiplier for the spread between  $f_{LC}$  and  $f_{CO}$ . K should be between 5 and 15, typically 10 for one decade difference. For a desired crossover of 100-kHz and a 0.68-µH inductor, the minimum value for the output capacitor is 93 µF using a minimum K factor of 5. Increasing the K factor would require using a larger capacitance as 100 kHz is approaching the maximum practical closed-loop crossover frequency for this device. The selected output capacitor must be rated for a voltage greater than the desired output voltage plus one half the ripple voltage. Any de-rating amount must also be included. The maximum RMS ripple current in the output capacitors is given by Equation 12:

$$I_{\text{COUT}(\text{RMS})} = \frac{1}{\sqrt{12}} \times \left[ \frac{V_{\text{OUT}} \times \left( V_{\text{PVIN}(\text{MAX})} - V_{\text{OUT}} \right)}{V_{\text{PVIN}(\text{MAX})} \times L_{\text{OUT}} \times F_{\text{sw}}} \right]$$
(12)

The calculated RMS ripple current is 780 mA in the output capacitors.

The maximum ESR of the output capacitor is determined by the amount of allowable output ripple as specified in the initial design parameters. The output ripple voltage is the inductor ripple current times the ESR of the output filter; therefore, the maximum specified ESR as listed in the capacitor data sheet is given by Equation 13:

$$\mathsf{ESR}_{\mathsf{MAX}} = \mathsf{N}_{\mathsf{C}} \times \left[ \frac{\mathsf{V}_{\mathsf{IN}(\mathsf{MAX})} \times \mathsf{L}_{\mathsf{OUT}} \times \mathsf{F}_{\mathsf{sw}} \times 0.8}{\mathsf{V}_{\mathsf{OUT}} \times \left( \mathsf{V}_{\mathsf{IN}(\mathsf{MAX})} - \mathsf{V}_{\mathsf{OUT}} \right)} \right] \times \Delta \mathsf{V}_{\mathsf{P}-\mathsf{P}(\mathsf{MAX})}$$
(13)

and the maximum ESR required is 22.2 m $\Omega$ . A capacitor that meets these requirements is a Cornell Dubilier Special Polymer (SP) ESRD101M06 rated at 6.3 V with a maximum ESR of 0.015  $\Omega$  and a ripple current rating of 2 A. An additional small 0.1- $\mu$ F ceramic bypass capacitor C13 is a also used.

Other capacitor types work well with the TPS54010, depending on the needs of the application.

(10)

www.ti.com

(11)



#### 8.2.2.3.3 Compensation Components

The external compensation used with the TPS54010 allows for a wide range of output filter configurations. A large range of capacitor values and types of dielectric are supported. The design example uses Type-3 compensation consisting of R1, R3, R5, C6, C7, and C8. Additionally, R2 along with R1 forms a voltage divider network that sets the output voltage. These component reference designators are the same as those used in the SWIFT Designer Software. There are a number of different ways to design a compensation network. This procedure outlines a relatively simple procedure that produces good results with most output filter combinations. Use the SWIFT Designer Software for designs with unusually high closed-loop crossover frequencies, low value, low ESR output capacitors such as ceramics or if you are unsure about the design procedure.

When designing compensation networks for the TPS54010, a number of factors must be considered. The gain of the compensated error amplifier should not be limited by the open-loop amplifier gain characteristics and should not produce excessive gain at the switching frequency. Also, the closed-loop crossover frequency should be set less than one-fifth of the switching frequency, and the phase margin at crossover must be greater than 45 degrees. The general procedure outlined here produces results consistent with these requirements without going into great detail about the theory of loop compensation.

First, calculate the output filter LC corner frequency using Equation 14:

$$f_{\rm LC} = \frac{1}{2\pi \sqrt{L_{\rm OUT} C_{\rm OUT}}}$$
(14)

For the design example,  $f_{LC} = 19.3$  kHz.

Choose the closed-loop crossover frequency to be greater than  $f_{LC}$  and less than one-fifth of the switching frequency. Also, the crossover frequency should not exceed 150 kHz, as the error amplifier may not provide the desired gain. For this design, a crossover frequency of 100 kHz was chosen. This value is chosen for comparatively wide loop bandwidth while still allowing for adequate phase boost to insure stability.

Next, calculate the R2 resistor value for the output voltage of 1.5 V using Equation 15:

$$R2 = \frac{R1 \times 0.891}{V_{OUT} - 0.891}$$
(15)

For any TPS54010 design, start with an R1 value of 10 k $\Omega$ . R2 is 14.7 k $\Omega$ .

Now, the values for the compensation components that set the poles and zeros of the compensation network can be calculated. Assuming that R1 >> than R5 and C6 >> C7, the pole and zero locations are given by Equation 16 through Equation 22:

$$f_{\mathsf{Z1}} = \frac{\mathsf{I}}{2\pi\mathsf{R3C6}} \tag{16}$$

$$f_{Z2} = \frac{1}{2\pi R_1 C_8}$$
 (17)

$$f_{P1} = \frac{1}{2\pi R5C8}$$
 (18)

$$f_{\mathsf{P2}} = \frac{1}{2\pi\mathsf{R3C7}} \tag{19}$$

Additionally, there is a pole at the origin, which has unity gain at a frequency:

$$f_{\rm INT} = \frac{1}{2\pi R_{\rm I}^2 C_{\rm I}^6} \tag{20}$$

This pole is used to set the overall gain of the compensated error amplifier and determines the closed-loop crossover frequency. Because R1 is given as 1 k $\Omega$  and the crossover frequency is selected as 100 kHz, the desired f<sub>INT</sub> can be calculated from Equation 21:

$$f_{\rm INT} = \frac{f_{\rm CO}}{V_{\rm IN(MAX)} \times 2}$$
(21)

And the value for C6 is given by Equation 22:

C6 =

$$\frac{1}{2\pi R^1 f_{\text{INT}}}$$

The first zero, f<sub>Z1</sub> is located at one-half the output filter LC corner frequency; so, R3 can be calculated from:

$$R3 = \frac{1}{\pi C6 f_{LC}}$$
(23)

The second zero,  $f_{Z2}$  is located at the output filter LC corner frequency; so, C8 can be calculated from:

$$C8 = \frac{1}{2\pi R1 f_{LC}}$$
(24)

The first pole, f<sub>P1</sub> is located to coincide with output filter ESR zero frequency. This frequency is given by:

$$f_{\text{ESR0}} = \frac{1}{2\pi R_{\text{ESR}} C_{\text{OUT}}}$$
(25)

where  $R_{ESR}$  is the equivalent series resistance of the output capacitor.

In this case, the ESR zero frequency is 88.4 kHz, and R5 can be calculated from:

$$R5 = \frac{1}{2\pi C8 f}$$
(26)

The final pole is placed at a frequency above the closed-loop crossover frequency high enough to not cause the phase to decrease too much at the crossover frequency while still providing enough attenuation so that there is little or no gain at the switching frequency. The  $f_{P2}$  pole location for this circuit is set to 3.5 times the closed-loop crossover frequency and the last compensation component value C7 can be derived:

$$C7 = \frac{1}{7\pi R3 f_{CO}}$$
(27)

Note that capacitors are only available in a limited range of standard values, so the nearest standard value has been chosen for each capacitor. The measured closed-loop response for this design is shown in Figure 5.

#### 8.2.2.4 Bias and Bootstrap Capacitors

Every TPS54010 design requires a bootstrap capacitor, C3, and a bias capacitor, C4. The bootstrap capacitor must be a 0.1  $\mu$ F. The bootstrap capacitor is located between the PH pins and BOOT. The bias capacitor is connected between the VBIAS pin and AGND. The value should be 1.0  $\mu$ F. Both capacitors should be high-quality ceramic types with X7R or X5R grade dielectric for temperature stability. They should be placed as close to the device connection pins as possible.

#### 8.2.2.5 Power Good

The TPS54010 is provided with a power-good output pin PWRGD. This output is an open-drain output and is intended to be pulled up to a 3.3-V or 5-V logic supply. A  $10-k\Omega$  pullup works well in this application.

#### 8.2.2.6 Snubber Circuit

R10 and C11 of the application schematic comprise a snubber circuit. The snubber is included to reduce overshoot and ringing on the phase node when the internal high-side FET turns on. Because the frequency and amplitude of the ringing depends to a large degree on parasitic effects, it is best to choose these component values based on actual measurements of any design layout. See literature number SLUP100 for more detailed information on snubber design.



(22)



#### TPS54010 JAJSHJ8C – MAY 2004 – REVISED JUNE 2019



The following part numbers are used for test purposes:

C1 = T520D337M0O4ASE015 (Kemet)

C2 = TDK C3225X5R0J107M ceramic 6.3 V X5R

L1 = IHLP2525CZ–01 0.68 μH (Vishay Dale)

#### Figure 12. 1.5-V Power Supply With Ceramic Output Capacitors

Figure 12 shows an application where all ceramic capacitors, including the main output filter capacitor, are used. The compensation network components were calculated using SWIFT Designer Software. See Figure 21 through Figure 29 for loop response, performance graphs, and switching waveforms for this circuit.



**TPS54010** 



Figure 13. 1.5-V Power Supply With Remote Sense

With an output current of 14 A, if the load is located far from the dc/dc converter circuit, it may be beneficial to include a remote sense capability. Figure 13 is an example of a power supply incorporating active differential remote sensing. As the TPS54010 only has a positive VSENSE input, this circuit compensates for voltage drops in both the output voltage rail and the return (GND). The difference amplifier of U2 forces the output of the TPS54010 to generate an output voltage that maintains a constant 1.5-V difference between +1.5V\_REMOTE\_SENSE and -1.5V\_REMOTE\_SENSE.

TEXAS INSTRUMENTS

www.ti.com





Figure 14. 2.5 V To 1.5 V Power Supply With Charge Pump

If a suitable 3-V to 4-V source is not available for the VIN supply, a charge pump may be used to boost the PVIN voltage. In this circuit, the charge pump is used to boost a 2.5-V source to a nominal 3.6 V.



## 8.2.3 Application Curves: Circuit in Figure 11

The performance data for Figure 15 through Figure 23 are for the circuit in Figure 11. Conditions are  $P_{VIN} = 2.5 \text{ V}$ ,  $V_{IN} = 3.3 \text{ V}$ ,  $V_O = 1.5 \text{ V}$ ,  $f_s = 700 \text{ kHz}$ , and  $I_O = 7 \text{ A}$ ,  $T_A = 25^{\circ}\text{C}$ , unless otherwise specified.





The performance data for Figure 15 through Figure 23 are for the circuit in Figure 11. Conditions are  $P_{VIN} = 2.5 \text{ V}$ ,  $V_{IN} = 3.3 \text{ V}$ ,  $V_O = 1.5 \text{ V}$ ,  $f_s = 700 \text{ kHz}$ , and  $I_O = 7 \text{ A}$ ,  $T_A = 25^{\circ}\text{C}$ , unless otherwise specified.





The performance data for Figure 15 through Figure 23 are for the circuit in Figure 11. Conditions are  $P_{VIN} = 2.5 \text{ V}$ ,  $V_{IN} = 3.3 \text{ V}$ ,  $V_O = 1.5 \text{ V}$ ,  $f_s = 700 \text{ kHz}$ , and  $I_O = 7 \text{ A}$ ,  $T_A = 25^{\circ}\text{C}$ , unless otherwise specified.

## 8.2.4 Application Curves: Circuit in Figure 12

The performance data for Figure 24 through Figure 33 are for the circuit in Figure 12. Conditions are  $P_{VIN} = 2.5 \text{ V}$ ,  $V_{IN} = 3.3 \text{ V}$ ,  $V_O = 1.5 \text{ V}$ ,  $f_s = 700 \text{ kHz}$ , and  $I_O = 7 \text{ A}$ ,  $T_A = 25^{\circ}\text{C}$ , unless otherwise specified.





The performance data for Figure 24 through Figure 33 are for the circuit in Figure 12. Conditions are  $P_{VIN} = 2.5 \text{ V}$ ,  $V_{IN} = 3.3 \text{ V}$ ,  $V_0 = 1.5 \text{ V}$ ,  $f_s = 700 \text{ kHz}$ , and  $I_0 = 7 \text{ A}$ ,  $T_A = 25^{\circ}\text{C}$ , unless otherwise specified.



## 9 Layout

## 9.1 PCB Layout

The PVIN pins are connected together on the printed- circuit board (PCB) and bypassed with a low ESR ceramic bypass capacitor. Take care to minimize the loop area formed by the bypass capacitor connections, the PVIN pins, and the TPS54010 ground pins. The minimum recommended bypass capacitance is a 10-µF ceramic capacitor with a X5R or X7R dielectric. The optimum placement is as close as possible to the PVIN pins, the AGND, and PGND pins. See Figure 35 for an example of a board layout. If the VIN is connected to a separate source supply, it is bypassed with its own capacitor. There is an area of ground on the top layer of the PCB, directly under the IC, with an exposed area for connection to the PowerPAD. Use vias to connect this ground area to any internal ground planes. Use additional vias at the ground side of the input and output filter capacitors. The AGND and PGND pins are tied to the PCB ground by connecting them to the ground area under the device as shown in Figure 35. Use a separate wide trace for the analog ground signal path. This analog ground is used for the voltage set point divider, timing resistor RT, slow-start capacitor, and bias capacitor grounds. The PH pins are tied together and routed to the output inductor. Because the PH connection is the switching node, an inductor is located close to the PH pins, and the area of the PCB conductor is minimized to prevent excessive capacitive coupling. Connect the boot capacitor between the phase node and the BOOT pin as shown in Figure 35. Keep the boot capacitor close to the IC, and minimize the conductor trace lengths. Connect the output filter capacitor(s) between the VOUT trace and PGND. It is important to keep the loop formed by the PH pins, Lout, Cout, and PGND as small as is practical. Place the compensation components from the VOUT trace to the VSENSE and COMP pins. Do not place these components too close to the PH trace. Due to the size of the IC package and the device pinout, they must be routed close, but maintain as much separation as possible while keeping the layout compact. Connect the bias capacitor from the VBIAS pin to analog ground using the isolated analog ground trace. If a slow-start capacitor or RT resistor is used, or if the SYNC pin is used to select 350-kHz operating frequency, connect them to this trace.

For operation at full rated load current, the analog ground plane must provide an adequate heat-dissipating area. A 3-inch by 3-inch plane of 1-ounce copper is recommended, though not mandatory, depending on ambient temperature and airflow. Most applications have larger areas of internal ground plane available, and the PowerPAD must be connected to the largest area available. Additional areas on the top or bottom layers also help dissipate heat, and any area available must be used when 6-A or greater operation is desired. Connection from the exposed area of the PowerPAD to the analog ground plane layer must be made using 0.013-inch diameter vias to avoid solder wicking through the vias.

Eight vias must be in the PowerPAD area with four additional vias located under the device package. The size of the vias under the package, but not in the exposed thermal pad area, can be increased to 0.018. Additional vias beyond the twelve recommended that enhance thermal performance must be included in areas not under the device package.





#### www.tij.co.jp



Figure 34. Recommended Land Pattern for 28-Pin PWP PowerPAD

TPS54010 JAJSHJ8C-MAY 2004-REVISED JUNE 2019



www.tij.co.jp

## 9.2 Layout Example



Figure 35. TPS54010 Layout



#### www.tij.co.jp

## 10 デバイスおよびドキュメントのサポート

## 10.1 デバイス・サポート

## 10.1.1 デベロッパー・ネットワークの製品に関する免責事項

デベロッパー・ネットワークの製品またはサービスに関するTIの出版物は、単独またはTIの製品、サービスと一緒に提供される場合に関係なく、デベロッパー・ネットワークの製品またはサービスの適合性に関する是認、デベロッパー・ネットワークの製品またはサービスの是認の表明を意味するものではありません。

## 10.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

## 10.3 コミュニティ・リソース

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 10.4 商標

PowerPAD, E2E are trademarks of Texas Instruments.

#### 10.5 静電気放電に関する注意事項



すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。

静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感 であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。

## 10.6 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 11 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。



## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins |      | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|------|--------------|-------------------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty  | (2)          | (6)                           | (3)                 |              | (4/5)          |         |
| TPS54010PWP      | ACTIVE | HTSSOP       | PWP                | 28   | 50   | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS54010       | Samples |
| TPS54010PWPG4    | ACTIVE | HTSSOP       | PWP                | 28   | 50   | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS54010       | Samples |
| TPS54010PWPR     | ACTIVE | HTSSOP       | PWP                | 28   | 2000 | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS54010       | Samples |
| TPS54010PWPRG4   | ACTIVE | HTSSOP       | PWP                | 28   | 2000 | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS54010       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |
|-----------------------------|
|-----------------------------|

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS54010PWPR | HTSSOP          | PWP                | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

5-Dec-2023



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS54010PWPR | HTSSOP       | PWP             | 28   | 2000 | 350.0       | 350.0      | 43.0        |

## TEXAS INSTRUMENTS

www.ti.com

5-Dec-2023

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS54010PWP   | PWP          | HTSSOP       | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |
| TPS54010PWPG4 | PWP          | HTSSOP       | 28   | 50  | 530    | 10.2   | 3600   | 3.5    |

## **PWP 28**

## **GENERIC PACKAGE VIEW**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

4.4 x 9.7, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





4224765/B

PWP (R-PDSO-G28)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G28) PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



A Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



#### 重要なお知らせと免責事項

TIは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated