













**TPS61178** 

JAJSEW8E - FEBRUARY 2017-REVISED AUGUST 2019

#### TPS61178x 20V、10A完全統合型同期整流昇圧器、 負荷切断制御付き

# 特長

- 入力電圧範囲: 2.7V~20V
- 出力電圧範囲: 4.5V~20V
- スイッチのピーク電流を最大10Aまでプログラム 可能
- 2つの16mΩ FETを内蔵
- V<sub>IN</sub> = 7.2V、V<sub>OUT</sub> = 16V、I<sub>OUT</sub> = 2Aにおいて最大 効率96%
- 可変スイッチング周波数: 最高2.2MHz
- 外部クロックとの同期: 200kHz~2.2MHz
- 負荷切断用のゲート・ドライバ
- ヒカップ短絡保護機能
- 過電圧保護
- 自動PFM動作 TPS61178
- 強制PWMモード TPS611781
- 3.0mm×3.5mm、13ピンのVQFN Hotrodパッケー
- WEBENCH® Power Designerにより、TPS61178 を使用するカスタム設計を作成

### 2 アプリケーション

- 携帯用スピーカー
- LCDディスプレイのソース・ドライバ
- パワー・アンプ用電源
- モータ・ドライバ用電源
- USB Type-Cの電力供給

### 3 概要

TPS61178xファミリは20Vの同期整流昇圧コンバータで、 負荷の切断用にゲート・ドライバが組み込まれています。 TPS61178xには2つのオン抵抗の低いパワーFETが内蔵 されており、1つは16mΩのスイッチングFET、もう1つは 16mΩの整流器FETです。

TPS61178xは固定周波数のピーク電流モード制御を使 用し、勾配補償が搭載されています。軽負荷時には TPS61178は自動PFMモードに移行しますが、 TPS611781は強制PWMモードです。

TPS61178xは、シャットダウン時に出力を入力側から絶縁 できます。出力が短絡すると、ヒカップ・モードに移行して 熱ストレスを軽減し、短絡の解消後には自動的に回復でき ます。さらに、TPS61178xにはフォルト動作を回避するた め、OVPおよび熱保護も搭載されています。TPS61178x は、熱特性が強化された3.0mmx3.5mmの13ピンVQFN パッケージで供給されます。

# 製品情報(1)

| 型番        | パッケージ    | 本体サイズ(公称)    |
|-----------|----------|--------------|
| TPS61178  | OFN (42) | 2.00mm2.5mm  |
| TPS611781 | QFN (13) | 3.00mm×3.5mm |

(1) 提供されているすべてのパッケージについては、巻末の注文情報 を参照してください。

### 代表的なアプリケーション





| 目次 |
|----|
|----|

| 1 | 特長 1                                  |    | 8.4 Device Functional Modes    | 15 |
|---|---------------------------------------|----|--------------------------------|----|
| 2 | アプリケーション1                             | 9  | Application and Implementation |    |
| 3 | 概要1                                   |    | 9.1 Application Information    |    |
| 4 | 改訂履歴2                                 |    | 9.2 Typical Application        | 16 |
| 5 | Device Comparison Table               |    | 9.3 System Examples            |    |
| 6 | Pin Configuration and Functions       | 10 | Power Supply Recommendations   |    |
| 7 | Specifications4                       | 11 | Layout                         | 30 |
| ′ | •                                     |    | 11.1 Layout Guidelines         |    |
|   | · · · · · · · · · · · · · · · · · · · |    | 11.2 Layout Example            |    |
|   | 7.2 ESD Ratings                       | 12 | デバイスおよびドキュメントのサポート             |    |
|   | 7.4 Thermal Information               |    | 12.1 デバイス・サポート                 | 31 |
|   | 7.5 Electrical Characteristics        |    | 12.2 ドキュメントのサポート               |    |
|   | 7.6 Timing Requirements               |    | 12.3 関連リンク                     |    |
|   | 7.7 Switching Characteristics         |    | 12.4 ドキュメントの更新通知を受け取る方法        | 31 |
|   | 7.8 Typical Characteristics           |    | 12.5 コミュニティ・リソース               | 32 |
| 8 | Detailed Description 10               |    | 12.6 商標                        |    |
| O | 8.1 Overview                          |    | 12.7 静電気放電に関する注意事項             | 32 |
|   | 8.2 Functional Block Diagram          |    | 12.8 Glossary                  | 32 |
|   | 8.3 Feature Description               | 13 | メカニカル、パッケージ、および注文情報            | 32 |

# 4 改訂履歴

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Revision D (July 2019) から Revision E に変更                                      | Page |
|-------------------------------------------------------------------------------|------|
| Restored hyperlink cross reference at the Thermal Information table footnote. |      |
| Deleted right-hand column (A/B/S) in the Electrical Characteristics table.    | 5    |
| Revision C (March 2018) から Revision D に変更                                     | Page |
| • Corrected term 1–DR to 1–D in 式 21                                          | 23   |
| Revision B (September 2017) から Revision C に変更                                 | Page |
| • Changed 式 21                                                                | 23   |
| Revision A (April 2017) から Revision B に変更                                     | Page |
| ● 変更 graphs for 図 1 through 図 6 to include 3-A load                           | 7    |
| <b>2017</b> 年 <b>2</b> 月発行のものから更新                                             | Page |



# 5 Device Comparison Table

| Part Number | Operation Mode at Light Load |
|-------------|------------------------------|
| TPS61178    | Auto PFM                     |
| TPS611781   | Forced PWM                   |

# 6 Pin Configuration and Functions



### **Pin Functions**

| PIN         |        | 1/0 | DECORIDATION                                                                                                                                                                                                            |  |
|-------------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME        | NUMBER | 1/0 | DESCRIPTION                                                                                                                                                                                                             |  |
| FREQ / SYNC | 1      | I   | The switching frequency is programmed by a resistor between this pin and the AGND. The internal oscillator can be synchronized by an external clock connecting into this pin. This pin can not be float in application. |  |
| AGND        | 2      | -   | Analog signal ground of the IC. Connect the AGND to PGND via a single point on the printed circuit board.                                                                                                               |  |
| ILIMIT      | 3      | I   | Programming the switching peak current limit by a resistor between this pin and AGND.                                                                                                                                   |  |
| COMP        | 4      | 0   | Output of the internal error amplifier. The loop compensation network should be connected between this pin and AGND.                                                                                                    |  |
| FB          | 5      | I   | Output voltage feedback, a resistor divider connecting to this pin sets the output voltage.                                                                                                                             |  |
| PGND        | 6      | PWR | Power ground                                                                                                                                                                                                            |  |
| SW          | 7      | PWR | The switching node pin of the converter. It is connected to the drain of the internal low-side power FET and the source of the internal high-side power FET.                                                            |  |
| VOUT        | 8      | PWR | Boost converter output                                                                                                                                                                                                  |  |
| DISDRV      | 9      | 0   | A gate drive output for the external disconnect FET. Connect the DISDRV pin to the gate of the external FET. Leave it floating if not using the load disconnect function.                                               |  |
| VCC         | 10     | 0   | Output of the internal regulator. A ceramic capacitor of more than 1.0 $\mu F$ is required between this pin and ground                                                                                                  |  |
| EN          | 11     | I   | Enable logic input. Logic high level enables the device and low level shutdown the device.                                                                                                                              |  |
| VIN         | 12     | 1   | IC power supply input.                                                                                                                                                                                                  |  |
| BST         | 13     | 0   | Power supply for high-side FET gate driver. A capacitor must be connected between this pin and the SW pin                                                                                                               |  |



# 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                |                                    | MIN  | MAX    | UNIT |
|--------------------------------|------------------------------------|------|--------|------|
|                                | BST                                | -0.3 | SW + 7 | ٧    |
| Voltage range at terminals (2) | VIN, SW, VOUT, DISCRG, EN          | -0.3 | 23     | V    |
|                                | VCC, FB, COMP, FREQ / SYNC, ILIMIT | -0.3 | 7      | ٧    |
| TJ                             | Operating junction temperature     | -40  | 150    | °C   |
| T <sub>stg</sub>               | Storage temperature                | -65  | 150    | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

### 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| .,                 |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (2)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(3)</sup> | ±750  | V    |

<sup>(1)</sup> Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges in to the device.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|           |                                | MIN  | NOM | MAX | UNIT |
|-----------|--------------------------------|------|-----|-----|------|
| $V_{IN}$  | Input voltage                  | 2.7  |     | 20  | V    |
| $V_{OUT}$ | Outputvoltage                  | 4.5  |     | 20  | V    |
| L         | Effective inductance range     | 0.47 | 3.3 |     | μΗ   |
| $R_{FB}$  | Feedback resistance (low side) |      |     | 200 | kΩ   |
| $T_J$     | Operating junction temperature | -40  |     | 125 | °C   |

# 7.4 Thermal Information

|                        |                                              | TPS61178          |      |
|------------------------|----------------------------------------------|-------------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | RNR (QFN Package) | UNIT |
|                        |                                              | 12 PINS           |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 60.2              | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 28.6              | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 14.5              | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 0.4               | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 14.5              | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 0.9               | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report..

<sup>(2)</sup> Level listed above is the passing level per ANSI, ESDA, and JEDEC JS-001. JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

<sup>(3)</sup> Level listed above is the passing level per EIA-JEDEC JESD22-C101. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.



# 7.5 Electrical Characteristics

over operating free-air temperature range,  $V_{IN} = 2.7 \text{ V}$  to 14 V and  $V_{OUT} = 16 \text{ V}$ ,  $V_{CC} = 6 \text{ V}$ ,  $R_{LIMIT} = 80.6 \text{ k}\Omega$ . Typical values are at  $T_{II} = 25^{\circ}\text{C}$ , (unless otherwise noted)

|                      | ,                                                                    |                                                                                                                                        | MIN   | TYP   | MAX    | UNIT      |
|----------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|-----------|
| POWER SI             | IPPI Y                                                               |                                                                                                                                        |       | • • • | III) U | 0         |
| / <sub>IN</sub>      | Input voltage range                                                  |                                                                                                                                        | 2.7   |       | 20     | V         |
| IN                   | <u> </u>                                                             | V <sub>IN</sub> rising                                                                                                                 |       | 2.6   | 2.7    | V         |
| IN_UVLO              | Input voltage under voltage lockout (UVLO) threshold                 | V <sub>IN</sub> falling                                                                                                                |       | 2.2   | 2.3    | •         |
| / <sub>IN_HYS</sub>  | VIN UVLO hysteresis                                                  | VIII Iaimig                                                                                                                            |       | 400   | 2.0    | mV        |
| / <sub>CC</sub>      | VCC regulation voltage                                               | ICC = 5mA, VIN = 8V                                                                                                                    |       | 6     |        | V         |
| √ <sub>CC_UVLO</sub> | VCC UVLO threshold                                                   | VCC falling                                                                                                                            |       | 2.1   |        | V         |
| - CC_0VLO            | Quiescent current into V <sub>IN</sub> pin                           | IC enabled, no load, no ext. FET  V <sub>IN</sub> = 6 V, V <sub>OUT</sub> = 20 V, V <sub>FB</sub> = 1.3  V, T <sub>J</sub> up to 85 °C |       | 1.5   | 3      | μA        |
| Q                    | Quiescent current into V <sub>IN</sub> pin                           | IC enabled, no load, no ext. FET $V_{IN}$ = 20 V, $V_{OUT}$ = 20 V, $V_{FB}$ = 1.3 V, $T_J$ up to 85 °C                                |       | 270   | 320    | μΑ        |
| TPS61178)            | Quiescent current into V <sub>OUT</sub> pin                          | IC enabled, no load, no ext. FET $V_{IN} = 6$ V, $V_{FB} = 1.3$ V, $V_{OUT} = 20$ V, $T_J$ up to 85 °C                                 |       | 250   | 300    | μΑ        |
|                      | Quiescent current into V <sub>OUT</sub> pin                          | IC enabled, no load, no ext. FET $V_{IN}$ = 20 V, $V_{OUT}$ = 20 V, $V_{FB}$ = 1.3 V, $T_J$ up to 85 °C                                |       | 5     | 12     | μΑ        |
| la-                  | Shutdown current into V <sub>IN</sub> pin                            | IC disabled, $V_{IN} = 6 \text{ V}$ ,<br>-40 °C $\leq$ T <sub>J</sub> $\leq$ 85°C                                                      |       | 1     | 3.5    | μΑ        |
| SD                   |                                                                      | IC disabled, VIN = 20 V,<br>-40 °C $\leq$ T <sub>J</sub> $\leq$ 85°C                                                                   |       | 3     | 6      | μΑ        |
| LS_LKG               | Reverse leakage current into SW                                      | IC disabled, VIN = $V_{OUT}$ = SW = 20 V -40 °C ≤ $T_J$ ≤ 85°C                                                                         |       | 0.1   | 6.5    | μΑ        |
| OUTPUT<br>VOLTAGE    |                                                                      |                                                                                                                                        |       |       |        |           |
| V <sub>OUT</sub>     | Output voltage range                                                 | Freq = 500kHz                                                                                                                          | 4.5   |       | 20     | V         |
| $V_{OVP}$            | Output over-voltage protection threshold                             | V <sub>IN</sub> = 8 V, V <sub>OUT</sub> rising                                                                                         | 20.5  | 21    | 21.5   | V         |
| POWER<br>SWITCHES    | <b>S</b>                                                             |                                                                                                                                        |       |       |        |           |
| R <sub>DS(on)</sub>  | High-side MOSFET on resistance                                       | V <sub>CC</sub> = 6 V                                                                                                                  |       | 16    | 25     | mΩ        |
| . ,                  | Low-side MOSFET on resistance                                        | V <sub>CC</sub> = 6 V                                                                                                                  |       | 16    | 25     | mΩ        |
| Gm                   | Power stage trans-conductance (peak current ratio with comp voltage) | V <sub>CC</sub> = 6 V                                                                                                                  |       | 12    |        | A/V       |
| CURRENT<br>LIMIT     |                                                                      |                                                                                                                                        |       |       |        |           |
| LIM_SW               | TPS61178                                                             | $R_{LIMIT} = 80.6 \text{ k}\Omega$                                                                                                     | 6.4   | 8     | 9.4    | Α         |
| LIM_SW               | TPS611781                                                            | $R_{LIMIT} = 80.6 \text{ k}\Omega$                                                                                                     | 5.7   | 7.4   | 8.7    | Α         |
| LIM_SHORT            | TPS61178 short current limit                                         |                                                                                                                                        |       | 20    |        | Α         |
| OLTAGE<br>REFERNCI   |                                                                      |                                                                                                                                        |       |       |        |           |
| $I_{REF}$            | Reference Voltage at FB pin                                          | PWM mode                                                                                                                               | 1.180 | 1.198 | 1.210  | V         |
| REF                  |                                                                      | PFM mode                                                                                                                               |       | 101%  |        | $V_{REF}$ |
| FB_LKG               | Leakage current into FB pin                                          |                                                                                                                                        |       | 10    | 60     | nA        |
| N / SYNC             | LOGIC                                                                |                                                                                                                                        |       |       | •      |           |
| EN_H                 | EN Logic high threshold                                              |                                                                                                                                        |       |       | 1.2    | V         |
| / <sub>EN_L</sub>    | EN Logic Low threshold                                               |                                                                                                                                        | 0.4   |       |        | V         |



# **Electrical Characteristics (continued)**

over operating free-air temperature range,  $V_{IN}$  = 2.7 V to 14 V and  $V_{OUT}$  = 16 V,  $V_{CC}$  = 6 V,  $R_{LIMIT}$  = 80.6 k $\Omega$ . Typical values are at  $T_J$  = 25°C, (unless otherwise noted)

|                     |                                   |                                                               | MIN | TYP  | MAX | UNIT |  |  |
|---------------------|-----------------------------------|---------------------------------------------------------------|-----|------|-----|------|--|--|
| R <sub>EN</sub>     | EN pulldown resistor              |                                                               |     | 800  |     | kΩ   |  |  |
| V <sub>SYNC_H</sub> | SYNC clock high threshold         |                                                               |     |      | 1.2 | V    |  |  |
| V <sub>SYNC_L</sub> | SYNC clock low threshold          |                                                               | 0.4 |      |     | V    |  |  |
| ERROR<br>AMPLIFIE   | ERROR<br>AMPLIFIER                |                                                               |     |      |     |      |  |  |
| V <sub>COMPH</sub>  | COMP output high voltage          | High threshold, V <sub>FB</sub> = V <sub>REF</sub> - 200 mV   |     | 1.9  |     | V    |  |  |
| V <sub>COMPL</sub>  | COMP output low voltage           | Low threshold, V <sub>FB</sub> = V <sub>REF</sub> + 200 mV    |     | 1.25 |     | V    |  |  |
| G <sub>mEA</sub>    | Error amplifier trans conductance | V <sub>COMP</sub> = 1.5 V                                     |     | 195  |     | uS   |  |  |
| I <sub>SINK</sub>   | Comp pin sink current             | $V_{FB} = V_{REF} + 200 \text{ mV}, V_{COMP} = 1.5 \text{ V}$ |     | 20   |     | uA   |  |  |
| I <sub>SOURCE</sub> | Comp pin source current           | $V_{FB} = V_{REF} - 200 \text{ mV}, V_{COMP} = 1.5 \text{ V}$ |     | 20   |     | uA   |  |  |

## 7.6 Timing Requirements

over operating free-air temperature range,  $V_{IN} = 2.7 \text{ V}$  to 14 V and  $V_{OUT} = 16 \text{ V}$ ,  $V_{CC} = 6 \text{ V}$ ,  $R_{LIMIT} = 80.6 \text{ k}\Omega$ . Typical values are at  $T_J = 25^{\circ}\text{C}$ , (unless otherwise noted)

|                        |                                         |                                                | MIN | TYP | MAX | UNIT |
|------------------------|-----------------------------------------|------------------------------------------------|-----|-----|-----|------|
| CURRENT<br>LIMIT       |                                         |                                                |     |     |     |      |
| t <sub>SHORT_ON</sub>  | Short active time                       |                                                |     | 4   |     | ms   |
| t <sub>SHORT_OFF</sub> | Time for Auto retry protection off time |                                                |     | 90  |     | ms   |
| SOFT<br>START          |                                         |                                                |     |     |     |      |
| t <sub>STARTUP</sub>   | Startup time                            | V <sub>IN</sub> = 8 V, V <sub>OUT</sub> = 16 V |     | 3.2 |     | ms   |
| t <sub>PRE_CHARG</sub> | Pre charge time                         | Pre charge time                                | 1.8 | 2.6 | 3.4 | ms   |
| PROTECTION             |                                         |                                                |     |     |     |      |
| t <sub>SD_R</sub>      | Thermal shutdown rising threshold       | TJ rising                                      |     | 150 |     | °C   |
| t <sub>SD_F</sub>      | Thermal shutdown falling threshold      | TJ falling                                     |     | 130 |     | °C   |

### 7.7 Switching Characteristics

over operating free-air temperature range,  $V_{IN} = 2.7 \text{ V}$  to 14 V and  $V_{OUT} = 16 \text{ V}$ ,  $V_{CC} = 6 \text{ V}$ ,  $R_{LIMIT} = 80.6 \text{ k}\Omega$ . Typical values are at  $T_{J} = 25$ °C, (unless otherwise noted)

|                            |                                    |                                  | MIN  | TYP  | MAX  | Unit |  |  |
|----------------------------|------------------------------------|----------------------------------|------|------|------|------|--|--|
| SWITCHING FREQUENCY / SYNC |                                    |                                  |      |      |      |      |  |  |
|                            |                                    | $R_{FREQ} = 342 \text{ k}\Omega$ | 400  | 500  | 600  | kHz  |  |  |
| f <sub>SW</sub>            | Switching frequency                | $R_{FREQ} = 842 \text{ k}\Omega$ | 160  | 200  | 240  | kHz  |  |  |
|                            |                                    | $R_{FREQ} = 75 \text{ k}\Omega$  | 1900 | 2200 | 2500 | kHz  |  |  |
| t <sub>ON_min</sub>        | Minimum on time                    |                                  |      | 105  | 135  | ns   |  |  |
| t <sub>OFF_min</sub>       | Minimum off time                   |                                  |      | 140  | 180  | ns   |  |  |
| f <sub>SYNC_MIN</sub>      | Min Frequency using external clock |                                  | 190  | 200  | 210  | kHz  |  |  |
| f <sub>SYNC_MAX</sub>      | Max Frequency using external clock |                                  | 2090 | 2200 | 2310 | kHz  |  |  |
| GATE DRIVER                |                                    |                                  |      |      |      |      |  |  |
| FOR LOAD DISCONNECT        |                                    |                                  |      |      |      |      |  |  |
| I <sub>GH_SINK</sub>       | External PFET drive current        |                                  |      | 55   |      | uA   |  |  |



# 7.8 Typical Characteristics



# TEXAS INSTRUMENTS

### **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





# 8 Detailed Description

#### 8.1 Overview

The TPS61178x family is a synchronous boost converter designed for delivering the switch peak current up to 10 A and output voltage reaching to 20 V. The TPS61178x family operates at a fixed frequency pulse-width modulation (PWM) at the moderate to heavy load currents. At the light load current, the TPS61178 operates in the PFM mode while the TPS611781 operates in the Forced PWM mode. The PFM mode brings the high efficiency crossing the entire load range while the Forced PWM mode can avoid the noise interference at the light load.

With the peak current mode control scheme, the TPS61178x provides the excellent line and load transient response with the minimal output capacitance. The external loop compensation brings the flexibility to use a wider range of the inductor and output capacitor combinations.

The TPS61178x supports the adjustable switching frequency up to 2.2 MHz. The device implements a cycle-by-cycle current limit to protect the device from overload during the boost operation phase. Additionally, if the output current further increases and exceeds the short current threshold or the output voltage drops below the short threshold. The TPS61178x triggers the hiccup short protection and recovers automatically once the short condition releases.

Additionally, the TPS61178x provides the gate driver for the external FET to isolate the output from input end during shutdown.

# 8.2 Functional Block Diagram





### 8.3 Feature Description

### 8.3.1 Under-voltage Lockout

An under-voltage lockout (UVLO) circuit stops the operation of the converter when the input voltage drops below the UVLO threshold of 2.3 V. A hysteresis of 400 mV is added so that the device cannot be enabled again until the input voltage exceeds 2.7 V. This function is implemented in order to prevent malfunctioning of the device when the input voltage is between 2.3 V and 2.7 V.

#### 8.3.2 Enable and Disable

When the input voltage is above UVLO rising threshold of 2.7 V and the EN pin is pulled high above 1.2 V, the TPS61178X is enabled. When the EN pin is pulled below 0.4 V, the TPS61178x goes into the shutdown mode and stops switching.

### 8.3.3 Startup

When the input voltage to the device exceeds the UVLO threshold and EN pin pulled to high as well, the TPS61178x starts to ramp up the output voltage. There is a switching pre-charge phase and the output voltage is charged up to 10% higher than the input voltage (1.1 x  $V_{IN}$ ). The switching frequency is a fixed 500 kHz at the pre-charge phase.

After the pre-charge phase ends (typical 2.6 ms), The TPS61178x regulates the FB pin to the internal soft start voltage and results in a gradual rise of the output voltage starting from the input voltage level to the target output voltage. The soft start time is typical 3.2 ms, which helps the regulator to gradually reach the steady state setting point, thus reducing the startup stresses and surges. The switching frequency follows the oscillator setting by the resistor connecting with the FREQ / SYNC pin.

If the device is synchronized by the external clock, the switching frequency is fixed 500 kHz at the soft start phase and changes to the external clock when the soft start phase ends.

### 8.3.4 Load Disconnect Gate Driver

The TPS61178 device provides a DISDRV pin to drive the external FET at the output side, which completely disconnects the output from the input end during shutdown or output short happens. During the device's start-up phase, the disconnect FET is controlled by the gate driver voltage of the external disconnect FET, there is an internal 55  $\mu$ A (typical) sink current. The load disconnect FET connection is shown as  $\boxed{2}$  17

The driver voltage and turn on / off timing can be set via the resistor and capacitor connecting between with the DISDRV pin and the source of the external FET. See the Application and Implementation section for the details of how to select the gate resistor and capacitor



☑ 17. The Load Disconnect FET Connected



### 8.3.5 Adjustable Peak Current Limit

When the TPS61178x is in the normal boost switching phase, the device is prevented from the over current condition via the cycle by cycle current limit by sensing the current through the internal low-side FET. When the peak switch current triggers the current limit threshold, the low-side switch turns off to prevent the switching current further increasing.

The peak switch current limit can be set by a resistor connecting with the  $I_{LIMIT}$  pin. The relationship between the current limit and the resistor is determined by  $\pm 1$ 

$$R_{\text{LIMIT}} = \frac{745}{I_{\text{LIMIT}}} \tag{1}$$

Where  $R_{\text{LIMIT}}$  is the resistor for setting the current limit, with the unit of  $k\Omega$ ,  $I_{\text{LIMIT}}$  is switching peak current limit, the unit is A. For instance, when the resistor value is 50  $k\Omega$ , the switch peak current limit is 15 A.

☑ 18 shows the current limit versus the setting resistor for both TPS61178 ( Auto PFM ) and TPS611781 (
Forced PWM ) with 7.2-V input to 16-V output.



図 18. Switch Current Limit vs. Setting Resistor

The current limit value varies with the duty cycle,  $\boxtimes$  30 shows the bench measurement current limit at different duty cycles at  $R_{LIMIT}$  = 80.6 k $\Omega$ .



図 19. Switch Current Limit vs. Duty Cycle



For the TPS611781, which works in the Forced PWM mode at the light load, the current limit is typically 0.8 A lower than TPS61178 (Auto PFM) with the same setting resistor.

### 8.3.6 Output Short Protection (with load disconnected FET)

In addition to the cycle-by-cycle current limiting, the TPS61178x also has the output short protection. If the inductor current reaches the short protection limit threshold (typical 20A) or the output voltage drops below 30% (typical) of the normal output voltage, the device enters into the hiccup protection mode. In the hiccup mode, the device shuts down itself and restarts after 90ms (typical) waiting time which helps to reduce the total thermal dissipation. After the short condition releases, the device can recover automatically and restart the start-up phase. The hiccup protection scheme is illustrated in  $\boxtimes$  20.



図 20. Output Short Protection

### 8.3.7 Adjustable Switching Frequency

The TPS61178x features of a wide adjustable switching frequency ranging up to 2.2 MHz. The switching frequency is set by a resistor connecting with the FREQ / SYNC pin. This pin cannot be left floating in the application. Use  $\pm 2$  and  $\pm 3$  to calculate the resistor value for a desired frequency.

$$T = \frac{1}{\text{Freq}} = k \times C_{\text{FREQ}} \times R_{\text{FREQ}} + T_{\text{DELAY}}$$

$$R_{\text{FREQ}} = \frac{1}{\frac{1}{\text{Freq}} - T_{\text{DELAY}}}{k \times C_{\text{FREQ}}}$$
(2)

where



• 
$$T_{DELAY} = 50 \text{ nS}, k = 3, C_{FREQ} = 1.8 \text{ pF}$$
 (3)

For instance, if the  $R_{FRFQ}$  is 342 k $\Omega$ , the frequency is 500 kHz.

 $\boxtimes$  21 shows the switching frequency versus the setting resistor, which is measured with  $V_{OUT}$  = 16 V from  $V_{IN}$  = 7.2 V .



図 21. Switching Frequency vs Setting Resistor

### 8.3.8 External Clock Synchronization (TPS611781)

The FREQ/ SYNC pin can be used to synchronize the internal oscillator by an external clock. A positive voltage at the FREQ / SYNC pin must exceed the rising threshold (1.2 V) while must be lower than the falling threshold (0.4 V) to trip the internal synchronization pulse detector. The recommended frequency for the external clock is between 200 kHz and 2.2 MHz.

### 8.3.9 Error Amplifier

The TPS61178x has a trans-conductance amplifier and compares the feedback voltage with the internal voltage reference (or the internal soft start voltage during startup phase). The trans-conductance of the error amplifier is 195  $\mu$ A / V typically. The loop compensation components are required to be placed between the COMP terminal and ground to balance the loop stability and the transient response time.

#### 8.3.10 Slope Compensation

The TPS61178x adopts the peak current mode control and adds a compensating ramp to the switch current signal. This slope compensation prevents the sub-harmonic oscillations when the duty cycle is larger than 50%. The available peak inductor current varies a little bit with operating duty cycles shown in 2 19.

### 8.3.11 Start-up with the Output Pre-Biased

The TPS61178x has been designed to prevent the low-side FET from discharging a pre-biased output. During the pre-biased startup, both high-side and low-side FETs are not allowed to be turned on until the internal soft start voltage is higher than the sensed output voltage at FB pin.

#### 8.3.12 Bootstrap Voltage (BST)

The TPS61178x has an integrated bootstrap regulator, and requires a small ceramic capacitor between the BST pin and SW pin to provide the gate drive voltage for the high-side FET. The bootstrap capacitor is charged when the BST-SW voltage is below regulation. The value of this ceramic capacitor should be above 0.1 µF. A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10 V or higher is recommended because of the stable characteristics over temperature and DC biased voltage.



### 8.3.13 Over-voltage Protection

If the output voltage at the  $V_{OUT}$  pin is detected above over-voltage protection threshold, typically 21 V, the TPS61178x stops switching immediately until the voltage at the  $V_{OUT}$  pin drops lower than the output over-voltage protection threshold (with 500mV hysteresis). This function prevents the devices against the over-voltage and secures the circuits connected to the output from excessive over voltage.

#### 8.3.14 Thermal Shutdown

A thermal shutdown is implemented to prevent the damage due to the excessive heat and power dissipation. Typically, the thermal shutdown occurs at the junction temperature exceeding 150°C. When the thermal shutdown is triggered, the device stops switching and recover when the junction temperature falls below 130°C (typical).

### 8.4 Device Functional Modes

#### 8.4.1 Operation

TPS61178x operates at the peak current-mode pulse-width-modulation (PWM). At the beginning of each switching cycle, the low-side FET switch turns on, and the inductor current ramps up to a peak current that is determined by the output of the internal error amplifier. The PWM controller turns off the low-side FET when the peak inductor current reaches a threshold level set by the error amplifier output. After the low-side FET turns off, the high-side synchronous FET is turned on after a short dead time until the beginning of the next oscillator clock cycle or until the inductor current reaches the reverse current sense threshold.

During the portion of the switching cycle when the low-side FET is on, the input voltage is applied across the inductor and stores the energy as the inductor current ramps up. Meanwhile only the output capacitor supplies the load current. When it turns off the low-side FET, the inductor transfers the stored energy via the high-side synchronous FET to replenish the output capacitor and also supply the load current. This operation repeats every switching cycle.

The device features the internal slope compensation to avoid sub-harmonic oscillation that is intrinsic to peakcurrent mode control at duty cycle larger than 50%. The internal slope compensation may not be adequate to maintain stability for a very low inductance in application.

At the light load condition, the TPS61178x implements two options: Auto PFM mode (TPS61178) and Forced PWM mode (TPS611781) to meet different application requirements.

### 8.4.2 Auto PFM Mode (TPS61178)

The TPS61178 integrates a Power Save Mode with pulse frequency modulation (PFM) at the light load. When a light load condition occurs, the COMP pin voltage naturally decreases and reduces the peak current. When the COMP pin voltage further goes down with the load lowered and reaches the pre-set low threshold, the output of the error amplifier is clamped at this threshold and does not go down any more. If the load is further lowered, the output voltage of TPS61178 exceeds the nominal voltage and the device skips the switching cycles and regulate the output voltage at a higher threshold (typical 101%\*V<sub>OUT\_NORMAL</sub>).

The Auto PFM mode reduces the switching losses and improves efficiency at the light load condition by reducing the average switching frequency.

#### 8.4.3 Forced PWM Mode (TPS611781)

In the Forced PWM mode, the TPS611781 keeps the switching frequency being constant for the whole load range. When the load current decreases, the output of the internal error amplifier decreases as well to lower the inductor peak current and delivers less power from input to output. The high-side FET is not turned off even if the current through the FET goes negative to keep the switching frequency being the same as that of the heavy load.



# 9 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

The TPS61178x family is the step up DC / DC converter. The following design procedure can be used to select component values for the TPS61178x. Alternately, the WEBENCH® software may be used to generate a complete design. The WEBENCH® software uses an interactive design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process.

# 9.2 Typical Application

The application described is for 6-V to 14-V input, 16-V output converter.



図 22. TPS61178 16-V Output with Load Disconnect Schematic



# **Typical Application (continued)**

### 9.2.1 Design Requirements

For this design example, use 表 1 as the design parameters.

### 表 1. Design Parameters

| PARAMETER             | VALUE       |  |  |  |
|-----------------------|-------------|--|--|--|
| Input voltage range   | 6 V to 14 V |  |  |  |
| Output voltage        | 16 V        |  |  |  |
| Output ripple voltage | ±3%         |  |  |  |
| Output current rating | 3 A         |  |  |  |
| Operating frequency   | 500 kHz     |  |  |  |

### 9.2.2 Detailed Design Procedure

### 9.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS61178 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- · Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

To begin the design process a few parameters must be decided upon. The designer needs to know the following:

- Input voltage range
- Output voltage
- · Output ripple voltage
- Output current rating
- · Operating frequency
- · Load disconnect needed or not

### 9.2.2.2 Setting the Switching Frequency

The switching frequency of the TPS61178 is set at 500 kHz. Use  $\pm$  2 to calculate the required resistor value. The calculated value is 342 k $\Omega$ . Use the next higher standard value of 348 k $\Omega$ .

#### 9.2.3 Setting the Current Limit

The current limit of the TPS61178 could be programmed by an external resistor. For a target current limit of 13 A, the calculated resistor value is 57 k $\Omega$ . However, the minimum current limit is around 1.6 A lower than the typical one. Here, selecting the 51.1 k $\Omega$  resistor to deliver 13-A peak current at the worst case.

### 9.2.4 Setting the Output Voltage

The output voltage of the TPS61178 is externally adjustable using a resistor divider network. The relationship between the output voltage and the resistor divider is given by  $\pm 4$ .

$$V_{OUT} = V_{FB} \times (1 + \frac{R_{UP}}{R_{DOWN}})$$



#### where

- V<sub>OUT</sub> is the output voltage
- R<sub>IIP</sub> the top divider resistor
- R<sub>DOWN</sub> is the bottom divider resistor (4)

Choose  $R_{DOWN}$  to be approximately 80.6 k $\Omega$ . Slightly increasing or decreasing  $R_{DOWN}$  can result in closer output voltage matching when using standard value resistors. In this design,  $R_{DOWN}$  = 80.6 k $\Omega$  and  $R_{UP}$  = 1000 k $\Omega$ , resulting in an output voltage of 16 V.

For the best accuracy,  $R_{DOWN}$  is recommended to be smaller than 100  $k\Omega$  to ensure that the current following through  $R_{DOWN}$  is at least 100 times larger than FB pin leakage current. Changing  $R_{DOWN}$  towards the lower value increases the robustness against noise injection. Changing the  $R_{DOWN}$  towards the higher values reduces the quiescent current for achieving higher efficiency at the light load currents.

### 9.2.4.1 Selecting the Inductor

A boost converter normally requires two main passive components for storing the energy during the power conversion: an inductor and an output capacitor. The inductor affects the steady state efficiency (including the ripple and efficiency) as well as the transient behavior and loop stability, which makes the inductor to be the most critical component in application.

When selecting the inductor, as well as the inductance, the other parameters of importance are:

- The maximum current rating (RMS and peak current should be considered),
- The series resistance,
- · Operating temperature

Choosing the inductor ripple current with the low ripple percentage of the average inductor current results in a larger inductance value, maximizes the converter's potential output current and minimizes EMI. The larger ripple results in a smaller inductance value, and a physically smaller inductor, improves transient response but results in potentially higher EMI.

The rule of thumb to choose the inductor is that to make the inductor ripple current ( $\Delta IL$ ) is a certain percentage (Ripple % = 20 – 30 %) of the average current. The inductance can be calculated by  $\pm$  5,  $\pm$  6, and  $\pm$  7:

$$\Delta I_{L} = \frac{V_{IN} \times D}{L \times f_{SW}} \tag{5}$$

$$\Delta I_{L_R} = \text{Ripple}\% \times \frac{V_{\text{OUT}} \times I_{\text{OUT}}}{\eta \times V_{\text{IN}}}$$

$$L = \frac{1}{\text{Ripple }\%} \times \frac{\eta \times V_{\text{IN}}}{V_{\text{OUT}} \times I_{\text{OUT}}} \times \frac{V_{\text{IN}} \times D}{f_{\text{SW}}}$$
(6)

#### where

- Δ<sub>IL</sub> is the peak-peak inductor current ripple
- V<sub>IN</sub> is the input voltage
- D is the duty cycle
- · L is the inductor
- $f_{SW}$  is the switching frequency
- Ripple % is the ripple ration versus the DC current
- V<sub>OUT</sub> is the output voltage
- I<sub>OUT</sub> is the output current
- $\eta$  is the efficiency (7)

The current flowing through the inductor is the inductor ripple current plus the average input current. During power-up, load faults, or transient load conditions, the inductor current can increase above the peak inductor current calculated.

The TPS61178x has built-in slope compensation to avoid sub-harmonic oscillation associated with the current mode control. If the inductor value is too low and makes the inductor peak-to-peak ripple higher than 4 A, the slope compensation may not be adequate, and the loop can be unstable. Therefore, it is recommended to make the peak-to-peak current ripple below 4 A when selecting the inductor.



Inductor values can have  $\pm$  20% or even  $\pm$  30% tolerance with no current bias. When the inductor current approaches the saturation level, its inductance can decrease 20% to 35% from the value at 0-A bias current depending on how the inductor vendor defines saturation. When selecting an inductor, make sure its rated current, especially the saturation current, is larger than its peak current during the operation.

The inductor peak current varies as a function of the load, the switching frequency, the input and output voltages and it can be calculated by  $\pm$  8 and  $\pm$  9.

$$I_{PEAK} = I_{IN} + \frac{1}{2} \times \Delta I_{L}$$

#### where

- I<sub>PEAK</sub> is the peak current of the inductor
- I<sub>IN</sub> is the input average current
- $\Delta_{IL}$  is the ripple current of the inductor (8)

The input DC current is determined by the output voltage, the output current and efficiency can be calculated by:

$$I_{IN} = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta}$$

#### where

- I<sub>IN</sub> is the input current of the inductor
- V<sub>OUT</sub> is the output voltage
- V<sub>IN</sub> is the input voltage
- η is the efficiency

  (9)

While the inductor ripple current depends on the inductance, the frequency, the input voltage and duty cycle calculated by  $\pm$  5, replace  $\pm$  5,  $\pm$  9 into  $\pm$  8 and get the inductor peak current:

$$I_{PEAK} = \frac{I_{OUT}}{(1-D) \times \eta} + \frac{1}{2} \times \frac{V_{IN} \times D}{L \times f_{SW}}$$

#### where

- $\bullet \quad I_{\text{PEAK}}$  is the peak current of the inductor
- I<sub>OUT</sub> is the output current
- · D is the duty cycle
- η is the efficiency
- V<sub>IN</sub> is the input voltage
- · L is the inductor

• 
$$f_{SW}$$
 is the switching frequency (10)

The heat rating current (RMS) is as below:

$$I_{L\_RMS} = \sqrt{I_{IN}^2 + \frac{1}{12}(\Delta I_L)^2}$$

#### where

- I<sub>L RMS</sub> is the RMS current of the inductor
- I<sub>IN</sub> is the input current of the inductor
- $\Delta_{\text{IL}}$  is the ripple current of the inductor (11)

It is important that the peak current does not exceed the inductor saturation current and the RMS current is not over the temperature related rating current of the inductors.

For a given physical inductor size, increasing inductance usually results in an inductor with lower saturation current. The total losses of the coil consists of the DC resistance ( DCR ) loss and the following frequency dependent loss:

- The losses in the core material (magnetic hysteresis loss, especially at high switching frequencies)
- Additional losses in the conductor from the skin effect (current displacement at high frequencies)
- Magnetic field losses of the neighboring windings (proximity effect)

(12)

(13)



For a certain inductor, the larger current ripple (smaller inductor) generates the higher DC and also the frequency-dependent loss. An inductor with lower DCR is basically recommended for higher efficiency. However, it is usually a tradeoff between the loss and foot print.

The following inductor series in 表 2 from the different suppliers are recommended. 74437368033 from Würth is used for this application case with balancing the size and power loss.

### 表 2. Recommended Inductors for TPS61178x<sup>(1)</sup>

| PART NUMBER          | L (μH) | DCR Typ (mΩ) Max | SATURATION<br>CURRENT / Heat<br>Rating Current (A) | SIZE (L × W × H mm) | VENDOR <sup>(1)</sup> |
|----------------------|--------|------------------|----------------------------------------------------|---------------------|-----------------------|
| 744325180            | 1.8    | 3.5              | 18                                                 | 5 x 10 x 4          | Würth                 |
| 74437368033          | 3.3    | 11.8             | 23 / 8                                             | 10 x 10 x 3.8       | Würth                 |
| DFEH10040D-<br>3R3M# | 3.3    | 12               | 10 / 10                                            | 10.9 x 10 x 4       | Murata / TOKO         |
| PIMB104T-4R7MS       | 4.7    | 20.0             | 15 / 8.5                                           | 10.9 x 10 x 3.8     | Cyntec                |
| 74437368068          | 6.8    | 17.5             | 14                                                 | 11 x 10 x 3.8       | Würth                 |
| 74437368100          | 10     | 27               | 12.5                                               | 11 x 10 x 3.8       | Würth                 |

<sup>(1)</sup> See Third-party Products Disclaimer

### 9.2.4.2 Selecting the Output Capacitors

The output capacitor is mainly selected to meet the requirements at load transient or steady state. Then the loop is compensated for the output capacitor selected. The output ripple voltage is related to the equivalent series resistance (ESR) of the capacitor and its capacitance. Assuming a capacitor with zero ESR, the minimum capacitance needed for a given ripple can be calculated by 式 12:

$$C_{OUT} = \frac{I_{OUT} \times (V_{OUT} - V_{IN})}{f_{SW} \times \Delta V \times V_{OUT}}$$

#### where

- C<sub>OUT</sub> is the output capacitor
- I<sub>OUT</sub> is the output current
- V<sub>OUT</sub> is the output voltage
- V<sub>IN</sub> is the input voltage
- $\Delta_V$  is the output voltage ripple required
- f<sub>SW</sub> is the switching frequency

The additional output ripple component caused by ESR is calculated by 式 13:

$$\Delta V_{FSR} = I_{OUT} \times R_{FSR}$$

#### where

- $\Delta V_{\text{ESR}}$  is the output voltage ripple caused by ESR
- R<sub>ESR</sub> is the resistor in series with the output capacitor

For the ceramic capacitor, the ESR ripple can be neglected. However, for the tantalum or electrolytic capacitors, it must be considered if used.

The minimum ceramic output capacitance needed to meet a load transient requirement can be estimated using 式 14:

$$C_{OUT} = \frac{\Delta I_{STEP}}{2\pi \times f_{BW} \times \Delta V_{TRAN}}$$

#### where

- ΔI<sub>STEP</sub> is the transient load current step
- $\Delta V_{TRAN}$  is the allowed voltage dip for the load current step
- $f_{\text{BW}}$  is the control loop bandwidth (i.e., the frequency where the control loop gain crosses zero) (14)



Care must be taken when evaluating a ceramic capacitor's derating under the DC bias. Ceramic capacitors can derate by as much as 70% of its capacitance at its rated voltage. Therefore, enough margins on the voltage rating should be considered to ensure adequate capacitance at the required output voltage.

In applications of TPS61178x, it is recommended to run the converter with a reasonable amount of effective output capacitance, for instance 3 x  $22-\mu F$  X5R or X7R MLCC capacitors connected in parallel.

If the load disconnect FET is connected, the output capacitor should be split shown in  $\boxtimes$  23.  $C_{OUT_2}$  should be no larger than 10 x  $C_{OUT_1}$  to avoid the inrush current when turning on the disconnect FET.



図 23. Output Capacitor Configuration with the Load Disconnect FET

### 9.2.4.3 Selecting the Input Capacitors

Multilayer ceramic capacitors are an excellent choice for the input decoupling of the step-up converter as they have extremely low ESR and are available in small footprints. Input capacitors should be located as close as possible to the device. While a 22-µF input capacitor is sufficient for the most applications, larger values may be used to reduce input current ripple.

Take care when using only ceramic input capacitors. When a ceramic capacitor is used at the input and the power is being supplied through long wires, such as from a wall adapter, a load step at the output can induce ringing at the  $V_{IN}$  pin. This ringing can couple to the output and be mistaken as loop instability or could even damage the part. Additional "bulk" capacitance (electrolytic or tantalum) in this circumstance, should be placed between  $C_{IN}$  and the power source lead to reduce ringing that can occur between the inductance of the power source leads and  $C_{IN}$ .

### 9.2.4.4 Loop Stability and Compensation

# 9.2.4.4.1 Small Signal Model

The TPS61178x uses the fixed frequency peak current mode control; there is an internal adaptive slope compensation to avoid the sub-harmonic oscillation. With the inductor current information sensed, the small-signal model of the power stage reduces from a two-pole system, created by L and  $C_{OUT}$ , to a single-pole system, created by  $R_{OUT}$  and  $R_{OUT}$ . The single-pole system is easily used with the loop compensation. 24 shows the equivalent small signal elements of a boost converter.





Copyright © 2017, Texas Instruments Incorporated

図 24. TPS61178x Control Equivalent Circuitry Model

The small signal of power stage including the slope compensation is:

$$G_{PS}(S) = \frac{R_{OUT} \times (1-D)}{2 \times R_{SENSE}} \times \frac{(1 + \frac{S}{2\pi \times f_{ESR}})(1 - \frac{S}{2\pi \times f_{RHP}})}{1 + \frac{S}{2\pi \times f_{P}}} \times He(S)$$

where

- D is the duty cycle
- R<sub>OUT</sub> is the output load resistor
- $R_{SENSE}$  is the equivalent internal current sense resistor, which is typically 0.083  $\Omega$  of TPS61178x (15)

The single pole of the power stage is:

$$f_{P} = \frac{2}{2\pi \times R_{OUT} \times C_{OUT}}$$

where

C<sub>OUT</sub> is the output capacitance, for a boost converter having multiple, identical output capacitors in parallel, simply combine the capacitors with the equivalent capacitance (16)

The zero created by the ESR of the output capacitor is:

$$f_{ESR} = \frac{1}{2\pi \times R_{ESR} \times C_{OUT}}$$

where

R<sub>ESR</sub> is the equivalent resistance in series of the output capacitor. (17)

The right-hand plane zero is:

$$f_{RHP} = \frac{R_{OUT} \times (1 - D)^2}{2\pi \times L}$$



where

- · D is the duty cycle
- R<sub>OUT</sub> is the output load resistor

Using He(s) to model the inductor current sampling effect as well as the slope compensation effect on the small signal response, is shown in 式 19

He(S) = 
$$\frac{1}{1 + \frac{S \times \left[ (1 + \frac{Se}{Sn}) \times (1 - D) - 0.5 \right]}{f_{SW}} + \frac{S^2}{(\pi \times f_{SW})^2}}$$
(19)

$$Sn = \frac{V_{IN}}{L} \times R_{SENSE}$$

where

Sn is the slew rate of the inductor current ramping up

$$Se = 0.06 \times \frac{f_{SW}}{1 - D} \times R_{dson\_LS}$$

where

• Se is the slope compensation slew rate

The slope compensation adaptively changes with the switching frequency and duty cycle.

He(s) models the inductor current sampling effect as well as the slope compensation effect on the small signal response. Note that if Sn > Se, e.g., when L is too small, the converter operates as a voltage mode converter and the above model no longer holds.

The TPS61178x COMP pin is the output of the internal trans-conductance amplifier.

式 22 shows the equation for feedback resistor network and the error amplifier.

$$H_{EA}(S) = G_{EA} \times R_{EA} \times \frac{R_{DOWN}}{R_{UP} + R_{DOWN}} \times \frac{1 + \frac{S}{2 \times \pi \times f_Z}}{(1 + \frac{S}{2 \times \pi \times f_{P1}}) \times (1 + \frac{S}{2 \times \pi \times f_{P2}})}$$

where

- $k_{COMP}$  and  $R_{EA}$  are the ratio of peak current / comp voltage, for TPS61178x, the typical value is  $k_{COMP} = 12$  A / V and  $R_{EA} = 20$  M $\Omega$ .
- f<sub>P1</sub>, f<sub>P2</sub> is the pole's frequency of the compensation, f<sub>Z</sub> is the zero's frequency of the compensation network.
   (22)

$$f_{P1} = \frac{1}{2\pi \times R_{FA} \times C_c}$$

where

• C<sub>C</sub> is the zero capacitor compensation (23)

$$f_{P2} = \frac{1}{2\pi \times R_C \times C_P}$$

where

- C<sub>P</sub> is the pole capacitor compensation
- R<sub>C</sub> is the resistor of the compensation network (24)

$$f_Z = \frac{1}{2\pi \times R_C \times C_C}$$
 (25)



### 9.2.4.4.2 Loop Compensation Design Steps

With the small signal models coming out, the next step is to calculate the compensation network parameters with the given inductor and output capacitance.

# 1. Set the Cross Over Frequency, $f_{\rm C}$

– The first step is to set the loop crossover frequency,  $f_{\rm C}$ . The higher crossover frequency, the faster the loop response is. It is generally accepted that the loop gain cross over no higher than the lower of either 1/10 of the switching frequency,  $f_{\rm SW}$ , or 1/5 of the RHPZ frequency,  $f_{\rm RHPZ}$ . Then calculate the loop compensation network values of  $R_{\rm C}$ ,  $C_{\rm C}$ , and  $C_{\rm P}$  by following below equations.

### 2. Set the Compensation Resistor, R<sub>C</sub>

- By placing  $f_Z$  below  $f_C$ , for frequencies above  $f_C$ ,  $R_C \mid R_{EA} \sim R_C$  and so  $R_C \times G_{EA}$  sets the compensation gain. Setting the compensation gain,  $K_{COMP-dB}$ , at  $f_Z$ , results in the total loop gain,  $T_{(s)} = G_{PS(s)} \times H_{EA(s)} \times H_{EA(s)} \times H_{EA(s)}$
- Therefore, to approximate a single-pole roll-off up to f<sub>P2</sub>, rearrange 式 22 to solve for RC so that the compensation gain, K<sub>EA</sub>, at f<sub>C</sub> is the negative of the gain, K<sub>PS</sub>, read at frequency f<sub>C</sub> for the power stage bode plot or more simply:

$$K_{EA}(f_C) = 20 \times log(G_{EA} \times R_C \times \frac{R_{DOWN}}{R_{UP} + R_{DOWN}}) = -K_{PS}(f_C)$$

where

- K<sub>EA</sub> is gain of the error amplifier network
- K<sub>PS</sub> is the gain of the power stage
- $G_{EA}$  is the amplifier's trans-conductance, the typical value of  $G_{EA} = 195 \,\mu\text{A} \,/\,\text{V}$  (26)

### 3. Set the compensation zero capacitor, C<sub>C</sub>

Place the compensation zero at the power stage R<sub>OUT</sub>, C<sub>OUT</sub> pole's position, so to get:

$$f_Z = \frac{1}{2\pi \times R_C \times C_C} \tag{27}$$

- Set  $f_Z = f_P$ , and get the

$$C_{C} = \frac{R_{OUT} \times C_{OUT}}{2R_{C}}$$
(28)

### 4. Set the compensation pole capacitor, CP

 Place the compensation pole at the zero produced by the R<sub>ESR</sub> and the C<sub>OUT</sub>, it is useful for canceling unhelpful effects of the ESR zero.

$$f_{P2} = \frac{1}{2\pi \times R_C \times C_P} \tag{29}$$

$$f_{ESR} = \frac{1}{2\pi \times R_{ESR} \times C_{OUT}}$$
(30)

- Set  $f_{P2} = f_{ESR}$ , and get the

$$C_{P} = \frac{R_{ESR} \times C_{OUT}}{R_{C}}$$
(31)

If the calculated value of C<sub>P</sub> is less than 10 pF, it can be neglected.

Designing the loop for greater than 45° of phase margin and greater than 6-dB gain margin eliminates output voltage ringing during the line and load transient. The  $R_C$  = 15 k $\Omega$ ,  $C_C$  = 6.8 nF,  $C_p$  = 10 pF for this design example.

### 9.2.4.4.3 Selecting the Disconnect FET

The TPS61178x provides a gate driver to control an external FET to disconnect the output from the input at shutdown or output short conditions, shown in 

■ 25.





図 25. Load Disconnect FET Connection

The V<sub>DS</sub>, I<sub>DS</sub> and safe operation area (SOA) should be taken into consideration when selecting the FET:

- The drain-to-source voltage rating should be higher than the output max. voltage, V<sub>DS DIS MAX</sub> = V<sub>OUT</sub>
- The drain-to-source RMS current rating is the maximum output current. I DS DIS RMS = IOUT,
- The SOA should be considered when the output short occurs, and there is heat caused by the short
  protection response time and surge current, SOA > Q<sub>SHORT</sub>.

$$Q_{SHORT} = \frac{1}{2} \times V_{OUT} \times I_{SHORT} \times T_{SHORT}$$

#### where

- ullet  $V_{DS\ DIS\ Max}$  is the maximum drain-source voltage
- I<sub>DS\_DIS</sub> is the drain-source RMS current
- I<sub>SHORT</sub> is the short current
- T<sub>SHORT</sub> is the response time before the short protection triggered
- Q<sub>SHORT</sub> is the heat produced for the output short

(32)

For instance:  $V_{OUT}$  = 16 V,  $I_{SHORT}$  = 20 A ,  $T_{SHORT}$  = 30  $\mu s$ .

SOA  $\geq$  4.8 mJ,  $V_{DS\ DIS\ MAX} \geq$  16 V.

The CSD25404Q3 –20 V P-Channel NexFET™ Power FET is used for this design example.

An additional capacitor between the gate and source of the external FET is required to slow the turn-on speed.

$$T_{ON\_PFET} = \frac{V_{TH\_PFET} \times C_{GS\_PFET}}{I_{DIS\_PFET}}$$

#### where

- T<sub>ON PFET</sub> is the on time of external FET
- V<sub>TH PFFT</sub> is the gate threshold of external FET
- C<sub>GS\_PFET</sub> is the total gate capacitance of connected between gate and source external FET. (including the self-gate-source capacitance of the FET)
- IDIS PEET is the discharge current inside of TPS61178x, it is 55 μA typically (33)

Given 1.5 V threshold,  $C_{GS\_PFET}$  is 10 nF, the  $T_{ON\_PFET}$  is around 300  $\mu$ s.Please be aware that the maximum turn-on time should not exceed 3 ms, and the maximum capacitance  $C_{GS\_PFET}$  should be < 100 nF. Otherwise, the TPS61178x could not startup normally if the disconnect FET could not be turn on within the 3 ms.

The gate resistor depends on the gate-source voltage of the external FET,

$$V_{GATE} = R_{GATE} \times I_{DIS\_PFET}$$
(34)



$$R_{GATE} = \frac{V_{GATE}}{I_{DIS\_PFET}}$$
(35)

Given the 5-V  $V_{GATE}$ , the  $R_{GATE} = 100 \text{ k}\Omega$ 

#### 9.2.4.4.4 Selecting the Bootstrap Capacitor

The bootstrap capacitor between the BST and SW pin supplies the gate current to charge the high-side FET device gate during each cycle's turn-on and also supplies charge for the bootstrap capacitor. The recommended value of the bootstrap capacitor is 0.1  $\mu$ F to 1  $\mu$ F.  $C_{BST}$  should be a good quality, low ESR, ceramic capacitor located at the pins of the device to minimize potentially damaging voltage transients caused by trace inductance. A value of 0.1  $\mu$ F was selected for this design example.

### 9.2.4.4.5 V<sub>CC</sub> Capacitor

The primary purpose of the  $V_{CC}$  capacitor is to supply the peak transient currents of the driver and bootstrap capacitor as well as provide stability for the  $V_{CC}$  regulator. The value of  $C_{VCC}$  should be at least 10 times greater than the value of  $C_{BST}$ , and should be a good quality, low ESR, ceramic capacitor.  $C_{VCC}$  should be placed close to the pins of the IC to minimize potentially damaging voltage transients caused by the trace inductance. A value of 4.7  $\mu$ F was selected for this design example.

### 9.2.5 TPS61178 Application Waveform

Typical condition  $V_{IN} = 6 \text{ V}$  to 14 V,  $V_{OUT} = 16 \text{ V}$ ,  $R_{LIMIT} = 51.1 \text{ k}\Omega$ ,  $R_{FREQ} = 348 \text{ k}\Omega$ 

Application waveforms are measured with the inductor 3.3  $\mu$ H, Würth 74437368033, and the output capacitance: 3 x 22  $\mu$ F, GRM32ER61E226KE15L plus 2 x 10  $\mu$ F, GRM188R61E106MA73D.









### 9.3 System Examples

### 9.3.1 TPS61178 with 14-V Output from 2.7-V to 4.4-V Input Voltage

The 33 is the typical application schematic for 2.7-V to 4.4-V input (single cell Li+ battery) to output 14-V output converter. The inductor can be lower to 1.8 µH for the 14-V output.



図 33. 14-V Output Voltage from 2.7-V to 4.4-V Input Voltage

### 9.3.2 TPS61178 Without Load Disconnect Function

The 34 is the typical application schematic is for 6-V to 14-V input (2 / 3 cells Li+ battery or 12-V bus) to output 14-V output converter without load disconnect. With removing the load disconnect FET, it simplifies the design and minimizes the external components.



図 34. 16-V Output Voltage Without Load Disconnect Function



# System Examples (continued)

### 9.3.3 TPS611781 External Clock Synchronization

The 🗵 35 is the typical application schematic for synchronized by an external clock of 2.2 MHz. It is for the Forced PWM mode operation to avoid the noise-sensitive frequency range, for instance the audible noise and AM band.



図 35. 16-V Output Voltage Synchronized by 2.2 MHz External Clock

# 10 Power Supply Recommendations

The devices are designed to operate from an input voltage supply ranging from 2.7 V to 20 V. This input supply should be well regulated. If the input supply is located more than a few inches from the TPS61178x, the bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of  $47 \, \mu F$  is a typical choice.



# 11 Layout

### 11.1 Layout Guidelines

The basic PCB board layout requires a separation of sensitive signal and power paths. If the layout is not carefully done, the regulator could suffer from the instability or noise problems.

The checklist below is suggested that be followed to get good performance for a well-designed board:

- 1. Minimize the high current path including the switch FET, rectifier FET, and the output capacitor. This loop contains high di/dt switching currents ( nano seconds per ampere ) and easy to transduce the high frequency noise;
- 2. Minimize the length and area of all traces connected to the SW pin, and always use a ground plane under the switching regulator to minimize inter plane coupling;
- Use a combination of bulk capacitors and smaller ceramic capacitors with low series resistance for the input and output capacitors. Place the smaller capacitors closer to the IC to provide a low impedance path for decoupling the noise;
- 4. The ground area near the IC must provide adequate heat dissipating area. Connect the wide power bus (e.g., V<sub>OUT</sub>, SW, GND) to the large area of copper, or to the bottom or internal layer ground plane, using vias for enhanced thermal dissipation;
- 5. Place the input capacitor being close to the V<sub>IN</sub> pin and the PGND pin in order to reduce the input supply ripple;
- 6. Place the noise sensitive network like the feedback and compensation being far away from the SW trace;
- 7. Use a separate ground trace to connect the feedback, compensation, frequency set, and the current limit set circuitry. Connect this ground trace to the main power ground at a single point to minimize circulating currents.

### 11.2 Layout Example



図 36. Recommended Layout



# 12 デバイスおよびドキュメントのサポート

# 12.1 デバイス・サポート

### 12.1.1 デベロッパー・ネットワークの製品に関する免責事項

デベロッパー・ネットワークの製品またはサービスに関するTIの出版物は、単独またはTIの製品、サービスと一緒に提供される場合に関係なく、デベロッパー・ネットワークの製品またはサービスの適合性に関する是認、デベロッパー・ネットワークの製品またはサービスの是認の表明を意味するものではありません。

#### 12.1.2 開発サポート

### 12.1.2.1 WEBENCH®ツールによるカスタム設計

ここをクリックすると、WEBENCH® Power Designerにより、TPS61178を使用するカスタム設計を作成できます。

- 1. 最初に、入力電圧(V<sub>IN</sub>)、出力電圧(V<sub>OUT</sub>)、出力電流(I<sub>OUT</sub>)の要件を入力します。
- 2. オプティマイザのダイヤルを使用して、効率、占有面積、コストなどの主要なパラメータについて設計を最適化します。
- 3. 生成された設計を、テキサス・インスツルメンツが提供する他の方式と比較します。

WEBENCH Power Designerでは、カスタマイズされた回路図と部品リストを、リアルタイムの価格と部品の在庫情報と併せて参照できます。

通常、次の操作を実行可能です。

- 電気的なシミュレーションを実行し、重要な波形と回路の性能を確認する。
- 熱シミュレーションを実行し、基板の熱特性を把握する。
- カスタマイズされた回路図やレイアウトを、一般的なCADフォーマットで出力する。
- 設計のレポートをPDFで印刷し、設計を共有する。

WEBENCHツールの詳細は、www.ti.com/WEBENCHでご覧になれます。

### 12.2 ドキュメントのサポート

### 12.2.1 関連資料

関連資料については、以下を参照してください。

『TPS61178EVM評価ボード・ユーザー・ガイド』、SLVUB05

#### 12.3 関連リンク

次の表に、クイック・アクセス・リンクを示します。カテゴリには、技術資料、サポートおよびコミュニティ・リソース、ツールとソフトウェア、およびご注文へのクイック・アクセスが含まれます。

### 表 3. 関連リンク

| 製品        | プロダクト・フォルダ | ご注文はこちら | 技術資料    | ツールとソフトウェア | サポートとコミュニティ |
|-----------|------------|---------|---------|------------|-------------|
| TPS61178  | ここをクリック    | ここをクリック | ここをクリック | ここをクリック    | ここをクリック     |
| TPS611781 | ここをクリック    | ここをクリック | ここをクリック | ここをクリック    | ここをクリック     |

### 12.4 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。



### 12.5 コミュニティ・リソース

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.6 商標

NexFET, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

# 12.7 静電気放電に関する注意事項



すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。

静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。

### 12.8 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。

www.ti.com 27-Feb-2024

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TPS611781RNWR    | ACTIVE | VQFN-HR      | RNW                | 13   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 1CDI                 | Samples |
| TPS611781RNWT    | ACTIVE | VQFN-HR      | RNW                | 13   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 1CDI                 | Samples |
| TPS61178RNWR     | ACTIVE | VQFN-HR      | RNW                | 13   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 15RI                 | Samples |
| TPS61178RNWT     | ACTIVE | VQFN-HR      | RNW                | 13   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 15RI                 | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# PACKAGE OPTION ADDENDUM

www.ti.com 27-Feb-2024

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 24-Aug-2023

### **TAPE AND REEL INFORMATION**





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS611781RNWR | VQFN-<br>HR     | RNW                | 13 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.8        | 1.2        | 8.0        | 12.0      | Q2               |
| TPS611781RNWT | VQFN-<br>HR     | RNW                | 13 | 250  | 180.0                    | 12.4                     | 3.3        | 3.8        | 1.2        | 8.0        | 12.0      | Q2               |
| TPS61178RNWR  | VQFN-<br>HR     | RNW                | 13 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.8        | 1.2        | 8.0        | 12.0      | Q2               |
| TPS61178RNWT  | VQFN-<br>HR     | RNW                | 13 | 250  | 180.0                    | 12.4                     | 3.3        | 3.8        | 1.2        | 8.0        | 12.0      | Q2               |



www.ti.com 24-Aug-2023



### \*All dimensions are nominal

| 7 til dillionorio di o mominar |                     |     |                                   |      |       |             |            |             |
|--------------------------------|---------------------|-----|-----------------------------------|------|-------|-------------|------------|-------------|
| Device                         | Device Package Type |     | Package Type Package Drawing Pins |      | SPQ   | Length (mm) | Width (mm) | Height (mm) |
| TPS611781RNWR                  | VQFN-HR             | RNW | 13                                | 3000 | 346.0 | 346.0       | 33.0       |             |
| TPS611781RNWT                  | VQFN-HR             | RNW | 13                                | 250  | 210.0 | 185.0       | 35.0       |             |
| TPS61178RNWR                   | VQFN-HR             | RNW | 13                                | 3000 | 346.0 | 346.0       | 33.0       |             |
| TPS61178RNWT                   | VQFN-HR             | RNW | 13                                | 250  | 210.0 | 185.0       | 35.0       |             |



PLASTIC SMALL OUTLINE - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 4. If any vias are implemented, it is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated