TPS62800, TPS62801, TPS62802, TPS62806, TPS62807, TPS62808 JAJSEY0F – DECEMBER 2017 – REVISED JUNE 2022 # TPS6280x 1.75V~5.5V、0.6A/1A、2.3µA IQ 降圧コンバータ 6 ピン、0.35mm ピッチ WCSP パッケージ ## 1 特長 - 入力電圧範囲:1.75V~5.5V - 動作時の静止電流:2.3µA - スイッチング周波数:最高 4MHz - 出力電流:0.6A または 1A - 1%の出力電圧精度 - 自動 PFM モードと強制 PWM モードを選択可能 - R2D コンバータによる柔軟性の高い Vout 設定 - 16 の選択可能な出力電圧と1 つの固定出力電圧 - TPS62800 (4MHz): 0.4V∼0.775V - TPS62801 (4MHz): 0.8V∼1.55V - TPS62802 (4MHz): 1.8V∼3.3V - TPS62806 (1.5MHz): 0.4V∼0.775V - TPS62807 (1.5MHz): 0.8V∼1.55V - TPS62808 (1.5MHz): 1.8V∼3.3V - スマート・イネーブル・ピン - 0201 コンポーネントのサポートに最適化されたピン配置 - DCS-Control トポロジ - 出力放電 - 100% のデューティ・サイクル動作に対応 - 小型 6 ピン、0.35mm ピッチ WCSP パッケージ - 0.6mm 未満のソリューション高さをサポート - 5mm<sup>2</sup> 未満 のソリューション・サイズをサポート - WEBENCH Power Designer でカスタム設計を作成 - TPS62800 WEBENCH® Power Designer - TPS62801 WEBENCH® Power Designer - TPS62802 WEBENCH® Power Designer - TPS62806 WEBENCH® Power Designer - TPS62807 WEBENCH® Power Designer - TPS62808 WEBENCH® Power Designer ## 2 アプリケーション - ウェアラブル・エレクトロニクス、IoT アプリケーション - 2× 単三電池駆動アプリケーション - スマートフォン 代表的なアプリケーション #### 3 概要 TPS6280x デバイス・ファミリは降圧コンバータであり、標準静止電流が 2.3µA で、最高の効率と最小のソリューション・サイズを備えています。TI の DCS-Control™トポロジにより、このデバイスは小さいインダクタとコンデンサを使用して、最高 4MHz のスイッチング周波数で動作します。軽負荷の状況ではシームレスにパワー・セーブ・モードに移行し、スイッチング・サイクルを減らして高い効率を維持します。 VSEL/MODE ピンを GND に接続すると、固定出力電圧 が選択されます。VSEL/MODE ピンに外付け抵抗を 1 個 接続するだけで、内部で設定されている 16 の出力電圧 を選択可能です。内蔵の R2D (抵抗/デジタル変換) コン バータは、外付けの抵抗を読み出し、出力電圧を設定しま す。1 つの抵抗を変えるだけで、同じ型番のデバイスをさ まざまなアプリケーションや電圧レールに使用できます。さ らに、内部で設定される出力電圧により、従来の外付け分 圧抵抗回路と比較して優れた精度が得られます。デバイ スが起動した後、VSEL/MODE ピンに HIGH レベルを印 加すると、DC/DC コンバータは強制 PWM モードに移行 します。この動作モードでは、デバイスは標準 4MHz また は 1.5MHz のスイッチング周波数で動作し、出力電圧リッ プルが最も低く、効率が最も高くなります。TPS6280x デ バイス・シリーズは、0.35mm ピッチの小型の 6 ピン WCSP パッケージで供給されます。 #### 製品情報 | TO THE TENTE OF TH | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------|--|--|--|--|--|--| | 型番 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | | | | | | | | TPS62800 | | | | | | | | | | TPS62801 | | | | | | | | | | TPS62802 | DSBGA (6) | 1.05mm × 0.70mm × 0.4mm | | | | | | | | TPS62806 | | | | | | | | | | TPS62807 | | | | | | | | | (1) 利用可能なパッケージについては、このデータシートの末尾にある注文情報を参照してください。 効率と I<sub>OUT</sub> との関係 (V<sub>OUT</sub> = 1.2V) ## **Table of Contents** | 1 特長 | 1 | 9 Application and Implementation | 15 | |--------------------------------------|----|------------------------------------------------|--------------------------| | 2 アプリケーション | | 9.1 Application Information | | | - | | 9.2 Typical Application | | | 4 Revision History | | 9.3 System Examples | | | 5 デバイス比較表 | | 10 Power Supply Recommendations | 30 | | 6 Pin Configuration and Functions | | 11 Layout | 30 | | 7 Specifications | | 11.1 Layout Guidelines | 30 | | 7.1 Absolute Maximum Ratings | | 11.2 Layout Example | 30 | | 7.2 ESD Ratings | | 12 Device and Documentation Support | <mark>3</mark> 1 | | 7.3 Recommended Operating Conditions | | 12.1 Device Support | 31 | | 7.4 Thermal Information | | 12.2 Receiving Notification of Documentation U | Jpdates <mark>3</mark> 1 | | 7.5 Electrical Characteristics | | 12.3 サポート・リソース | 31 | | 7.6 Typical Characteristics | | 12.4 Trademarks | 31 | | 8 Detailed Description | | 12.5 Electrostatic Discharge Caution | 32 | | 8.1 Overview | | 12.6 Glossary | 32 | | 8.2 Functional Block Diagram | | 13 Mechanical, Packaging, and Orderable | | | 8.3 Feature Description | | Information | 32 | | 8.4 デバイスの機能モード | 13 | | | ## **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision E (July 2018) to Revision F (June 2022) | Page | |------------------------------------------------------------------|------| | <ul><li>文書全体にわたって表、図、相互参照の採番方法を更新</li></ul> | 1 | | • 最小入力電圧を 1.75V に更新 | 1 | | Updated max rising UVLO spec | | | Changes from Revision D (July 2018) to Revision E (January 2019) | Page | | データシートにデバイス TPS62807 および TPS62808 を追加 | 1 | | | | ## 5 デバイス比較表 | デバイス | 機能<br>VSEL/MODE | 固定 VOUT | R <sub>VSEL</sub> により選択可能な<br>出力電圧 | f <sub>SW</sub><br>[MHz] | I <sub>ОИТ</sub><br>[A] | ソフト・スター<br>ト、t <sub>ss</sub> | 出力放電 | |----------|-----------------|----------------------------|------------------------------------|--------------------------|-------------------------|------------------------------|------| | TPS62800 | VSEL + MODE | 0.7 V (VSEL / MODE = GND) | 0.4V~0.775V<br>25mV ステップ | 4 | 1 | 125µs | あり | | TPS62801 | VSEL + MODE | 1.20V (VSEL / MODE = GND) | 0.8V~1.55V<br>50mV ステップ | 4 | 1 | 125µs | あり | | TPS62802 | VSEL + MODE | 1.8V (VSEL / MODE = GND) | 1.8V~3.3V<br>100mV ステップ | 4 | 1 | 400µs | あり | | TPS62806 | VSEL + MODE | 0.7V (VSEL / MODE = GND) | 0.4V~0.775V<br>25mV ステップ | 1.5 | 0.6 | 125µs | あり | | TPS62807 | VSEL + MODE | 1.20 V (VSEL / MODE = GND) | 0.8V~1.55V<br>50mV ステップ | 1.5 | 0.6 | 125µs | あり | | TPS62808 | VSEL + MODE | 1.8 V (VSEL / MODE = GND) | 1.8V~3.3V<br>100mV ステップ | 1.5 | 0.6 | 125µs | あり | ## **6 Pin Configuration and Functions** 図 6-1. 6-Pin DSBGA YKA Package (Top View) 表 6-1. Pin Functions | Pi | in | I/O | Description | | | |-----------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Name | NO. | 1/0 | Description | | | | GND | A1 | PWR | GND supply pin. Connect this pin close to the GND terminal of the input and output capacitor. | | | | VIN | B1 | PWR | $V_{\text{IN}}$ power supply pin. Connect the input capacitor close to this pin for best noise and vol spike suppression. A ceramic capacitor is required. | | | | VSEL/MODE | C1 | IN | Connecting a resistor to GND selects a pre-defined output voltage. Once the device has started up, the R2D converter is disabled and the pin operates as an input. Applying a high level selects forced PWM mode operation and a low level power save mode operation. | | | | vos | A2 | IN | Output voltage sense pin for the internal feedback divider network and regulation loop. This pin also discharges $V_{\text{OUT}}$ by an internal MOSFET when the converter is disabled. Connect this pin directly to the output capacitor with a short trace. | | | | sw | B2 | OUT | The switch pin is connected to the internal MOSFET switches. Connect the inductor to this terminal. | | | | EN | C2 | IN | A high level enables the devices, and a low level turns the device off. The pin features an internal pulldown resistor, which is disabled once the device has started up. | | | ## 表 6-2. Output Voltage Setting (VSEL/MODE Pin) | | Out | tput Voltage Setting V | out [V] | R <sub>VSEL</sub> Resistance [kΩ], E96 Resistor Series, | |------|----------------------|------------------------|----------------------|-----------------------------------------------------------------------| | VSEL | TPS62800<br>TPS62806 | TPS62801<br>TPS62807 | TPS62802<br>TPS62808 | 1% Accuracy, Temperature Coefficient Better or Equal than ±200 ppm/°C | | 0 | 0.700 | 1.2 | 1.8 | Connected to GND (no resistor needed) | | 1 | 0.400 | 0.8 | 1.8 | 10.0 | | 2 | 0.425 | 0.85 | 1.9 | 12.1 | | 3 | 0.450 | 0.9 | 2.0 | 15.4 | | 4 | 0.475 | 0.95 | 2.1 | 18.7 | | 5 | 0.500 | 1.0 | 2.2 | 23.7 | | 6 | 0.525 | 1.05 | 2.3 | 28.7 | | 7 | 0.550 | 1.1 | 2.4 | 36.5 | | 8 | 0.575 | 1.15 | 2.5 | 44.2 | | 9 | 0.600 | 1.2 | 2.6 | 56.2 | | 10 | 0.625 | 1.25 | 2.7 | 68.1 | | 11 | 0.650 | 1.3 | 2.8 | 86.6 | | 12 | 0.675 | 1.35 | 2.9 | 105.0 | | 13 | 0.700 | 1.4 | 3.0 | 133.0 | | 14 | 0.725 | 1.45 | 3.1 | 162.0 | | 15 | 0.750 | 1.5 | 3.2 | 205.0 | | 16 | 0.775 | 1.55 | 3.3 | 249.0 or larger | ## 7 Specifications ## 7.1 Absolute Maximum Ratings | | | MIN <sup>(1)</sup> | MAX <sup>(1)</sup> | UNIT | |----------------------------|------------------------------------------|--------------------|-------------------------|------| | | VIN | -0.3 | 6 | V | | | SW | -0.3 | V <sub>IN</sub> + 0.3 V | V | | Pin voltage <sup>(2)</sup> | SW (AC), less than 10 ns while switching | -2.5 | 9 | V | | | EN, VSEL/MODE | -0.3 | 6 | V | | | VOS | -0.3 | 5 | V | | Operating junction to | emperature, T <sub>J</sub> | -40 | 150 | °C | | Storage temperature | e, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability. #### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|------------------------------------------------------------------------------------------|-------|------| | V | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | v | JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. The human body model is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each pin. ## 7.3 Recommended Operating Conditions | | | MIN | NOM | MAX | UNIT | |------------------------|----------------------------------------------------------------------------------|------|------|------|--------| | V <sub>IN</sub> | Supply voltage, V <sub>IN</sub> | 1.75 | | 5.5 | V | | I <sub>OUT</sub> | Output current, V <sub>IN</sub> ≥ 2.3 V, TPS62800, TPS62801, TPS62802 | | | 1 | А | | I <sub>OUT</sub> | Output current, V <sub>IN</sub> < 2.3 V, TPS62800, TPS62801, TPS62802 | | | 0.7 | А | | I <sub>OUT</sub> | Output current, TPS62806, TPS62807, TPS62808 | | | 0.6 | А | | L | Effective inductance, TPS62800, TPS62801, TPS62802 | 0.33 | 0.47 | 0.82 | μH | | C <sub>OUT</sub> | Effective output capacitance, TPS62800, TPS62801, TPS62802 | 2 | | 26 | μF | | L | Effective inductance, TPS62806, TPS62807, TPS62808 | 0.7 | 1.0 | 1.2 | μH | | C <sub>OUT</sub> | Effective output capacitance, TPS62806, TPS62807, TPS62808 | 3 | | 26 | μF | | C <sub>IN</sub> | Effective input capacitance | 0.5 | 4.7 | | μF | | C <sub>VSEL/MODE</sub> | External parasitic capacitance at the VSEL/MODE pin | | | 30 | pF | | | Resistance range for external resistor at VSEL/MODE pin (E96 1% resistor values) | 10 | | 249 | kΩ | | R <sub>VSEL</sub> | External resistor tolerance E96 series at VSEL/MODE pin | | | 1% | | | | E96 resistor series temperature coefficient (TCR) | -200 | | +200 | ppm/°C | | T <sub>J</sub> | Operating junction temperature range | -40 | | 125 | °C | <sup>(2)</sup> All voltage values are with respect to network ground terminal GND. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.4 Thermal Information | | THERMAL METRIC(1) | YKA (DSBGA) | UNIT | |------------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC | 6 PINS | ONII | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 147.7 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 1.7 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 47.5 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 47.6 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application ## 7.5 Electrical Characteristics $V_{IN}$ = 3.6 V, $T_J$ = -40°C to 125°C typical values are at $T_J$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------| | SUPPLY | | | | | | | | | Operating quiescent current | EN = $V_{IN}$ , $I_{OUT}$ = 0 $\mu$ A, $V_{OUT}$ = 1.2 V,<br>device not switching, $T_J$ = $-40^{\circ}$ C to +85°C | | 2.3 | 4 | μA | | la | (power save mode) | EN = V <sub>IN</sub> , I <sub>OUT</sub> = 0 μA, V <sub>OUT</sub> = 1.2 V, device switching | | 2.5 | | μΑ | | SUPPLY | | mA | | | | | | SD | Shutdown current | EN = GND, shutdown current into $V_{IN}$ ,<br>VSEL/MODE = GND, $T_J = -40^{\circ}$ C to +85°C | | 120 | 250 | nA | | V <sub>TH_ UVLO+</sub> | Undervoltage lockout | Rising V <sub>IN</sub> | | 1.65 | 1.75 | V | | V <sub>TH_UVLO</sub> _ | threshold | Falling V <sub>IN</sub> | | 1.56 | 1.7 | V | | NPUT EN | | , | | | 1 | | | V <sub>IH TH</sub> | High level input voltage | | 0.8 | | | V | | | Low level input voltage | | | | 0.4 | V | | | Input bias current | $T_J = -40$ °C to +85°C, EN = high | | 10 | 25 | nA | | R <sub>PD</sub> | Internal pulldown resistance | EN = low | | 500 | | kΩ | | INPUT VSEL/N | MODE | | | | | | | V <sub>IH TH</sub> | | | 0.8 | , | | V | | V <sub>IL TH</sub> | | | | | 0.4 | V | | I <sub>IN</sub> | Input bias current | EN = high | | 10 | 25 | nA | | | | | | | | | | I <sub>LKG_SW</sub> | 0 | V <sub>SW</sub> = 1.2 V, T <sub>J</sub> = -40°C to +85°C | | 10 | 25 | nA | | D | " | I <sub>OUT</sub> = 500 mA | | 120 | 170 | mΩ | | NDS(ON) | | I <sub>OUT</sub> = 500 mA | | 80 | 115 | mΩ | | LIMF | | TPS62806, TPS62807, TPS62808 | 0.95 | 1.1 | 1.2 | Α | | LIMF | 1 | TPS62806, TPS62807, TPS62808 | 0.85 | 1 | 1.1 | Α | | | High-side MOSFET switch | TPS62800, TPS62801 | 1.3 | 1.45 | 1.55 | Α | | LIMF | | TPS62802 | 120 250 1.65 1.75 1.56 1.7 1.56 1.7 0.8 0.8 0.4 10 25 500 0.8 10 25 10 25 11 10 25 120 170 80 115 0.95 1.1 1.2 0.85 1 1.1 1.3 1.45 1.55 1.4 1.55 1.65 1.2 1.35 1.45 | 1.65 | Α | | | OWER WITCHES KG_SW DS(ON) IMF | Low-side MOSFET switch | TPS62800, TPS62801 | 1.2 | 1.35 | 1.45 | Α | | | current limit | TPS62802 | 1.3 | 1.45 | 1.55 | Α | $V_{IN} = 3.6 \text{ V}$ , $T_J = -40^{\circ}\text{C}$ to 125°C typical values are at $T_J = 25^{\circ}\text{C}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------|-----|-----|-------|------| | R <sub>DSCH_VOS</sub> | MOSFET on-resistance | EN = GND, $I_{VOS}$ = -10 mA into the VOS pin $T_J$ = -40°C to +85°C | | 7 | 11 | Ω | | I <sub>IN_VOS</sub> | Bias current into the VOS pin | EN = $V_{IN}$ , $V_{OUT}$ = 1.2 V (internal 12-MΩ resistor divider), $T_J$ = $-40$ °C to $+85$ °C | | 100 | 400 | nA | | THERMAL PRO | OTECTION | | | | | | | т | Thermal shutdown temperature | Rising junction temperature, PWM mode | | 160 | | °C | | $T_{SD}$ | Thermal shutdown hysteresis | | | 20 | | °C | | OUTPUT | | | | | | | | V <sub>OUT</sub> | Output voltage range | TPS62800, TPS62806, 25-mV steps | 0.4 | | 0.775 | V | | V <sub>OUT</sub> | Output voltage range | TPS62801, TPS62807, 50-mV steps | 0.8 | | 1.55 | V | | V <sub>OUT</sub> | Output voltage range | TPS62802, TPS62808, 100-mV steps | 1.8 | | 3.3 | V | | V <sub>OUT</sub> | Output voltage accuracy | Power save mode | | 0% | | | | V <sub>OUT</sub> | Output voltage accuracy | PWM mode, I <sub>OUT</sub> = 0 mA, T <sub>J</sub> = 25°C to +85°C | -1% | 0% | 1% | | | V <sub>OUT</sub> | Output voltage accuracy | PWM mode, I <sub>OUT</sub> = 0 mA, T <sub>J</sub> = -40°C to +125°C | -2% | 0% | 1.7% | | | f <sub>SW</sub> | Switching frequency | V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 1.2 V, PWM operation | | 4 | | MHz | | f <sub>SW</sub> | Switching frequency | TPS62806<br>V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 0.7 V, PWM operation | | 1.5 | | MHz | | f <sub>SW</sub> | Switching frequency | TPS62807<br>V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 1.2 V, PWM operation | | 1.5 | | MHz | | f <sub>SW</sub> | Switching frequency | TPS62808<br>V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 1.8 V, PWM operation | | 1.5 | | MHz | | t <sub>Startup_delay</sub> | Regulator start-up delay time | From transition EN = low to high until device starts switching, VSEL = 16 | | 500 | 1100 | μs | | t <sub>SS</sub> | Soft-start time | TPS62801, from V <sub>OUT</sub> = 0 V to 0.95% of V <sub>OUT</sub> nominal | | 125 | 170 | μs | | t <sub>SS</sub> | Soft-start time | TPS62800, TPS62806, TPS62807, TPS62808 from V <sub>OUT</sub> = 0 V to 0.95% of V <sub>OUT</sub> nominal | | 125 | 210 | μs | | t <sub>SS</sub> | Soft-start time | TPS62802, from V <sub>OUT</sub> = 0 V to 0.95% of V <sub>OUT</sub> nominal | | 400 | 500 | μs | #### 7.6 Typical Characteristics ## 8 Detailed Description #### 8.1 Overview The TPS6280x is a high frequency synchronous step-down converter with ultra-low quiescent current consumption. Using TI's DCS-Control topology, the device extends the high efficiency operation area down to microamperes of load current during power save mode operation. TI's DCS-Control (Direct Control with Seamless Transition into power save mode) is an advanced regulation topology, which combines the advantages of hysteretic and voltage mode control. Characteristics of DCS-Control are excellent AC load regulation and transient response, low output ripple voltage, and a seamless transition between PFM and PWM mode operation. DCS-Control includes an AC loop, which senses the output voltage (VOS pin) and directly feeds the information to a fast comparator stage. This comparator sets the switching frequency, which is constant for steady state operating conditions, and provides immediate response to dynamic load changes. In order to achieve accurate DC load regulation, a voltage feedback loop is used. The internally compensated regulation network achieves fast and stable operation with small external components and low-ESR capacitors. #### 8.2 Functional Block Diagram 図 8-1. Functional Block Diagram ## 8.3 Feature Description ## 8.3.1 Smart Enable and Shutdown (EN) An internal $500\text{-k}\Omega$ resistor pulls the EN pin to GND and avoids the pin to be floating, which prevents an uncontrolled start-up of the device in case the EN pin cannot be driven to low level safely. With EN low, the device is in shutdown mode. The device is turned on with EN set to a high level. The pulldown control circuit disconnects the pulldown resistor on the EN pin once the internal control logic and the reference have been powered up. With EN set to a low level, the device enters shutdown mode and the pulldown resistor is activated again. #### 8.3.2 Soft Start Once the device has been enabled with EN high, it initializes and powers up its internal circuits, which occurs during the regulator start-up delay time, $t_{Startup\_delay}$ . Once $t_{Startup\_delay}$ expires, the internal soft-start circuitry ramps up the output voltage within the soft-start time, $t_{ss}$ . See $\boxtimes$ 8-2. The start-up delay time, $t_{Startup\_delay}$ , varies depending on the selected VSEL value. $t_{Startup\_delay}$ is shortest with VSEL = 0 and longest with VSEL = 16. See $\boxtimes$ 9-42 to $\boxtimes$ 9-46. 図 8-2. Device Start-Up #### 8.3.3 VSEL/MODE Pin This pin has two functions: output voltage selection during start-up of the converter and operating mode selection. See セクション 5. #### 8.3.3.1 Output Voltage Selection (R2D Converter) The output voltage is set with a single external resistor connected between the VSEL/MODE pin and GND. Once the device has been enabled and the control logic as well as the internal reference have been powered up, a R2D (resistor-to-digital) conversion is started to detect the external resistor R<sub>VSEL</sub> within the regulator start-up delay time, t<sub>Startup\_delay</sub>. An internal current source applies current through the external resistor and an internal ADC reads back the resulting voltage level. Depending on the level, an internal feedback divider network is selected to set the correct output voltage. Once this R2D conversion is finished, the current source is turned off to avoid current flow through the external resistor. After power up, the pin is configured as an input for mode selection. Therefore, the output voltage is set only once. If the mode selection function is used in combination with the VSEL function, ensure that there is no additional current path or capacitance greater than 30 pF total to GND during R2D conversion. Otherwise, the additional current to GND is interpreted as a lower resistor value and a false output voltage is set. $\frac{1}{1000}$ 6-2 lists the correct resistor values for $R_{VSEL}$ to set the appropriate output voltages. The R2D converter is designed to operate with resistor values out of the E96 table and requires 1% resistor value accuracy. The external resistor, $R_{VSEL}$ , is not a part of the regulator feedback loop and has therefore no impact on the output voltage accuracy. Ensure that there is no other leakage path than the $R_{VSEL}$ resistor at the VSEL/MODE pin during an undervoltage lockout event. Otherwise, a false output voltage will be set. Connecting VSEL/MODE to GND selects a pre-defined output voltage. - TPS62800 = 0.7 V - TPS62801 = 1.2 V - TPS62802 = 1.8 V - TPS62806 = 0.7 V - TPS62807 = 1.2 V - TPS62808 = 1.8 V In this case, no external resistor is needed, which enables a smaller solution size. #### 8.3.3.2 Mode Selection — Power Save Mode and Forced PWM Operation A low level at this pin selects power save mode operation, and a high level selects forced PWM operation. The mode can be changed during operation after the device has been powered up. The mode selection function is only available after the R2D converter has read out the external resistor. #### 8.3.4 Undervoltage Lockout (UVLO) To avoid misoperation of the device at low input voltages, an undervoltage lockout (UVLO) comparator monitors the supply voltage. The UVLO comparator shuts down the device at an input voltage of 1.7 V (maximum) with falling $V_{IN}$ . The device starts at an input voltage of 1.75 V (maximum) rising $V_{IN}$ . Once the device re-enters operation out of an undervoltage lockout condition, it behaves like being enabled. The internal control logic is powered up and the external resistor at the VSEL/MODE pin is read out. #### 8.3.5 Switch Current Limit and Short Circuit Protection The TPS6280x integrates a current limit on the high-side and low-side MOSFETs to protect the device against overload or short circuit conditions. The current in the switches is monitored cycle by cycle. If the high-side MOSFET current limit, I<sub>LIMF</sub>, trips, the high-side MOSFET is turned off and the low-side MOSFET is turned on to ramp down the inductor current. Once the inductor current through the low-side switch decreases below the low-side MOSFET current limit, I<sub>LIMF</sub>, the low-side MOSFET is turned off and the high-side MOSFET turns on again. #### 8.3.6 Thermal Shutdown The junction temperature $(T_J)$ of the device is monitored by an internal temperature sensor. If $T_J$ exceeds the thermal shutdown temperature, $T_{SD}$ , of 160°C (typical), the device enters thermal shutdown. Both the high-side and low-side power FETs are turned off. When $T_J$ decreases below the hysteresis amount of typically 20°C, the converter resumes operation, beginning with a soft start to the originally set $V_{OUT}$ (there is no R2D conversion of $R_{VSEL}$ ). The thermal shutdown is not active in power save mode. ## 8.3.7 Output Voltage Discharge The purpose of the output discharge function is to ensure a defined down-ramp of the output voltage when the device is disabled and to keep the output voltage close to 0 V. The output discharge feature is only active once the device has been enabled at least once since the supply voltage was applied. The output discharge function is not active if the device is disabled and the supply voltage is applied the first time. The internal discharge resistor is connected to the VOS pin. The discharge function is enabled as soon as the device is disabled. The minimum supply voltage required to keep the discharge function active is $V_{IN} > V_{TH\ UVLO}$ . #### 8.4 デバイスの機能モード #### 8.4.1 Power Save Mode Operation The DCS-Control topology supports power save mode operation. At light loads, the device operates in PFM (pulse frequency modulation) mode that generates a single switching pulse to ramp up the inductor current and recharge the output capacitor, followed by a sleep period where most of the internal circuits are shut down to achieve lowest operating quiescent current. During this time, the load current is supported by the output capacitor. The duration of the sleep period depends on the load current and the inductor peak current. During the sleep periods, the current consumption is reduced to typically 2.3 µA. This low quiescent current consumption is achieved by an ultra-low power voltage reference, an integrated high impedance feedback divider network, and an optimized power save mode operation. In PFM mode, the switching frequency varies linearly with the load current. At medium and high load conditions, the device automatically enters PWM (pulse width modulation) mode and operates in continuous conduction mode with a nominal switch frequency, $f_{sw}$ , of typically 4 MHz or 1.5 MHz. The switching frequency in PWM mode is controlled and depends on $V_{IN}$ and $V_{OUT}$ . The boundary between PWM and PFM mode is when the inductor current becomes discontinuous. If the load current decreases, the converter seamlessly enters PFM mode to maintain high efficiency down to very light loads. Since DCS-Control supports both operation modes within one single building block, the transition from PWM to PFM ,mode is seamless with minimum output voltage ripple. ## 8.4.2 Forced PWM Mode Operation After the device has powered up and ramped up V<sub>OUT</sub>, the VSEL/MODE pin acts as an input. With a high level on VSEL/MODE pin, the device enters forced PWM mode and operates with a constant switching frequency over the entire load range, even at very light loads. This action reduces or eliminates interference with RF and noise sensitive circuits, but lowers efficiency at light loads. #### 8.4.3 100% Mode Operation The duty cycle of the buck converter operating in PWM mode is given as $D = V_{OUT} / V_{IN}$ . The duty cycle increases as the input voltage comes close to the output voltage. In 100% duty cycle mode, the device keeps the high-side switch on continuously. The high-side switch stays turned on as long as the output voltage is below the internal set point, which allows the conversion of small input to output voltage differences. #### 8.4.4 Optimized Transient Performance from PWM-to-PFM Mode Operation For most converters, the load transient response in PWM mode is improved compared to PFM mode, since the converter reacts faster on the load step and actively sinks energy on the load release. Compare $\boxtimes$ 9-33 to $\boxtimes$ 9-32. As an additional feature, the TPS6280x automatically enters PWM mode for 16 cycles after a heavy load release to bring the output voltage back to the regulation level faster. After 16 cycles of PWM mode, the device automatically returns to PFM mode (if VSEL/MODE is driven low). See $\boxtimes$ 8-3. Without this optimization, the output voltage overshoot would be higher and would look like the $V_{OUT}$ ' trace. This feature is only active once the load is high enough and the converter operates in PWM mode. 図 8-3. Optimized Transient Performance from PWM-to-PFM Mode ## 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 9.1 Application Information The following section discusses the design of the external components to complete the power supply design for several input and output voltage options by using typical applications as a reference. ## 9.2 Typical Application 図 9-1. TPS62801 Adjustable V<sub>OUT</sub> Application Circuit Additional circuits are shown in セクション 9.3. #### 9.2.1 Design Requirements 表 9-1 shows the list of components for the application circuit and the characteristic application curves 表 9-1. Components for Application Characteristic Curves | Reference | Description | Value | Size [L × W × T] | Manufacturer <sup>(1)</sup> | | |------------------|------------------------------------------|---------|--------------------------------------------|-----------------------------|--| | TPS62801 / 2 | Step down converter | | 1.05 mm × 0.70 mm × 0.4 mm maximum | Texas Instruments | | | C <sub>IN</sub> | Ceramic capacitor,<br>GRM155R60J475ME47D | 4.7 μF | 0402 (1 mm × 0.5 mm × 0.6 mm<br>maximum) | Murata | | | C <sub>OUT</sub> | Ceramic capacitor,<br>GRM155R60J106ME15D | 10 μF | 0402 (1 mm × 0.5 mm × 0.65 mm<br>maximum) | Murata | | | L | Inductor DFE18SANR47MG0L | 0.47 µH | 0603 (1.6 mm × 0.8 mm × 1.0 mm<br>maximum) | Murata | | (1) See the Third-party Products Disclaimer. #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS62800 device with the WEBENCH® Power Designer. Click here to create a custom design using the TPS62801 device with the WEBENCH® Power Designer. Click here to create a custom design using the TPS62802 device with the WEBENCH® Power Designer. Click here to create a custom design using the TPS62806 device with the WEBENCH® Power Designer. Click here to create a custom design using the TPS62807 device with the WEBENCH® Power Designer. Click here to create a custom design using the TPS62808 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - · Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 9.2.2.2 Inductor Selection The inductor value affects the peak-to-peak ripple current, the PWM-to-PFM transition point, the output voltage ripple, and the efficiency. The selected inductor has to be rated for its DC resistance and saturation current. The inductor ripple current ( $\Delta I_L$ ) decreases with higher inductance and increases with higher $V_{IN}$ or $V_{OUT}$ and can be estimated according to $\pm$ 1. $\pm$ 2 calculates the maximum inductor current under static load conditions. The saturation current of the inductor must be rated higher than the maximum inductor current, as calculated with $\pm$ 2, which is recommended because during a heavy load transient the inductor current rises above the calculated value. A more conservative way is to select the inductor saturation current according to the high-side MOSFET switch current limit, $I_{LIMF}$ . $$\Delta I_{L} = Vout \times \frac{1 - \frac{Vout}{Vin}}{L \times f}$$ (1) $$I_{Lmax} = I_{outmax} + \frac{\Delta I_L}{2}$$ (2) #### where - f = switching frequency - L = inductor value - $\Delta I_1$ = peak-to-peak inductor ripple current - I<sub>Lmax</sub> = maximum inductor current 表 9-2 shows a list of possible inductors. 表 9-2. List of Possible Inductors | Inductance [µH] | Inductor Series | Size Imperial<br>(Metric) | Dimensions L × W × T | Supplier <sup>(1)</sup> | |-----------------|-----------------|---------------------------|-----------------------------------|-------------------------| | 0.47 | DFE18SAN_G0 | 0603 (1608) | 1.6 mm × 0.8 mm × 1.0 mm maximum | Murata | | 0.47 | HTEB16080F | 0603 (1608) | 1.6 mm × 0.8 mm × 0.6 mm maximum | Cyntec | | 0.47 | HTET1005FE | 0402 (1005) | 1.0 mm × 0.5 mm × 0.65 mm maximum | Cyntec | | 0.47 | TFM160808ALC | 0603 (1608) | 1.6 mm × 0.8 mm × 0.8 mm maximum | TDK | | 1.0 | DFE201610E | 0806 (201610) | 2.0 mm × 1.6 mm × 1.0 mm maximum | Murata | <sup>(1)</sup> See the Third-party Products Disclaimer. #### 9.2.2.3 Output Capacitor Selection The DCS-Control scheme of the TPS6280x allows the use of tiny ceramic capacitors. Ceramic capacitors with low-ESR values have the lowest output voltage ripple and are recommended. The output capacitor requires either an X7R or X5R dielectric. At light load currents, the converter operates in power save mode and the output voltage ripple is dependent on the output capacitor value. A larger output capacitors can be used reducing the output voltage ripple. The inductor and output capacitor together provide a low-pass filter. To simplify this process, 表 9-3 outlines possible inductor and capacitor value combinations. 表 9-3. Recommended LC Output Filter Combinations | Device | Nominal Inductor Value [µH] | Nominal Output Capacitor Value [µF] | | | | | | | | |------------------------------------|-----------------------------|-------------------------------------|-------|-----------|-------|--|--|--|--| | Device | Nominal inductor value [µn] | 4.7 μF | 10 μF | 2 × 10 μF | 22 μF | | | | | | TPS62800,<br>TPS62801 | 0.47 <sup>(1)</sup> | V | √(3) | V | √ | | | | | | TPS62802 | 0.47 <sup>(1)</sup> | | √(3) | V | √ | | | | | | TPS62806,<br>TPS62807,<br>TPS62808 | 1.0 <sup>(2)</sup> | V | √(3) | V | √ | | | | | <sup>(1)</sup> An effective inductance range of 0.33 μH to 0.82 μH is recommended. An effective capacitance range of 2 μF to 26 μF is recommended. #### 9.2.2.4 Input Capacitor Selection Because the buck converter has a pulsating input current, a low-ESR ceramic input capacitor is required for best input voltage filtering to minimize input voltage spikes. For most applications, a 4.7- $\mu$ F input capacitor is sufficient. When operating from a high impedance source, like a coin cell, a larger input buffer capacitor $\geq$ 10 $\mu$ F is recommended to avoid voltage drops during start-up and load transients. The input capacitor can be increased without any limit for better input voltage filtering. The leakage current of the input capacitor adds to the overall current consumption. 表 9-4 shows a selection of input and output capacitors. 表 9-4. List of Possible Capacitors | Capacitance [µF] | Capacitor Part Number | Capacitor Part Number Size Imperial (Metric) | | Supplier <sup>(1)</sup> | |------------------|-----------------------|----------------------------------------------|--------------------------------------|-------------------------| | 4.7 | GRM155R60J475ME47D | 0402 (1005) | 1.0 mm × 0.5 mm × 0.6 mm<br>maximum | Murata | | 4.7 | GRM035R60J475ME15 | 0201 (0603) | 0.6 mm × 0.3 mm × 0.55 mm<br>maximum | Murata | <sup>(2)</sup> An effective inductance range of 0.7 µH to 1.2 µH is recommended. An effective capacitance range of 3 µF to 26 µF is recommended. <sup>(3)</sup> Typical application configuration. Other check marks indicate alternative filter combinations. ## 表 9-4. List of Possible Capacitors (continued) | Capacitance [µF] | Capacitor Part Number | Size Imperial (Metric) | Dimensions L × W × T | Supplier <sup>(1)</sup> | |------------------|-----------------------|------------------------|--------------------------------------|-------------------------| | 10 | GRM155R60J106ME15D | 0402 (1005) | 1.0 mm × 0.5 mm × 0.65 mm<br>maximum | Murata | (1) See the Third-party Products Disclaimer. ## 9.2.3 Application Curves The conditions for the below application curves are $V_{IN}$ = 3.6 V, $V_{OUT}$ = 1.2 V, and the components listed in $\frac{1}{2}$ 9-1, unless otherwise noted. ## 図 9-12. Efficiency Power Save Mode V<sub>OUT</sub> = 1.2 V 図 9-13. Efficiency Power Save Mode V<sub>OUT</sub> = 1.8 V ## 図 9-14. Output Voltage vs Output Current 図 9-15. Output Voltage vs Output Current 図 9-17. Output Voltage vs Output Current $V_{OUT} = 0.7 V$ 図 9-24. Switching Frequency vs Output Current PFM/PWM mode $T_J = 25^{\circ}C$ 図 9-25. Typical Operation Power Save Mode 図 9-26. Typical Operation Power Save Mode 図 9-27. TPS62806 Typical Operation Power Save Mode Operation (1.5 MHz) 図 9-29. TPS62801 Typical Operation PWM Mode ## 9.3 System Examples This section shows additional circuits for various output voltages. 図 9-47. TPS62801 VSEL Connected to GND for 1.2-V Fixed Vout 図 9-48. TPS62801 Adjustable V<sub>OUT</sub> Application Circuit 図 9-49. TPS62802 Adjustable 3.3-V V<sub>OUT</sub> Application Circuit 図 9-50. TPS62802 VSEL Connected to GND for 1.8-V Fixed Vout 図 9-51. TPS62806 Adjustable V<sub>OUT</sub> Application Circuit 図 9-52. TPS62806 VSEL Connected to GND for 0.7-V Fixed VOLLT ## 10 Power Supply Recommendations The power supply must provide a current rating according to the supply voltage, output voltage, and output current of the TPS6280x. ## 11 Layout ## 11.1 Layout Guidelines The pinout of TPS6280x has been optimized to enable a single top layer PCB routing of the IC and its critical passive components such as $C_{\text{IN}}$ , $C_{\text{OUT}}$ , and L. Furthermore, this pinout allows the user to connect tiny components such as 0201 (0603) size capacitors and a 0402 (1005) size inductor. A solution size smaller than 5 mm<sup>2</sup> can be achieved with a fixed output voltage. - As for all switching power supplies, the layout is an important step in the design. Take care in board layout to get the specified performance. - It is critical to provide a low inductance, low impedance ground path. Therefore, use wide and short traces for the main current paths. - The input capacitor should be placed as close as possible to the VIN and GND pins of the IC. This is the most critical component placement. - The VOS line is a sensitive, high impedance line and should be connected to the output capacitor and routed away from noisy components and traces (for example, SW line) or other noise sources. #### 11.2 Layout Example 図 11-1. PCB Layout Example ## 12 Device and Documentation Support ## 12.1 Device Support ## 12.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 12.1.2 Development Support #### 12.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS62800 device with the WEBENCH® Power Designer. Click here to create a custom design using the TPS62801 device with the WEBENCH® Power Designer. Click here to create a custom design using the TPS62802 device with the WEBENCH® Power Designer. Click here to create a custom design using the TPS62806 device with the WEBENCH® Power Designer. Click here to create a custom design using the TPS62807 device with the WEBENCH® Power Designer. Click here to create a custom design using the TPS62808 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - · Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.4 Trademarks DCS-Control™ and TI E2E™ are trademarks of Texas Instruments. WEBENCH® is a registered trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 20-Jun-2022 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | TPS62800YKAR | ACTIVE | DSBGA | YKA | 6 | 3000 | RoHS & Green | SAC396 SNAGCU | Level-1-260C-UNLIM | -40 to 125 | - | Samples | | TPS62801YKAR | ACTIVE | DSBGA | YKA | 6 | 3000 | RoHS & Green | SAC396 SNAGCU | Level-1-260C-UNLIM | -40 to 125 | + | Samples | | TPS62801YKAT | ACTIVE | DSBGA | YKA | 6 | 250 | RoHS & Green | SAC396 SNAGCU | Level-1-260C-UNLIM | -40 to 125 | + | Samples | | TPS62802YKAR | ACTIVE | DSBGA | YKA | 6 | 3000 | RoHS & Green | SAC396 SNAGCU | Level-1-260C-UNLIM | -40 to 125 | Х | Samples | | TPS62802YKAT | ACTIVE | DSBGA | YKA | 6 | 250 | RoHS & Green | SAC396 SNAGCU | Level-1-260C-UNLIM | -40 to 125 | Х | Samples | | TPS62806YKAR | ACTIVE | DSBGA | YKA | 6 | 3000 | RoHS & Green | SAC396 SNAGCU | Level-1-260C-UNLIM | -40 to 125 | J | Samples | | TPS62806YKAT | ACTIVE | DSBGA | YKA | 6 | 250 | RoHS & Green | SAC396 SNAGCU | Level-1-260C-UNLIM | -40 to 125 | J | Samples | | TPS62807YKAR | ACTIVE | DSBGA | YKA | 6 | 3000 | RoHS & Green | SAC396 SNAGCU | Level-1-260C-UNLIM | -40 to 125 | L | Samples | | TPS62807YKAT | ACTIVE | DSBGA | YKA | 6 | 250 | RoHS & Green | SAC396 SNAGCU | Level-1-260C-UNLIM | -40 to 125 | L | Samples | | TPS62808YKAR | ACTIVE | DSBGA | YKA | 6 | 3000 | RoHS & Green | SAC396 SNAGCU | Level-1-260C-UNLIM | -40 to 125 | V | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. ## **PACKAGE OPTION ADDENDUM** www.ti.com 20-Jun-2022 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 20-Apr-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS62800YKAR | DSBGA | YKA | 6 | 3000 | 180.0 | 8.4 | 0.81 | 1.16 | 0.46 | 4.0 | 8.0 | Q1 | | TPS62801YKAR | DSBGA | YKA | 6 | 3000 | 180.0 | 8.4 | 0.81 | 1.16 | 0.46 | 4.0 | 8.0 | Q1 | | TPS62801YKAT | DSBGA | YKA | 6 | 250 | 180.0 | 8.4 | 0.81 | 1.16 | 0.46 | 4.0 | 8.0 | Q1 | | TPS62802YKAR | DSBGA | YKA | 6 | 3000 | 180.0 | 8.4 | 0.81 | 1.16 | 0.46 | 4.0 | 8.0 | Q1 | | TPS62802YKAT | DSBGA | YKA | 6 | 250 | 180.0 | 8.4 | 0.81 | 1.16 | 0.46 | 4.0 | 8.0 | Q1 | | TPS62806YKAR | DSBGA | YKA | 6 | 3000 | 180.0 | 8.4 | 0.81 | 1.16 | 0.46 | 4.0 | 8.0 | Q1 | | TPS62806YKAT | DSBGA | YKA | 6 | 250 | 180.0 | 8.4 | 0.81 | 1.16 | 0.46 | 4.0 | 8.0 | Q1 | | TPS62807YKAT | DSBGA | YKA | 6 | 250 | 180.0 | 8.4 | 0.81 | 1.16 | 0.46 | 4.0 | 8.0 | Q1 | | TPS62808YKAR | DSBGA | YKA | 6 | 3000 | 180.0 | 8.4 | 0.81 | 1.16 | 0.46 | 4.0 | 8.0 | Q1 | www.ti.com 20-Apr-2024 #### \*All dimensions are nominal | 7 til dilliciololio die Homiliai | | | | | | | | |----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TPS62800YKAR | DSBGA | YKA | 6 | 3000 | 182.0 | 182.0 | 20.0 | | TPS62801YKAR | DSBGA | YKA | 6 | 3000 | 182.0 | 182.0 | 20.0 | | TPS62801YKAT | DSBGA | YKA | 6 | 250 | 182.0 | 182.0 | 20.0 | | TPS62802YKAR | DSBGA | YKA | 6 | 3000 | 182.0 | 182.0 | 20.0 | | TPS62802YKAT | DSBGA | YKA | 6 | 250 | 182.0 | 182.0 | 20.0 | | TPS62806YKAR | DSBGA | YKA | 6 | 3000 | 182.0 | 182.0 | 20.0 | | TPS62806YKAT | DSBGA | YKA | 6 | 250 | 182.0 | 182.0 | 20.0 | | TPS62807YKAT | DSBGA | YKA | 6 | 250 | 182.0 | 182.0 | 20.0 | | TPS62808YKAR | DSBGA | YKA | 6 | 3000 | 182.0 | 182.0 | 20.0 | DIE SIZE BALL GRID ARRAY NOTES: NanoFree Is a trademark of Texas Instruments. - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. - 3. NanoFree<sup>™</sup> package configuration. DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated