**TPSM63603E** JAJSN59 - APRIL 2022 # TPSM63603E 高密度、3V~36V 入力、1V~16V 出力、3A パワー・モジュール、拡 張温度範囲および Enhanced HotRod™ QFN パッケージ # 1 特長 - 多用途な同期整流降圧 DC/DC モジュール - MOSFET、インダクタ、コントローラを内蔵 - 広い入力電圧範囲:3V~36V - 出力電圧を調整可能、1V~16V - 4mm×6mm×1.8mmの オーバーモールド・ パッケージ - 接合部温度範囲:-55℃~125℃ - RTピンまたは外部 SYNC 信号を使用して 200kHz~2.2MHz の範囲で周波数を調整可能 - 負電圧出力に対応可能 - 全負荷範囲にわたって極めて高い効率を実現 - 93%のピーク効率 (12V<sub>IN</sub>、5V<sub>OUT</sub>、1MHz) - 外部バイアス・オプションによる効率向上 - シャットダウン時静止電流:0.6µA (標準値) - 非常に小さい伝導および放射 EMI シグネチャ - デュアル入力パスと内蔵コンデンサを備えた低 ノイズ・パッケージにより、スイッチのリンギ ングが減少 - スペクトラム拡散変調 - 抵抗により調整可能なスイッチ・ノードのスル - 固定周波数 FPWM 動作モード - CISPR 11 および 32 Class B の放射規格に準拠 - スケーラブルな電源に好適 - TPSM63602 (36V、2A) とピン互換 - 堅牢な設計のための本質的な保護機能 - 高精度のイネーブル入力とオープン・ドレイン の PGOOD インジケータによるシーケンシン グ、制御、V<sub>IN</sub> UVLO - 過電流およびサーマル・シャットダウン保護 - WEBENCH® Power Designer により、 TPSM63603E を使用するカスタム設計を作成 # 2 アプリケーション - 航空宇宙および防衛:ナイト・ビジョン、熱画像 処理、レーザー・システム、航空機のコックピッ ト・ディスプレイ、IMU/INS、追尾フロント・エ ンド・システム - 降圧および反転型の昇降圧電源 # 3 概要 TPSM63603E 同期整流降圧パワー・モジュールは、 パワー MOSFET、シールド付きインダクタ、受動部 品を Enhanced HotRod™ QFN パッケージに実装し た、高集積 36V、3A DC/DC ソリューションです。こ のモジュールは、VIN と VOUT のピンをパッケージ の角に配置し、入力および出力コンデンサのレイアウ ト配置を最適化しています。モジュールの下面には大 きな 4 つのサーマル・パッドがあるため、単純なレ イアウトが可能で、製造時の扱いも容易です。 出力電圧が 1V~16V であるため、TPSM63603E は 小さい PCB フットプリントで低 EMI の設計を迅速か つ容易に実装できるようになっています。このトータ ル・ソリューションを使用すると、外付け部品はわず か 4 個で済み、設計プロセスで磁気および補償のた めの部品選択も不要です。 TPSM63603E モジュールは、スペースが制約される 用途での小型化と簡素化をめざして設計されているだ けでなく、堅牢性の高い性能を実現するためのさまざ まな機能を備えています。その例としては、可変入力 電圧 UVLO 用のヒステリシス付き高精度イネーブ ル、 抵抗を使ってプログラム可能なスイッチ・ノー ドのスルー・レートおよび拡散スペクトラム・オプシ ョンによる EMI 改善、内蔵 VCC ブートストラ ップおよび入力コンデンサによる信頼性向上と高密度 化、全負荷電流範囲にわたって一定のスイッチング周 波数、シーケンシング、障害保護、出力電圧監視用の PGOOD インジケータがあります。 #### 製品情報 | 部品番号 <sup>(1)</sup> | パッケージ | 本体サイズ (公称) | |---------------------|------------|---------------| | TPSM63603E | B0QFN (30) | 4.0mm × 6.0mm | 利用可能なすべてのパッケージについては、このデータシー トの末尾にある注文情報を参照してください。 代表的な効率 ( $V_{OUT}$ = 5V、 $f_{SW}$ = 1MHz) # **Table of Contents** | 1 特長 | 1 | 8.3 Feature Description | 16 | |-------------------------------------------------------|-----|------------------------------------------------------|------| | 2 アプリケーション | | 8.4 Device Functional Modes | 25 | | 3 概要 | | 9 Applications and Implementation | . 26 | | 4 Revision History | 3 | 9.1 Application Information | . 26 | | 5 Device Comparison Table | 4 | 9.2 Typical Applications | | | 6 Pin Configuration and Functions | 4 | 10 Power Supply Recommendations | | | 7 Specifications | | 11 Layout | | | 7.1 Absolute Maximum Ratings | 6 | 11.1 Layout Guidelines | | | 7.2 ESD Ratings | . 6 | 11.2 Layout Example | . 35 | | 7.3 Recommended Operating Conditions | 7 | 12 Device and Documentation Support | 36 | | 7.4 Thermal Information | 7 | 12.1 Device Support | . 36 | | 7.5 Electrical Characteristics | 8 | 12.2 Documentation Support | . 37 | | 7.6 System Characteristics | 10 | 12.3 Receiving Notification of Documentation Updates | 37 | | 7.7 Typical Characteristics | 11 | 12.4 サポート・リソース | 37 | | 7.8 Typical Characteristics — V <sub>IN</sub> = 12 V | 12 | 12.5 Trademarks | 37 | | 7.9 Typical Characteristics — V <sub>IN</sub> = 24 V | 13 | 12.6 Electrostatic Discharge Caution | 37 | | 7.10 Typical Characteristics — V <sub>IN</sub> = 36 V | 14 | 12.7 Glossary | 37 | | 8 Detailed Description | | 13 Mechanical, Packaging, and Orderable | | | 8.1 Overview | 15 | Information | . 38 | | 8.2 Functional Block Diagram | 15 | | | | | | | | 4 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE REVISION | | REVISION | NOTES | | | |---------------|------------|----------|-----------------|--|--| | | April 2022 | * | Initial Release | | | # **5 Device Comparison Table** | Device | Orderable Part<br>Number | Mode | Spread<br>Spectrum | Output Voltage | External<br>Sync | Junction<br>Temperature | |------------|--------------------------|------|--------------------|----------------|------------------|-------------------------| | TPSM63603E | TPSM63603EXTRDHR | FPWM | Yes | Adjustable | Yes | –55°C to 125°C | # **6 Pin Configuration and Functions** 図 6-1. 30-Pin QFN, RDH Package (Top View) # 表 6-1. Pin Functions | PIN | ı | = (4) | 2-22-2-2-2-2-2-2-2-2-2-2-2-2-2-2-2-2-2-2 | |-----------|----------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE <sup>(1)</sup> | DESCRIPTION | | RT | 1 | I | Frequency setting pin. This analog pin is used to set the switching frequency between 200 kHz and 2.2 MHz by placing an external resistor from this pin to AGND. Do not leave this pin open or connect this pin to ground. | | EN/SYNC 2 | | ı | Precision enable input pin. High = on, Low = off. Can be connected to VIN. Precision enable allows the pin to be used as an adjustable UVLO. It also functions as the synchronization input pin. Used to synchronize the device switching frequency to a system clock. Triggers on the rising edge of an external clock. A capacitor can be used to AC couple the synchronization signal to this pin. The module can be turned off by using an open-drain or collector device to connect this pin to AGND. An external voltage divider can be placed between this pin, AGND, and VIN to create an external UVLO. | | VIN | 3, 4, 18,<br>19 | Р | Input supply voltage. Connect the input supply to these pins. Connect input capacitors between these pins and PGND in close proximity to the device. Refer to セクション 11.2 for input capacitor placement example. | | PGND | 5, 6, 16,<br>17, 28,<br>29 | G | Power ground. This is the return current path for the power stage of the device. Connect this pad to the input supply return, the load return, and the capacitors associated with the VIN and VOUT pins. See $\pm 2$ $\pm 2$ 11.2 for a recommended layout. | | VOUT | 7–10,<br>12–15,<br>30 | Р | Output voltage. These pins are connected to the internal output inductor. Connect these pins to the output load and connect external output capacitors between these pins and PGND. | | SW | 11 | 0 | Switch node. Do not place any external component on this pin or connect to any signal. The amount of copper placed on these pins must be kept to a minimum to prevent issues with noise and EMI. | | СВООТ | CBOOT 20 I/O | | Bootstrap pin for internal high-side driver circuitry. A 100-nF bootstrap capacitor is internally connected from this pin to SW within the module to provide the bootstrap voltage. This pin is brought out to use in conjunction with RBOOT to effectively lower the value of the internal RBOOT resistor to adjust the SW node slew rate, if necessary. | | RBOOT | 21 | I/O | External bootstrap resistor connection. Internal to the device, a 100-Ω bootstrap resistor is connected between this pin and the CBOOT pin. This pin is brought out to use in conjunction with CBOOT to effectively lower the value of the internal RBOOT resistor to adjust the switch node slew rate, if necessary. | | VLDOIN | 22 | Р | Input bias voltage. Supplies the control circuitry of the power module. Input to internal LDO. Connect to an output voltage point to improve efficiency. Connect an optional high-quality 0.1-µF to 1-µF capacitor from this pin to ground for improved noise immunity. If the output voltage is above 12 V, connect this pin to ground. | | VCC | 23 | 0 | Internal LDO output. Used as supply to internal control circuits. Do not connect to any external loads. Connect a high-quality 1-µF ceramic capacitor from this pin to PGND. | | AGND | 24, 27 | G | Analog ground. Zero voltage reference for internal references and logic. All electrical parameters are measured with respect to this pin. <i>This pin must be connected to PGND at a single point.</i> See セクション11.2 for a recommended layout. | | FB | 25 | ı | Feedback input. For the adjustable output version, connect the mid-point of the feedback resistor divider to this pin. Connect the upper resistor (R <sub>FBT</sub> ) of the feedback divider to V <sub>OUT</sub> at the desired point of regulation. Connect the lower resistor (R <sub>FBB</sub> ) of the feedback divider to AGND. When connecting with feedback resistor divider, keep this FB trace short and as small as possible to avoid noise coupling. See $29 \times 11.2$ for a feedback resistor placement. For a fixed output version, connect this pin directly to output capacitor. Do not leave open or connect to ground. | | PG | 26 | 0 | Power-good monitor. Open-drain output that asserts low if the feedback voltage is not within the specified window thresholds. A $10$ -k $\Omega$ to $100$ -k $\Omega$ pullup resistor is required to a suitable pullup voltage. If not used, this pin can be left open or connected to PGND. | <sup>(1)</sup> P = Power, G = Ground, I = Input, O = Output, NC = No connect # 7 Specifications # 7.1 Absolute Maximum Ratings Limits apply over $T_J = -55^{\circ}C$ to 125°C (unless otherwise noted). (1) | | | MIN | MAX | UNIT | |-----------------------------------------------------------------------|--------------------------------------------|------|------|------| | | VIN to AGND, PGND | -0.3 | 40 | | | | RBOOT to SW | -0.3 | 5.5 | | | | CBOOT to SW | -0.3 | 5.5 | | | | VLDOIN to AGND, PGND | -0.3 | 16 | | | Input voltage | EN/SYNC to AGND, PGND | -0.3 | 40 | V | | | RT to AGND, PGND | -0.3 | 5.5 | | | | FB to AGND, PGND | -0.3 | 16 | | | | PG to AGND, PGND | 0 | 20 | | | | PGND to AGND | -1 | 2 | | | | VCC to AGND, PGND | -0.3 | 5.5 | | | Output voltage | SW to AGND, PGND <sup>(2)</sup> | -0.3 | 40 | V | | | VOUT to AGND, PGND | -0.3 | 16 | | | Input current | PG | _ | 10 | mA | | TJ | Junction temperature | -55 | 125 | °C | | T <sub>A</sub> | Ambient temperature | -55 | 105 | °C | | T <sub>stg</sub> | Storage temperature | -55 | 150 | °C | | Peak reflow case temperature | | | 260 | °C | | Maximum number of reflows allowed | | | 3 | | | Mechanical shock Mil-STD-883D, Method 2002.3, 1 ms, 1/2 sine, mounted | | | 1500 | G | | Mechanical vibration | Mil-STD-883D, Method 2007.2, 20 to 2000 Hz | | 20 | G | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 7.2 ESD Ratings | | | • | | | | |--|--------------------------------------------|---|--------------------------------------------------------------------------------|-------|------| | | | | | VALUE | UNIT | | | V <sub>(ESD)</sub> Electrostatic discharge | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2500 | V | | | | | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> A voltage of 2 V below PGND and 2 V above VIN can appear on this pin for ≤ 200 ns with a duty cycle of ≤ 0.01%. # 7.3 Recommended Operating Conditions Limits apply over $T_1 = -55^{\circ}$ C to 125°C (unless otherwise noted). | | | MIN | NOM MAX | UNIT | |----------------|------------------------------------------|-----|---------|------| | Input voltage | VIN (Input voltage range after start-up) | 3 | 36 | V | | Input voltage | VLDOIN | | 12 | V | | Output voltage | VOUT <sup>(1)</sup> | 1 | 16 | V | | Output current | IOUT <sup>(2)</sup> | 0 | 3 | Α | | Frequency | f <sub>SW</sub> set by RT or SYNC | 200 | 2200 | kHz | | Input current | PG | | 2 | mA | | Output voltage | PG | 0 | 16 | V | | TJ | Operating junction temperature | -55 | 125 | °C | | T <sub>A</sub> | Operating ambient temperature | -55 | 105 | °C | - 1) Under no conditions should the output voltage be allowed to fall below 0 V. - (2) Maximum continuous DC current may be derated when operating with high switching frequency, high ambient temperature, or both. Refer to the *Typical Characteristics* section for details. # 7.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | RDH (QFN) | UNIT | |-----------------|-------------------------------------------------------------|-----------|------| | ITIENWAL WETRIO | | 30 PINS | UNII | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (TPSM63603 EVM) | 29.1 | °C/W | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance <sup>(2)</sup> | 33.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter <sup>(3)</sup> | 4.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter <sup>(4)</sup> | 21.5 | °C/W | - For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. - (2) The junction-to-ambient thermal resistance, R<sub>θJA</sub>, applies to devices soldered directly to a 64-mm × 83-mm four-layer PCB with 2-oz. copper and natural convection cooling. Additional airflow and PCB copper area reduces R<sub>θJA</sub>. For more information see the *Layout* section. - (3) The junction-to-top board characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (section 6 and 7). T<sub>J</sub> = ψ<sub>JT</sub> × P<sub>dis</sub> + T<sub>T</sub>; where P<sub>dis</sub> is the power dissipated in the device and T<sub>T</sub> is the temperature of the top of the device. - (4) The junction-to-board characterization parameter, $\psi_{JB}$ , estimates the junction temperature, $T_{J}$ , of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). $T_{J} = \psi_{JB} \times P_{dis} + T_{B}$ , where $P_{dis}$ is the power dissipated in the device and $T_{B}$ is the temperature of the board 1 mm from the device. # 7.5 Electrical Characteristics Limits apply over $T_J = -55^{\circ}\text{C}$ to 125°C, $V_{IN} = 24 \text{ V}$ , $V_{OUT} = 3.3 \text{ V}$ , $V_{LDOIN} = 5 \text{ V}$ , $f_{SW} = 800 \text{ kHz}$ (unless otherwise noted). Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm and are provided for reference only. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------|-------|-------|------| | SUPPLY VOLT | AGE | | | | | | | ., | | Needed to start up (over I <sub>OUT</sub> range) | 3.95 | | 36 | V | | V <sub>IN</sub> | Input operating voltage range | Once operating (over I <sub>OUT</sub> range) | 3 | | 36 | V | | V <sub>IN_HYS</sub> | Hysteresis <sup>(1)</sup> | | | 1.0 | | V | | I <sub>Q VIN</sub> | Input operating quiescent current (non-switching) | T <sub>A</sub> = 25°C, V <sub>EN/SYNC</sub> = 3.3 V, V <sub>FB</sub> = 1.5 V | | 4 | | μA | | I <sub>SDN_VIN</sub> | VIN shutdown quiescent current | V <sub>EN/SYNC</sub> = 0 V, T <sub>A</sub> = 25°C | | 3 | | μA | | ENABLE | | | | | ' | | | V <sub>EN_RISE</sub> | EN voltage rising threshold | | 1.161 | 1.263 | 1.365 | V | | V <sub>EN_FALL</sub> | EN voltage falling threshold | | | 0.91 | | V | | V <sub>EN_HYS</sub> | EN voltage hysteresis | | 0.27 | 0.353 | 0.404 | V | | V <sub>EN HYS</sub> | EN voltage hysteresis | | 0.275 | 0.353 | 0.404 | V | | V <sub>EN_WAKE</sub> | EN wake-up threshold | | 0.4 | | | V | | I <sub>EN</sub> | Input current into EN/SYNC (non-switching) | V <sub>EN/SYNC</sub> = 3.3 V, V <sub>FB</sub> = 1.5 V | | 1.65 | | μA | | t <sub>EN</sub> | EN HIGH to start of switching delay <sup>(1)</sup> | | | 0.7 | | ms | | INTERNAL LD | o vcc | 1 | | | | | | ., | | 3.4 V ≤ V <sub>LDOIN</sub> ≤ 12.5 V | | 3.3 | | V | | V <sub>CC</sub> | Internal LDO VCC output voltage | V <sub>LDOIN</sub> = 3.1 V, non-switching | | 3.1 | | V | | | | V <sub>LDOIN</sub> < 3.1 V <sup>(1)</sup> | | 3.6 | | V | | V <sub>CC_UVLO</sub> | VCC UVLO rising threshold | V <sub>IN</sub> < 3.6 V <sup>(2)</sup> | | 3.6 | | V | | V <sub>CC UVLO HYS</sub> | VCC UVLO hysteresis <sup>(2)</sup> | Hysteresis below V <sub>CC UVLO</sub> | | 1.1 | | V | | I <sub>VLDOIN</sub> | Input current into the VLDOIN pin (non-switching, maximum at T <sub>A</sub> = 125°C) <sup>(3)</sup> | V <sub>EN/SYNC</sub> = 3.3 V, V <sub>FB</sub> = 1.5 V | | 25 | 32 | μA | | FEEDBACK | | | | | | | | V <sub>OUT</sub> | Adjustable output voltage range (TPSM63603E) | Over the I <sub>OUT</sub> range | 1 | | 16 | V | | V <sub>FB</sub> | Feedback voltage | T <sub>A</sub> = 25°C, I <sub>OUT</sub> = 0 A | | 1.0 | | V | | V <sub>FB_ACC</sub> | Feedback voltage accuracy | Over the V <sub>IN</sub> range, V <sub>OUT</sub> = 1 V, I <sub>OUT</sub> = 0<br>A, f <sub>SW</sub> = 200 kHz | -1% | | +1% | | | V <sub>FB</sub> | Load regulation | T <sub>A</sub> = 25°C, 0 A ≤ I <sub>OUT</sub> ≤ 3 A | | 0.1% | | | | V <sub>FB</sub> | Line regulation | T <sub>A</sub> = 25°C, I <sub>OUT</sub> = 0 A, 4.0 V ≤ V <sub>IN</sub> ≤ 36 V | | 0.1% | | | | I <sub>FB</sub> | Input current into the FB pin | V <sub>FB</sub> = 1.0 V | | 10 | | nA | | CURRENT | | | | | | | | I <sub>OUT</sub> | Output current | T <sub>A</sub> = 25°C | 0 | | 3.0 | Α | | I <sub>OCL</sub> | Output overcurrent (DC) limit threshold | | | 4.9 | | Α | | I <sub>L HS</sub> | High-side switch current limit | Duty cycle approaches 0% | 5.6 | 6.2 | 6.8 | Α | | I <sub>L_LS</sub> | Low-side switch current limit | | 2.9 | 3.4 | 3.8 | Α | | I <sub>L_NEG</sub> | Negative current limit | | | -3 | | Α | | V <sub>HICCUP</sub> | Ratio of FB voltage to in-regulation FB voltage to enter hiccup | Not during soft start | | 40% | | | | t <sub>W</sub> | Short circuit wait time ("hiccup" time before soft start) | | | 80 | | ms | | SOFT START | I | | | | | | | t <sub>SS</sub> | Time from first SW pulse to V <sub>REF</sub> at 90% | V <sub>IN</sub> ≥ 4.2 V | 3.5 | 5 | 7 | ms | | t <sub>SS2</sub> | Time from first SW pulse to release of FPWM lockout if the output not in regulation <sup>(1)</sup> | V <sub>IN</sub> ≥ 4.2 V | 9.5 | 13 | 17 | ms | # 7.5 Electrical Characteristics (continued) Limits apply over $T_J = -55^{\circ}\text{C}$ to $125^{\circ}\text{C}$ , $V_{\text{IN}} = 24$ V, $V_{\text{OUT}} = 3.3$ V, $V_{\text{LDOIN}} = 5$ V, $f_{\text{SW}} = 800$ kHz (unless otherwise noted). Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm and are provided for reference only. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------|------|------|-------|------| | POWER GOO | D | | | | | | | PG <sub>OV</sub> | PG upper threshold — rising | % of V <sub>OUT</sub> setting | 105% | 107% | 110% | | | PG <sub>UV</sub> | PG lower threshold — falling | % of V <sub>OUT</sub> setting | 92% | 94% | 96.5% | | | PG <sub>HYS</sub> | PG upper threshold hysteresis (rising and falling) | % of V <sub>OUT</sub> setting | | 1.3% | | | | V <sub>IN_PG_VALID</sub> | Input voltage for valid PG output | 46-μA pullup, V <sub>EN/SYNC</sub> = 0 V | 1.0 | | | V | | V <sub>PG_LOW</sub> | Low level PG function output voltage | 2-mA pullup to the PG pin, V <sub>EN/SYNC</sub> = 3.3 V | | | 0.4 | V | | I <sub>PG</sub> | Input current into the PG pin when open-drain output is high | V <sub>PG</sub> = 3.3 V | | 10 | | nA | | lov | Pulldown current at the SW node under overvoltage condition | | | 0.5 | | mA | | t <sub>PG_FLT_RISE</sub> | Delay time to PG high signal | | 1.5 | 2.0 | 2.5 | ms | | t <sub>PG_FLT_FALL</sub> | Glitch filter time constant for PG function | | | 120 | | μs | | SWITCHING F | REQUENCY | | | | | | | f <sub>SW_RANGE</sub> | Switching frequency range by R <sub>T</sub> or SYNC | | 200 | | 2200 | kHz | | f <sub>SW_RT1</sub> | Default switching frequency by R <sub>T</sub> | $R_{RT} = 66.5 \text{ k}\Omega$ | 180 | 200 | 220 | kHz | | f <sub>SW_RT2</sub> | Default switching frequency by R <sub>T</sub> | $V_{IN} = 12 \text{ V}, R_{RT} = 5.76 \text{ k}\Omega$ | 1980 | 2200 | 2420 | kHz | | fs_ss | Frequency span of spread spectrum operation — largest deviation from center frequency | Spread spectrum active | | 2% | | | | f <sub>PSS</sub> | Spread spectrum pattern frequency <sup>(1)</sup> | Spread spectrum active, f <sub>SW</sub> = 2.1 MHz | | | 1.5 | Hz | | SYNCHRONIZ | ATION | | | | ' | | | V <sub>EN_SYNC</sub> | Edge amplitude necessary to sync using EN/SYNC | Rise and fall time < 30 ns | 2.4 | | | V | | t <sub>B</sub> | Blanking of EN after rising or falling edges <sup>(1)</sup> | | 4 | | 28 | μs | | t <sub>SYNC_EDGE</sub> | Enable sync signal hold time after edge for edge recognition <sup>(1)</sup> | | 100 | | | ns | | POWER STAC | GE | | | | 1 | | | V <sub>BOOT_UVLO</sub> | Voltage on CBOOT pin compared to SW which will turn off high-side switch | | | 2.1 | | V | | t <sub>ON_MIN</sub> | Minimum ON pulse width <sup>(1)</sup> | V <sub>OUT</sub> = 1 V, I <sub>OUT</sub> = 1 A, RBOOT shorted to CBOOT | | 55 | 70 | ns | | t <sub>ON_MAX</sub> | Maximum ON pulse width <sup>(1)</sup> | | | 9 | | μs | | t <sub>OFF_MIN</sub> | Minimum OFF pulse width | V <sub>IN</sub> = 4 V, I <sub>OUT</sub> = 1 A, RBOOT shorted to CBOOT | | 65 | 85 | ns | | THERMAL SH | UTDOWN | | | | ' | | | T <sub>SDN</sub> | Thermal shutdown threshold (1) | Temperature rising | 158 | 168 | 180 | °C | | T <sub>HYST</sub> | Thermal shutdown hysteresis <sup>(1)</sup> | | | 10 | | °C | | | 1 | | | | | | Parameter specified by design, statistical analysis and production testing of correlated parameters. Not production tested. Production tested with $V_{IN}$ = 3 V. (1) <sup>(2)</sup> This is the current used by the device while not switching, open loop, with FB pulled to +5% of nominal. It does not represent the total input current to the system while regulating. For additional information, reference the Systems Characteristics and the Input Supply Current sections. # 7.6 System Characteristics The following specifications apply only to the typical applications circuit, with nominal component values. Specifications in the typical (TYP) column apply to $T_J = 25^{\circ}$ C only. These specifications are not ensured by production testing. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------| | SUPPLY | ( | | | | | | | I <sub>IN</sub> | Input supply current when in regulation | V <sub>IN</sub> = 24 V, V <sub>OUT</sub> = 3.3 V, V <sub>EN/SYNC</sub> = V <sub>IN</sub> , V <sub>VLDOIN</sub> = V <sub>OUT</sub> , f <sub>SW</sub> = 800 kHz, I <sub>OUT</sub> = 0 A | | 10 | | mA | | OUTPU | T VOLTAGE | | | | | | | $V_{FB}$ | Load regulation | V <sub>OUT</sub> = 3.3 V, V <sub>IN</sub> = 24 V, I <sub>OUT</sub> = 0.1 A to full load | | 1 | | mV | | $V_{FB}$ | Line regulation | V <sub>OUT</sub> = 3.3 V, V <sub>IN</sub> = 4 V to 36 V, I <sub>OUT</sub> = 3 A | | 6 | | mV | | V <sub>OUT</sub> | Load transient | $V_{OUT}$ = 3.3 V, $V_{IN}$ = 24 V, $I_{OUT}$ = 1 A to 2.5 A at 2 A/ $\mu$ s, $C_{OUT(derated)}$ = 49 $\mu$ F | | 50 | | mV | | EFFICIE | NCY | | | | | | | | | V <sub>OUT</sub> = 3.3 V, V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 2.5 A, V <sub>LDOIN</sub> = V <sub>OUT</sub> , f <sub>SW</sub> = 800 kHz | | 89.5% | | | | | | V <sub>OUT</sub> = 3.3 V, V <sub>IN</sub> = 24 V, I <sub>OUT</sub> = 2.5 A, V <sub>LDOIN</sub> = V <sub>OUT</sub> , f <sub>SW</sub> = 800 kHz | | 87.5% | | | | η | Efficiency | V <sub>OUT</sub> = 5 V, V <sub>IN</sub> = 24 V, I <sub>OUT</sub> = 2.5 A, V <sub>LDOIN</sub> = V <sub>OUT</sub> , f <sub>SW</sub> = 1 MHz | | 91% | | | | | | V <sub>OUT</sub> = 5 V, V <sub>IN</sub> = 36 V, I <sub>OUT</sub> = 2.5 A, V <sub>LDOIN</sub> = V <sub>OUT</sub> , f <sub>SW</sub> = 1 MHz | | 88.1% | | | | | | V <sub>OUT</sub> = 12 V, V <sub>IN</sub> = 24 V, I <sub>OUT</sub> = 1.5 A, V <sub>LDOIN</sub> = V <sub>OUT</sub> , f <sub>SW</sub> = 2 MHz | | 94.1% | | | # 7.7 Typical Characteristics V<sub>IN</sub> = 24 V, unless otherwise specified # 7.8 Typical Characteristics — V<sub>IN</sub> = 12 V Refer to セクション 9.2 for circuit designs. # 7.9 Typical Characteristics — V<sub>IN</sub> = 24 V Refer to セクション 9.2 for circuit designs. # 7.10 Typical Characteristics — V<sub>IN</sub> = 36 V Refer to セクション 9.2 for circuit designs. # 8 Detailed Description ## 8.1 Overview The TPSM63603E is an easy-to-use, synchronous buck, DC-DC power module that operates from a 3-V to 36-V supply voltage. The device is intended for step-down conversions from 5-V, 12-V, and 24-V supply rails. With an integrated power controller, inductor, and MOSFETs, the TPSM63603E delivers up to 3-A DC load current with high efficiency and ultra-low input quiescent current in a very small solution size. Although designed for simple implementation, this device offers flexibility to optimize its usage according to the target application. Control-loop compensation is not required, reducing design time and external component count. With a programmable switching frequency from 200 kHz to 2.2 MHz using its RT pin or an external clock signal, the TPSM63603E incorporates specific features to improve EMI performance in noise-sensitive applications: - An optimized package and pinout design enables a shielded switch-node layout that mitigates radiated EMI. - Parallel input and output paths with symmetrical capacitor layouts minimize parasitic inductance, switchvoltage ringing, and radiated field coupling. - Pseudo-random spread spectrum (PRSS) modulation in the TPSM63603S reduces peak emissions. - Clock synchronization and FPWM mode enable constant switching frequency across the load current range. - Integrated power MOSFETs with enhanced gate drive control enable low-noise PWM switching. - Adjustable switch-node slew rate allows optimization of EMI at higher frequency harmonics. The TPSM63603E module also includes inherent protection features for robust system requirements: - An open-drain PGOOD indicator for power-rail sequencing and fault reporting - Precision enable input with hysteresis, providing: - Programmable line undervoltage lockout (UVLO) - Remote ON and OFF capability - Internally fixed output-voltage soft start with monotonic start-up into prebiased loads - Hiccup-mode overcurrent protection with cycle-by-cycle peak and valley current limits - Thermal shutdown with automatic recovery These features enable a flexible and easy-to-use platform for a wide range of applications. The pin arrangement is designed for a simple layout, requiring few external components. See セクション 11 for a layout example. # 8.2 Functional Block Diagram # 8.3 Feature Description ## 8.3.1 Input Voltage Range With a steady-state input voltage range from 3 V to 36 V, the TPSM63603E module is intended for step-down conversions from typical 12-V, 24-V, and 28-V input supply rails. The schematic circuit in 🗵 8-1 shows all the necessary components to implement a TPSM63603E-based buck regulator using a single input supply. 図 8-1. TPSM63603E Schematic Diagram with Input Voltage Operating Range of 3 V to 36 V Take extra care to make sure that the voltage at the VIN pins does not exceed the absolute maximum voltage rating of 40 V during line or load transient events. Voltage ringing at the VIN pins that exceeds the absolute maximum ratings can damage the IC. ## 8.3.2 Adjustable Output Voltage (FB) The TPSM63603E has an adjustable output voltage range of 1 V to 16 V. Setting the output voltage requires two resistors, $R_{FBT}$ and $R_{FBB}$ (see $\boxtimes$ 8-2). Connect $R_{FBT}$ between VOUT, at the regulation point, and the FB pin. Connect $R_{FBB}$ between the FB pin and AGND (pin 10). The recommended value of $R_{FBB}$ is 10 kΩ. The value for $R_{FBT}$ can be calculated using $\rightrightarrows$ 1. $\gtrapprox$ 8-1 lists the standard resistor values for several output voltages and the recommended switching frequency. The minimum required output capacitance for each output voltage is also included in $\gtrapprox$ 8-1. The capacitance values listed represent the effective capacitance, taking into account the effects of DC bias and temperature variation. $$R_{FBT} \left[ k\Omega \right] = R_{FBB} \left[ k\Omega \right] \cdot \left( \frac{V_{OUT} \left[ V \right]}{1V} - 1 \right)$$ (1) 図 8-2. FB Resistor Divider 表 8-1. Standard R<sub>FBT</sub> Values, Recommended f<sub>SW</sub> and Minimum C<sub>OUT</sub> | 24 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - | | | | | | | | |------------------------------------------|--------------------------------------|-----------------------------------|-------------------------------------------|----------------------|--------------------------------------|-----------------------------------|-------------------------------------------| | V <sub>OUT</sub> (V) | R <sub>FBT</sub> (kΩ) <sup>(1)</sup> | Recommended f <sub>SW</sub> (kHz) | C <sub>OUT(MIN)</sub> (μF)<br>(Effective) | V <sub>OUT</sub> (V) | R <sub>FBT</sub> (kΩ) <sup>(1)</sup> | Recommended f <sub>SW</sub> (kHz) | C <sub>OUT(MIN)</sub> (μF)<br>(Effective) | | 1.0 | Short | 400 | 300 | 3.3 | 23.2 | 800 | 40 | | 1.2 | 2 | 500 | 200 | 5.0 | 40.2 | 1000 | 25 | | 1.5 | 4.99 | 500 | 160 | 7.5 | 64.9 | 1300 | 20 | | 1.8 | 8.06 | 600 | 120 | 10 | 90.9 | 1500 | 15 | | 2.0 | 10 | 600 | 100 | 12 | 110 | 2000 | 5 | | 2.5 | 15 | 750 | 65 | 15 | 140 | 2200 | 4 | | 3.0 | 20 | 750 | 50 | 16 | 150 | 2200 | 3 | (1) $R_{FBB} = 10 \text{ k}\Omega$ Note that higher feedback resistances consume less DC current, which is mandatory if light-load efficiency is critical. However, $R_{FBT}$ larger than 1 $M\Omega$ is not recommended because the feedback path becomes more susceptible to noise. High feedback resistance generally requires more careful layout of the feedback path. It is important to keep the feedback trace as short as possible while keeping the feedback trace away from the noisy area of the PCB. For more layout recommendations, see torestarted 11. #### 8.3.3 Input Capacitors Input capacitors are required to limit the input ripple voltage to the module due to switching-frequency AC currents. TI recommends using ceramic capacitors to provide low impedance and high RMS current rating over a wide temperature range. $\pm$ 2 gives the input capacitor RMS current. The highest input capacitor RMS current occurs at D = 0.5, at which point, the RMS current rating of the capacitors must be greater than half the output current. $$I_{\text{CIN,rms}} = \sqrt{D \cdot \left(I_{\text{OUT}}^2 \cdot \left(1 - D\right) + \frac{\Delta I_L^2}{12}\right)}$$ (2) #### where • D = $V_{OUT} / V_{IN}$ is the module duty cycle. Ideally, the DC and AC components of the input current to the buck stage are provided by the input voltage source and the input capacitors, respectively. Neglecting inductor ripple current, the input capacitors source current of amplitude $(I_{OUT} - I_{IN})$ during the D interval and sink $I_{IN}$ during the 1 – D interval. Thus, the input capacitors conduct a square-wave current of peak-to-peak amplitude equal to the output current. The resulting capacitive component of the AC ripple voltage is a triangular waveform. Together with the ESR-related ripple component, 式 3 gives the peak-to-peak ripple voltage amplitude. $$\Delta V_{IN} = \frac{I_{OUT} \cdot D \cdot (1 - D)}{F_{SW} \cdot C_{IN}} + I_{OUT} \cdot R_{ESR}$$ (3) 式 4 gives the input capacitance required for a particular load current. $$C_{IN} \ge \frac{D \cdot (1 - D) \cdot I_{OUT}}{F_{SW} \cdot (\Delta V_{IN} - R_{ESR} \cdot I_{OUT})}$$ (4) where ΔV<sub>IN</sub> is the input voltage ripple specification. The TPSM63603E requires a minimum of $2 \times 4.7$ - $\mu$ F ceramic type input capacitance. Only use high-quality ceramic type capacitors with sufficient voltage and temperature rating. The ceramic input capacitors provide a low impedance source to the converter in addition to supplying the ripple current and isolating switching noise from other circuits. Additional capacitance can be required for applications with transient load requirements. The voltage rating of the input capacitors must be greater than the maximum input voltage. To compensate for the derating of ceramic capacitors, TI recommends a voltage rating of twice the maximum input voltage or placing multiple capacitors in parallel. 表 8-2 includes a preferred list of capacitors by vendor. | 我 6-2. Recommended input Capacitors | | | | | | | | |-------------------------------------|------------|----------------------|-----------|--------------------|---------------------------------|--|--| | Vendor <sup>(1)</sup> | Dielectric | electric Part Number | | Capacitor Cl | naracteristics | | | | Vendor | Dielectric | Fait Number | Case Size | Voltage Rating (V) | Capacitance (μF) <sup>(2)</sup> | | | | TDK | X7R | C3216X7R1H475K160AC | 1206 | 50 | 4.7 | | | | Murata | X7R | GRM31CR71H475KA12L | 1206 | 50 | 4.7 | | | | TDK | X7R | CGA6P3X7R1H475K250AB | 1210 | 50 | 4.7 | | | | Murata | X7S | GCM31CC71H475KA03L | 1206 | 50 | 4.7 | | | 表 8-2. Recommended Input Capacitors ## 8.3.4 Output Capacitors 表 8-1 lists the TPSM63603E minimum amount of required output capacitance. The effects of DC bias and temperature variation must be considered when using ceramic capacitance. For ceramic capacitors, the package size, voltage rating, and dielectric material contribute to differences between the standard rated value and the actual effective value of the capacitance. When adding additional capacitance above $C_{OUT(MIN)}$ , the capacitance can be ceramic type, low-ESR polymer type, or a combination of the two. See $\frac{1}{8}$ 8-3 for a preferred list of output capacitors by vendor. | 表 8-3. Recommended Output Capacitors | |--------------------------------------| |--------------------------------------| | Vendor <sup>(1)</sup> | Temperature | ture Part Number | Case Size | Capacitor Characteristics | | | |-----------------------|-------------|----------------------|-----------|---------------------------|---------------------------------|--| | vendor | Coefficient | Part Number | Case Size | Voltage (V) | Capacitance (μF) <sup>(2)</sup> | | | TDK | X7R | CGA5L1X7R1C106K160AC | 1206 | 16 | 10 | | | Murata | X7R | GCM31CR71C106KA64L | 1206 | 16 | 10 | | | TDK | X7R | C3216X7R1E106K160AB | 1206 | 25 | 10 | | | Murata | X7S | GCJ31CC71E106KA15L | 1206 | 25 | 10 | | | Murata | X6S | GRM31CC81E226K | 1206 | 25 | 22 | | | Murata | X7R | GRM32ER71E226M | 1210 | 25 | 22 | | <sup>(1)</sup> Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table. See the *Third-Party Products Disclaimer*. <sup>(1)</sup> Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table. See the *Third-Party Products Disclaimer*. <sup>(2)</sup> Nameplate capacitance values (the effective values are lower based on the applied DC voltage and temperature.) www.tij.co.jp JAJSN59 – APRIL 2022 (2) Nameplate capacitance values (the effective values are lower based on the applied DC voltage and temperature.) #### 8.3.5 Switching Frequency (RT) The switching frequency range of the TPSM63603E is 200 kHz to 2.2 MHz. The switching frequency can easily be set by connecting a resistor ( $R_{RT}$ ) between the RT pin and AGND. Use $\pm$ 5 to calculate the $R_{RT}$ value for a desired frequency or simply select from $\pm$ 8-4. Note that a resistor value outside of the recommended range can cause the device to shut down. This prevents unintended operation if the RT pin is shorted to ground or left open. Do not apply a pulsed signal to this pin to force synchronization. The switching frequency must be selected based on the output voltage setting of the device. See $\frac{1}{5}$ 8-4 for R<sub>RT</sub> resistor values and the allowable output voltage range for a given switching frequency for common input voltages. $$R_{RT}\left[k\Omega\right] = \frac{13.46}{F_{SW}\left[MHz\right]} - 0.44$$ (5) 表 8-4. Switching Frequency Versus Output Voltage (I<sub>OUT</sub> = 3 A) | | | V <sub>IN</sub> = 5 V | | V <sub>IN</sub> = | 12 V | V <sub>IN</sub> : | V <sub>IN</sub> = 24 V | | V <sub>IN</sub> = 36 V | | |---------------------------------------|----------------------|-----------------------|----------|---------------------|----------|--------------------|------------------------|--------------------|------------------------|--| | F <sub>SW</sub> (kHz) R <sub>RT</sub> | R <sub>RT</sub> (kΩ) | V <sub>OUT</sub> Ra | ange (V) | V <sub>OUT</sub> Ra | ange (V) | V <sub>OUT</sub> R | ange (V) | V <sub>OUT</sub> R | ange (V) | | | | - | Min | Max | Min | Max | Min | Max | Min | Max | | | 200 | 66.5 | 1.0 | 2.0 | 1.0 | 2.0 | 1.0 | 1.5 | 1.0 | 1.5 | | | 400 | 33.2 | 1.0 | 3.0 | 1.0 | 4.0 | 1.0 | 3.3 | 1.2 | 3.0 | | | 600 | 22.1 | 1.0 | 3.5 | 1.0 | 6.0 | 1.5 | 6.0 | 1.8 | 5.0 | | | 800 | 16.5 | 1.0 | 3.5 | 1.0 | 7.0 | 1.5 | 9.0 | 2.5 | 7.0 | | | 1000 | 13.0 | 1.0 | 3.0 | 1.0 | 8.0 | 2.0 | 12.0 | 3.0 | 10.0 | | | 1200 | 10.7 | 1.0 | 3.0 | 1.5 | 9.0 | 2.5 | 13.0 | 3.5 | 14.0 | | | 1400 | 9.09 | 1.0 | 3.0 | 1.5 | 9.5 | 3.0 | 14.0 | 4.0 | 16.0 | | | 1600 | 8.06 | 1.0 | 3.0 | 1.5 | 9.0 | 3.0 | 15.0 | 4.5 | 16.0 | | | 1800 | 6.98 | 1.0 | 3.0 | 2.0 | 9.0 | 3.5 | 16.0 | 5.0 | 16.0 | | | 2000 | 6.34 | 1.2 | 2.5 | 2.0 | 9.0 | 4.0 | 16.0 | 5.5 | 16.0 | | | 2200 | 5.626 | 1.2 | 2.5 | 2.0 | 9.0 | 4.5 | 16.0 | 6.0 | 16.0 | | # 8.3.6 Output ON and OFF Enable (EN/SYNC) and VIN UVLO The EN/SYNC pin provides precision ON and OFF control for the TPSM63603E. Once the EN/SYNC pin voltage exceeds the threshold voltage and $V_{IN}$ is above the minimum turn-on threshold, the device starts operation. The simplest way to enable the TPSM63603E is to connect EN/SYNC directly to VIN, allowing the TPSM63603E to start up when $V_{IN}$ is within its valid operating range. However, many applications benefit from the employment of an enable divider network as shown in $\boxtimes$ 8-3, which establishes a precision input undervoltage lockout (UVLO). This can be used for sequencing, to prevent re-triggering the device when used with long input cables, or to reduce the occurrence of deep discharge of a battery power source. An external logic signal can also be used to drive the enable input to toggle the output on and off and for system sequencing or protection. 図 8-3. V<sub>IN</sub> UVLO Using the EN/SYNC Pin $R_{ENB}$ can be calculated using $\pm$ 6. $$R_{ENB} [k\Omega] = R_{ENT} [k\Omega] \cdot \left( \frac{V_{EN\_RISE} [V]}{V_{IN(on)} [V] - V_{EN\_RISE} [V]} \right)$$ (6) ## where - R<sub>ENT</sub> is 100 kΩ (typical). - V<sub>EN</sub> is 1.263 V (typical). - V<sub>IN(ON)</sub> is the desired start-up input voltage. #### Note The EN/SYNC pin can also be used as an external synchronization clock input. See table 200 8.3.7 for additional information. A blanking time of 4 $\mu$ s to 28 $\mu$ s is applied to the enable logic after a clock edge is detected. To effectively disable the output, the EN/SYNC input must stay low for longer than 28 $\mu$ s. Any logic change within the blanking time is ignored. Blanking time is not applied when the device is in shutdown mode. ## 8.3.7 Frequency Synchronization (EN/SYNC) The TPSM63603E can be synchronized to an external clock using the EN/SYNC pin. The synchronization frequency range is 200 kHz to 2.2 MHz. The internal oscillator can be synchronized by AC coupling a positive clock edge into the EN/SYNC pin, as shown in 🗵 8-4. It is recommended to keep the parallel combination value of $R_{ENT}$ and $R_{ENB}$ in the 100-k $\Omega$ range. $R_{ENT}$ is required for synchronization, but $R_{ENB}$ can be left open. The external clock must be off before start-up to allow proper start-up sequencing. After a valid synchronization signal is applied for 2048 cycles, the clock frequency changes to that of the applied signal. 図 8-4. Typical Synchronization Using the EN/SYNC Pin Referring to 🗵 8-5, the AC-coupled voltage edge at the EN/SYNC pin must exceed the SYNC amplitude threshold, V<sub>EN SYNC</sub>, of 2.4 V to trip the internal synchronization pulse detector. In addition, the minimum EN/ SYNC rising pulse and falling pulse durations must be longer than the SYNC signal hold time, t<sub>SYNC FDGF</sub>, of 100 ns and shorter than the minimum blanking time, t<sub>B</sub>. A 3.3-V or higher amplitude pulse signal coupled through a 1-nF capacitor, C<sub>SYNC</sub>, is suggested. 図 8-5. Typical SYNC Waveform #### 8.3.8 Spread Spectrum Spread spectrum is a factory option included in the TPSM63603S. The purpose of spread spectrum is to eliminate peak emissions at specific frequencies by spreading these peaks across a wider range of frequencies than a part with fixed-frequency operation. In most systems with the TPSM63603S, low-frequency conducted emissions from the first few harmonics of the switching frequency can be easily filtered. A more difficult design criterion is reduction of emissions at higher harmonics that fall in the FM band. These harmonics often couple to the environment through electric fields around the switch node and inductor. The TPSM63603S uses a ±2% spread of frequencies that can spread energy smoothly across the FM and TV bands but is small enough to limit subharmonic emissions below the device switching frequency. Peak emissions at the module switching frequency are only reduced slightly by less than 1 dB, while peaks in the FM band are typically reduced by more than 6 dB. The TPSM63603S uses a cycle-to-cycle frequency hopping method based on a linear feedback shift register (LFSR). This intelligent pseudo-random generator limits cycle-to-cycle frequency changes to limit output ripple. The pseudo-random pattern repeats at less than 1.5 Hz, which is below the audio band. The spread spectrum is only available while the clock of the TPSM63603S are free running at their natural frequency. Any of the following conditions overrides spread spectrum, turning it off: - · The clock is slowed during dropout. - · Spread spectrum is active, even if there is no load. - At a high input voltage or low output voltage ratio when the device operates at minimum on time, the internal clock is slowed, disabling spread spectrum. - The clock is synchronized with an external clock. #### 8.3.9 Power-Good Monitor (PG) The TPSM63603E provides a PGOOD signal to indicate when the output voltage is within regulation. Use the PGOOD signal for output monitoring, fault protection, or start-up sequencing of downstream converters. The PGOOD pin voltage goes low when the feedback voltage is outside of the PGOOD thresholds. This occurs during the following: - · While the device is disabled - In current limit - In thermal shutdown - During normal start-up, when the output voltage has not reach its regulation value A glitch filter prevents false flag operation for short excursions (< 120 µs typical) of the output voltage, such as during line and load transients. PGOOD is an open-drain output that requires a pullup resistor to a DC supply not greater than 20 V. The typical range of pullup resistance is 10 k $\Omega$ to 100 k $\Omega$ . When EN is pulled low, the flag output is also forced low. With EN low, power good remains valid as long as the input voltage is above 1 V (typical). Use the PG signal for start-up sequencing of downstream regulators, as shown in $\boxtimes$ 8-6, or for fault protection and output monitoring. 図 8-6. TPSM63603E Sequencing Implementation Using PG and EN/SYNC ## 8.3.10 Adjustable Switch-Node Slew Rate (RBOOT and CBOOT) Adjust the switch-node slew rate of the TPSM63603E to slow the switch-node voltage rise time and improve EMI performance at high frequencies. However, slowing the rise time decreases efficiency. Take care to balance the improved EMI versus the decreased efficiency. Internal to the device, a $100-\Omega$ bootstrap resistor is connected between the RBOOT and CBOOT pins as shown in $\boxtimes$ 8-7. Leaving these pins open incorporates the $100-\Omega$ resistor into the BOOT circuit, slowing the SW voltage slew rate and optimizing EMI. However, if improved EMI is not required, connecting RBOOT to CBOOT shorts the internal resistor, resulting in higher efficiency. Placing a resistor across RBOOT and CBOOT allows adjustment of the internal resistor to balance EMI and efficiency. 図 8-7. Internal BOOT Resistor #### 8.3.11 Internal LDO, VCC Output, and VLDOIN Input The TPSM63603E has an internal LDO to power internal circuitry. The VCC pin is the output of the internal LDO. This pin must not be used to power external circuitry. Connect a high-quality, 1-µF capacitor from this pin to AGND, close to the device pins. Do not load the VCC pin or short it to ground. The VLDOIN pin is an optional input to the internal LDO. Connect an optional high quality 0.1-µF to 1-µF capacitor from this pin to ground for improved noise immunity. The LDO generates the VCC voltage from one of the two inputs: $V_{IN}$ or the VLDOIN input. When VLDOIN is tied to ground or below 3.1 V, the LDO is powered from $V_{IN}$ . When VLDOIN is tied to a voltage higher than 3.1 V, the LDO input is powered from VLDOIN. VLDOIN voltage must be lower than both $V_{IN}$ and 12.5 V. The VLDOIN input is designed to reduce the LDO power loss. The LDO power loss is: $$P_{LDO-LOSS} = I_{LDO} \times (V_{IN} LDO - V_{VCC})$$ (7) The higher the difference between the input and output voltages of the LDO, the more loss occurs to supply the same LDO output current. The VLDOIN input provides an option to supply the LDO with a lower voltage than $V_{IN}$ , to reduce the difference of the input and output voltages of the LDO, and reduce power loss. For example, if the LDO current were 10 mA at a certain frequency with $V_{IN}$ = 24 V and $V_{OUT}$ = 5 V. The LDO loss with VLDOIN tied to ground is: $$10 \text{ mA} \times (24 \text{ V} - 3.3 \text{ V}) = 207 \text{ mW}$$ (8) The loss with VLDOIN tied to V<sub>OUT</sub> (5 V) is: $$10 \text{ mA} \times (5 \text{ V} - 3.3 \text{ V}) = 17 \text{ mW}$$ (9) The efficiency improvement is more significant at light and mid loads because the LDO loss is a higher percentage of the total loss. The improvement is more significant with higher switching frequency because the LDO current is higher at higher switching frequency. The improvement is more significant when $V_{IN} \gg V_{OUT}$ because the voltage difference is higher. 図 8-8. Efficiency Improvements with VLDOIN (V<sub>OUT</sub> = 5 V) 図 8-9. Efficiency Improvements with VLDOIN (V<sub>OUT</sub> = 12 V) #### 8.3.12 Overcurrent Protection (OCP) The TPSM63603E is protected from overcurrent conditions using cycle-by-cycle current limiting of the peak inductor current. The current is compared every switching cycle to the current limit threshold. During an overcurrent condition, the output voltage decreases. The TPSM63603E employs hiccup overcurrent protection if there is an extreme overload. In hiccup mode, the regulator is shut down and kept off for 80 ms (typical) before the TPSM63603E tries to start again. If an overcurrent or short-circuit fault condition still exists, hiccup repeats until the fault condition is removed. Hiccup mode reduces power dissipation under severe overcurrent conditions and prevents overheating and potential damage to the device. Once the fault is removed, the module automatically recovers and returns to normal operation. ## 8.3.13 Thermal Shutdown Thermal shutdown is an integrated self-protection used to limit junction temperature and prevent damage related to overheating. Thermal shutdown turns off the device when the junction temperature exceeds 168°C (typical) to prevent further power dissipation and temperature rise. Junction temperature decreases after shutdown, and the TPSM63603E attempts to restart when the junction temperature falls to 158°C (typical). #### 8.4 Device Functional Modes #### 8.4.1 Shutdown Mode The EN/SYNC pin provides ON and OFF control for the TPSM63603E. When $V_{\text{EN/SYNC}}$ is below approximately 0.4 V, the device is in shutdown mode. Both the internal LDO and the switching regulator are off. The input quiescent current in shutdown mode drops to 0.6 $\mu$ A (typical). The TPSM63603E also employs internal undervoltage protection. If the input voltage is below its UV threshold, the regulator remains off. ## 8.4.2 Standby Mode The internal LDO has a lower enable threshold than the regulator itself. When $V_{\text{EN/SYNC}}$ is above 1.1 V (maximum) and below the precision enable threshold of 1.263 V (typical), the internal LDO is on and regulating. The precision enable circuitry is turned on once the internal $V_{\text{CC}}$ is above its UVLO threshold. The switching action and voltage regulation are not enabled until $V_{\text{EN/SYNC}}$ rises above the precision enable threshold. #### 8.4.3 Active Mode The TPSM63603E is in active mode when $V_{IN}$ and $V_{EN/SYNC}$ are above their relevant thresholds and no fault conditions are present. The simplest way to enable the operation is to connect the EN/SYNC pin to $V_{IN}$ , which allows self-start—up when the applied input voltage exceeds the minimum start-up voltage. # 9 Applications and Implementation #### Note 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 9.1 Application Information The TPSM63603E only requires a few external components to convert from a wide range of supply voltages to a fixed output voltage. The following section describes the design procedure to configure the TPSM63603E power module. To expedite and streamline the design process, WEBENCH® online software is available to generate complete designs, leveraging iterative design procedures and access to comprehensive component databases. To expedite and streamline the design process for a TPSM63603E-based regulator, a comprehensive TPSM63603E quickstart calculator. As mentioned previously, the TPSM63603E also integrates several optional features to meet system design requirements, including the following: - Precision enable with hysteresis - External adjustable UVLO - Adjustable SW node slew rate - A power-good indicator The following application circuits show the TPSM63603E configuration options suitable for several application use cases. Refer to the *TPSM63603EVM User's Guide* for more detail. ## 9.2 Typical Applications The following designs show sample typical applications and design procedures to implement the TPSM63603E. ## 9.2.1 Design 1 — 3-A Synchronous Buck Regulator for Industrial Applications $\boxtimes$ 9-1 shows the schematic diagram of a 5-V, 3-A buck regulator with a switching frequency of 1 MHz. The nominal input voltage for the sample design is 24 V. A 13-k $\Omega$ R<sub>RT</sub> resistor sets the free-running switching frequency at 1 MHz. An optional SYNC input signal allows adjustment of the switching frequency for this specific application. 図 9-1. Circuit Schematic #### 9.2.1.1 Design Requirements For this design example, use the parameters listed in 表 9-1 as the input parameters and follow the design procedures in セクション 9.2.1.2. 表 9-1. Design Example Parameters | Design Parameter | Value | |---------------------|------------| | Input voltage | 24 V | | Output voltage | 5 V | | Output current | 0 A to 3 A | | Switching frequency | 1 MHz | 表 9-2 gives the selected buck module power-stage components with availability from multiple vendors. This design uses an all-ceramic output capacitor implementation. 表 9-2. List of Materials for Application Circuit 1 | Reference<br>Designator | Qty | Specification | Manufacturer <sup>(1)</sup> | Part Number | |---------------------------------------|-----|----------------------------------------------|-----------------------------|----------------------| | | | 4.7 μF, 50 V, X7R, 1210, ceramic | Taiyo Yuden | UMK325B7475KN-TR | | C <sub>IN1</sub> , C <sub>IN2</sub> | 2 | 4.7 μr, 30 V, λ/π, 1210, Ceramic | TDK | CGA6P3X7R1H475K250AB | | | | 4.7 μF, 100 V, X7S, 1206, ceramic | Murata | GRM31CC72A475KE11L | | C C | 2 | 47 μF, 10 V, X7R, 1210, ceramic | Murata | GRM32ER71A476ME15L | | C <sub>OUT1</sub> , C <sub>OUT2</sub> | | 47 μι, 10 V, Χ/Τζ, 1210, ceramic | AVX | 1210ZC476MAT2A | | C | 1 | 1 μF, 16 V, X7R, 0603, ceramic | Murata | GCM188R71C105KA64J | | C <sub>VCC</sub> | | 1 μF, 16 V, X5R, 0402, ceramic | Taiyo Yuden | EMK105BJ105KVHF | | U <sub>1</sub> | 1 | TPSM63603E 36-V, 3-A synchronous buck module | Texas Instruments | TPSM63603ERDLR | <sup>(1)</sup> See the Third-Party Products Disclaimer. More generally, the TPSM63603E module is designed to operate with a wide range of external components and system parameters. However, the integrated loop compensation is optimized for a certain range of output capacitance. ## 9.2.1.2 Detailed Design Procedure #### 9.2.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPSM63603E device with the WEBENCH® Power Designer. - Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance. - Run thermal simulations to understand board thermal performance. - Export customized schematic and layout into popular CAD formats. - Print PDF reports for the design, and share the design with colleagues. Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 9.2.1.2.2 Output Voltage Setpoint The output voltage of the TPSM63603E device is externally adjustable using a resistor divider. The recommended value of $R_{FBB}$ is 10 kΩ. The value for $R_{FBB}$ can be selected from $\frac{1}{8}$ 8-1 or calculated using $\frac{1}{8}$ 10: $$R_{FBT} \left[ k\Omega \right] = R_{FBB} \left[ k\Omega \right] \cdot \left( \frac{V_{OUT} \left[ V \right]}{1V} - 1 \right)$$ (10) For the desired output voltage of 5 V, the formula yields a value of 40.2 k $\Omega$ . Choose the closest available standard value of 40.2 k $\Omega$ for R<sub>FBT</sub>. #### 9.2.1.2.3 Switching Frequency Selection The recommended switching frequency for standard output voltages can be found in $\frac{1}{8}$ 8-1. For a 5-V output, the recommended switching frequency is 1 MHz. To set the switching frequency to 1 MHz, connect a 13.0-kΩ resistor between the RT pin and AGND. #### 9.2.1.2.4 Input Capacitor Selection The TPSM63603E requires a minimum input capacitance of $2 \times 4.7$ - $\mu$ F ceramic type. High-quality ceramic type capacitors with sufficient voltage and temperature rating are required. The voltage rating of input capacitors must be greater than the maximum input voltage. For this design, select two 4.7-µF, 50-V, 1210 case size, ceramic capacitors. #### 9.2.1.2.5 Output Capacitor Selection For a 5-V output, the TPSM63603E requires a minimum of 25 $\mu$ F of effective output capacitance for proper operation (see $\frac{1}{8}$ 8-1). High-quality ceramic type capacitors with sufficient voltage and temperature rating are required. Additional output capacitance can be added to reduce ripple voltage or for applications with transient load requirements. For this design example, select two 47- $\mu$ F, 10-V, 1210 case size, ceramic capacitors, which have a total effective capacitance of approximately 48 $\mu$ F at 5 V. ## 9.2.1.2.6 Other Connections - Short RBOOT to CBOOT for best efficiency. - Connect VLDOIN to VOUT to improve efficiency. - Place a 1-µF capacitor between the VCC pin and PGND, located near to the device. # 9.2.1.3 Application Curves Unless otherwise indicated, $V_{IN}$ = 24 V, $V_{OUT}$ = 5 V, $I_{OUT}$ = 3 A, and $f_{SW}$ = 1 MHz 図 9-8. Thermal Image, $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, $f_{SW}$ = 1 MHz, $I_{OUT}$ = 3 A 図 9-9. Thermal Image, $V_{IN}$ = 12 V, $V_{OUT}$ = 5 V, $f_{SW}$ = 1 MHz, $I_{OUT}$ = 3 A 図 9-10. Thermal Image, V<sub>IN</sub> = 24 V, V<sub>OUT</sub> = 3.3 V, f<sub>SW</sub> 図 9-11. Thermal Image, V<sub>IN</sub> = 24 V, V<sub>OUT</sub> = 5 V, f<sub>SW</sub> = 1 MHz, I<sub>OUT</sub> = 3 A # 9.2.1.4 Design 2 — Inverting Buck-Boost Regulator with a -5-V Output ☑ 9-12 shows the schematic diagram of a –5-V inverting buck-boost regulator with a switching frequency of 1 MHz. The input voltage range for the sample design is 12 V to 24 V. 図 9-12. Circuit Schematic #### 9.2.1.4.1 Design Requirements For this design example, use the parameters listed in 表 9-3 as the input parameters and follow the design procedures in セクション 9.2.1.4.2. | A o o. Besign Example I didilicters | | | | | | | |-------------------------------------|------------|--|--|--|--|--| | Design Parameter | Value | | | | | | | Input voltage | 12 to 24 V | | | | | | | Output voltage | –5 V | | | | | | | Output current | 0 A to 2 A | | | | | | | Switching frequency | 1 MHz | | | | | | 表 9-3. Design Example Parameters 表 9-4 gives the selected module power-stage components with availability from multiple vendors. This design uses an all-ceramic output capacitor implementation. | Reference<br>Designator | Qty | Specification | Manufacturer <sup>(1)</sup> | Part Number | |--------------------------------------------------------|-----|----------------------------------------------|-----------------------------|----------------------| | | | 4.7 μF, 50 V, X7R, 1210, ceramic | Taiyo Yuden | UMK325B7475KN-TR | | C <sub>IN1</sub> , C <sub>IN2</sub> , C <sub>IN3</sub> | 3 | 4.7 μr, 30 V, λ/π, 1210, Ceramic | TDK | CGA6P3X7R1H475K250AB | | | | 4.7 μF, 50 V, X7S, 1206, ceramic | Murata | GCM31CC71H475KA03K | | C C | 2 | 47 μF, 10 V, X7R, 1210, ceramic | Murata | GRM32ER71A476ME15L | | C <sub>OUT1</sub> , C <sub>OUT2</sub> | | | AVX | 1210ZC476MAT2A | | C <sub>VCC</sub> | 1 | 1 μF, 16 V, X7R, 0603, ceramic | Murata | GCM188R71C105KA64J | | U <sub>1</sub> | 1 | TPSM63603E 36-V, 3-A synchronous buck module | Texas Instruments | TPSM63603ERDLR | More generally, the TPSM63603E module is designed to operate with a wide range of external components and system parameters. However, the integrated loop compensation is optimized for a certain range of output capacitance. #### 9.2.1.4.2 Detailed Design Procedure ## 9.2.1.4.2.1 Output Voltage Setpoint The output voltage of the TPSM63603E device is externally adjustable using a resistor divider. The recommended value of $R_{EBB}$ is 10 kΩ. Calculate the value for $R_{EBT}$ using $\pm$ 11. $$R_{FBT} \left[ k\Omega \right] = R_{FBB} \left[ k\Omega \right] \cdot \left( \frac{V_{OUT} \left[ V \right]}{1V} - 1 \right)$$ (11) For the desired output voltage of –5 V, enter the absolute value of 5 V for $V_{OUT}$ in $\pm$ 11. The formula yields a value of 40.2 kΩ. Choose the closest available standard value of 40.2 kΩ for $R_{FBT}$ . ## 9.2.1.4.2.2 IBB Maximum Output Current The achievable output current with an IBB topology using the TPSM63603E is: $$I_{OUT(max)} = I_{LDC(max)} \times (1 - D) \tag{12}$$ #### where - I<sub>LDC(max)</sub> = 3 A is the rated current of the module. - D = |V<sub>OUT</sub>| / (V<sub>IN</sub> + |V<sub>OUT</sub>|) is the module duty cycle. Therefore, in the case of $V_{IN}$ = 12 V and $V_{OUT}$ = -5 V, the maximum output current is 2.1 A. #### 9.2.1.4.2.3 Switching Frequency Selection To set the switching frequency to 1 MHz, connect a 13.0-k $\Omega$ resistor between the RT pin and AGND pins of the module based on $\pm$ 5. #### 9.2.1.4.2.4 Input Capacitor Selection The TPSM63603E requires a minimum input capacitance of $2 \times 4.7$ - $\mu$ F ceramic type between the VIN pins and PGND pins as close as possible to the module. High-quality ceramic type capacitors with sufficient voltage and temperature rating are required. In an inverting buck-boost configuration, the maximum voltage between VIN and PGND pin of the module is equal to $V_{IN}$ + $|V_{OUT}|$ . For this design, two 4.7-µF, 50-V, 1210 case size, ceramic capacitors are selected. # 9.2.1.4.2.5 Output Capacitor Selection The TPSM63603E requires a minimum of 25 $\mu$ F of effective output capacitance for proper operation. High-quality ceramic type capacitors with sufficient voltage and temperature rating are required. Additional output capacitance can be added to reduce ripple voltage or for applications with transient load requirements. For this design example, two 47- $\mu$ F, 10-V, 1210 case size, ceramic capacitors are used, which have a total effective capacitance of approximately 48 $\mu$ F at 5 V. # 9.2.1.4.2.6 Other Connections Short RBOOT to CBOOT and connect VLDOIN to VOUT for the best efficiency. Place a 1-µF capacitor between the VCC pin and PGND, located near to the device. The right-half-plane zero of an IBB topology is at its lowest frequency at minimum input voltage. However, it does not appear at low frequency for a –5-V output and has minimal effect on the loop response for this application. #### 9.2.1.4.2.7 EMI The TPSM63603E is compliant with EN55011 radiated emissions. $\boxtimes$ 9-13, $\boxtimes$ 9-14, and $\boxtimes$ 9-15 show typical examples of radiated emission plots for the TPSM63603, which is in the same family of parts. The graphs include the plots of the antenna in the horizontal and vertical positions. #### 9.2.1.4.2.7.1 EMI Plots EMI plots were measured using the standard TPSM63603EVM. 図 9-13. Radiated Emissions, 24-V Input, 5-V Output, 3-A Load 図 9-14. Radiated Emissions, 24-V Input, 5-V Output, 3-A Load, Spread Spectrum 図 9-15. Radiated Emissions, 24-V Input, 3.3-V Output, 3-A Load # 10 Power Supply Recommendations The TPSM63603E buck module is designed to operate over a wide input voltage range of 3 V to 36 V. The characteristics of the input supply must be compatible with the *Absolute Maximum Ratings* and *Recommended Operating Conditions* in this data sheet. In addition, the input supply must be capable of delivering the required input current to the loaded regulator circuit. Estimate the average input current with 式 13. $$I_{IN} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta}$$ (13) where η is efficiency. If the module is connected to an input supply through long wires or PCB traces with a large impedance, take special care to achieve stable performance. The parasitic inductance and resistance of the input cables can have an adverse affect on module operation. More specifically, the parasitic inductance in combination with the low-ESR ceramic input capacitors form an underdamped resonant circuit, possibly resulting in instability, voltage transients, or both, each time the input supply is cycled ON and OFF. The parasitic resistance causes the input voltage to dip during a load transient. If the module is operating close to the minimum input voltage, this dip can cause false UVLO triggering and a system reset. The best way to solve such issues is to reduce the distance from the input supply to the module and use an electrolytic input capacitor in parallel with the ceramics. The moderate ESR of the electrolytic capacitor helps damp the input resonant circuit and reduce any overshoot or undershoot at the input. A capacitance in the range of 47 $\mu$ F to 100 $\mu$ F is usually sufficient to provide input parallel damping and helps hold the input voltage steady during large load transients. A typical ESR of 0.1 $\Omega$ to 0.4 $\Omega$ provides enough damping for most input circuit configurations. 11 Layout The performance of any switching power supply depends as much upon the layout of the PCB as the component selection. Use the following guidelines to design a PCB with the best power conversion performance, optimal thermal performance, and minimal generation of unwanted EMI. # 11.1 Layout Guidelines To achieve optimal electrical and thermal performance, an optimized PCB layout is required. ☑ 11-1 and ☑ 11-2 show a typical PCB layout. Some considerations for an optimized layout are: - Use large copper areas for power planes (VIN, VOUT, and PGND) to minimize conduction loss and thermal stress. - Place ceramic input and output capacitors close to the device pins to minimize high-frequency noise. - · Locate additional output capacitors between the ceramic capacitors and the load. - · Connect AGND to PGND at a single point. - Place R<sub>FBT</sub> and R<sub>FBB</sub> as close as possible to the FB pin. - Use multiple vias to connect the power planes to internal layers. # 11.2 Layout Example 図 11-1. Typical Top-Layer Layout 図 11-2. Typical Top Layer #### 11.2.1 Package Specifications 表 11-1. Package Specifications Table | gen in a domage epochications rabic | | | | | | | |-------------------------------------|-----------------------------------------------------------------------|------|------|--|--|--| | | Value | Unit | | | | | | Weight | | 123 | mg | | | | | Flammability | Meets UL 94 V-0 | | | | | | | MTBF calculated reliability | Per Bellcore TR-332, 50% stress, T <sub>A</sub> = 40°C, ground benign | 84 | MHrs | | | | # 12 Device and Documentation Support # 12.1 Device Support # 12.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ## 12.1.2 Development Support With an input operating voltage from 3 V to 36 V and rated output current from 2 A to 6 A, the TPSM63602, TPSM63603, TPSM63604, and TPSM63606 family of synchronous buck power modules specified in 表 12-1 provides flexibility, scalability and optimized solution size for a range of applications. These modules enable DC/DC solutions with high density, low EMI and increased flexibility. Available EMI mitigation features include pseudo-random spread spectrum (PRSS), RBOOT-configured switch-node slew rate control, and integrated input bypass capacitors. All modules are rated for an ambient temperature up to 105°C. 表 12-1. Synchronous Buck DC/DC Power Module Family | DC/DC Module | Rated I <sub>OUT</sub> | Package | Dimensions | Features | EMI Mitigation | |--------------|------------------------|------------|-----------------------|---------------------------------|--------------------------------| | TPSM63602 | 2 A | B0QFN (30) | 4.0 × 6.0 × 1.8 mm | | PRSS, RBOOT, integrated | | TPSM63603 | 3 A | B0QFN (30) | 4.0 ^ 0.0 ^ 1.0 11111 | RT adjustable f <sub>SW</sub> , | input and BOOT capacitors | | TPSM63604 | 4 A | | | external synchronization | PRSS, RBOOT, integrated | | TPSM63606 | 6 A | B3QFN (20) | 5.0 × 5.5 × 4.0 mm | | input, VCC and BOOT capacitors | For development support, see the following: - TPSM63603E Quickstart Calculator - TPSM63603E Simulation Models - TPSM63603 and TPSM63603S EVM User's Guide - TPSM63603 Altium Layout Design Files - For TI's reference design library, visit the TI Reference Design library. - For TI's WEBENCH Design Environment, visit the WEBENCH® Design Center. - To design a low-EMI power supply, review TI's comprehensive EMI Training Series. - To design an inverting buck-boost (IBB) regulator, visit DC/DC inverting buck-boost modules. - TI Reference Designs: - Multiple Output Power Solution For Kintex 7 Application - Arria V Power Reference Design - Altera Cyclone V SoC Power Supply Reference Design - Space-optimized DC/DC Inverting Power Module Reference Design With Minimal BOM Count - 3- To 11.5-V<sub>IN</sub>, -5-V<sub>OUT</sub>, 1.5-A Inverting Power Module Reference Design For Small, Low-noise Systems - Technical Articles: - Powering Medical Imaging Applications With DC/DC Buck Converters - How To Create A Programmable Output Inverting Buck-boost Regulator - To view a related device of this product, see the LM61460 36-V, 6-A synchronous buck converter. ## 12.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPSM63603E device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage $(V_{IN})$ , output voltage $(V_{OUT})$ , and output current $(I_{OUT})$ requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance. - Run thermal simulations to understand board thermal performance. - Export customized schematic and layout into popular CAD formats. - Print PDF reports for the design, and share the design with colleagues. Get more information about WEBENCH tools at www.ti.com/WEBENCH. ## **12.2 Documentation Support** #### 12.2.1 Related Documentation For related documentation, see the following: - Texas Instruments, Innovative DC/DC Power Modules selection guide - Texas Instruments, Enabling Small, Cool and Quiet Power Modules with Enhanced HotRod™ QFN Package Technology white paper - Texas Instruments, Benefits and Trade-offs of Various Power-Module Package Options white paper - Texas Instruments, Simplify Low EMI Design with Power Modules white paper - Texas Instruments, Power Modules for Lab Instrumentation white paper - Texas Instruments, An Engineer's Guide To EMI In DC/DC Regulators e-book - Texas Instruments, Soldering Considerations for Power Modules application report - Texas Instruments, Practical Thermal Design With DC/DC Power Modules application report - Texas Instruments, Using New Thermal Metrics application report - Texas Instruments, AN-2020 Thermal Design By Insight, Not Hindsight application report - Texas Instruments, Using the TPSM53602, TPSM53603, and TPSM53604 for Negative Output Inverting Buck-Boost Applications application report # 12.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. # 12.4 サポート・リソース TI E2E™ サポート・ フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.5 Trademarks HotRod<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. WEBENCH<sup>®</sup> is a registered trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 12.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 12.7 Glossary This glossary lists and explains terms, acronyms, and definitions. JAJSN59 – APRIL 2022 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 9-Feb-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|------------------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPSM63603EXTRDHR | ACTIVE | B0QFN | RDH | 30 | 3000 | RoHS Exempt<br>& Green | NIPDAU | Level-3-260C-168 HR | -55 to 125 | 63603E | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PLASTIC QUAD FLATPACK - NO LEAD ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) <sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated