**TUSB542** # TUSB542 USB Type-C™ 5Gbps リドライバ 2:1 マルチプレクサ ## 1 特長 - USB Type-C™ ポート用に USB 3.1 Gen-1 5Gbps Super Speed (SS) の 2:1 マルチプレクサを実現 - USB Type-C ケーブルとコネクタの仕様をサポート - 超低消費電力アーキテクチャ: - アクティブ:100mA U2/U3:1.3mA - 接続なし:300µA - 最大 9dB のイコライゼーション、ディエンファシス、最 大 6dB の出力スイングを選択可能 - 終端内蔵 - RX 検出機能 - パワー マネージメント用の信号監視 - ホスト側やデバイス側の要件なし USB-C DFP、 UFP、DRP の各ポートをサポート - 単一電源電圧:1.8V ± 10% - -40℃~85℃の産業用温度範囲 ## 2 アプリケーション - USB 3.1 Gen 1 SS アプリケーション: - 電話 - タブレット、ファブレットおよびノートブック PC - ドッキング・ステーション ## 3 概要 TUSB542 は、USB-C とも呼ばれるデュアル チャネル USB 3.1 Gen1 (5Gbps)で、USB Type-C コネクタを備えたシステムをサ ポートするリドライバです。このデバイスには、シグナルコ ンディショニングに加えて、USB Type-C フリップ可能コネ クタの USB SS 信号を切り替える機能があります。 TUSB542 は、外部の構成チャネル ロジック コントローラ により SEL ピンで制御でき、信号を適切に多重化できま す。 TUSB542 はレシーバのイコライゼーションとトランスミッタ ディエンファシスを内蔵し、送信および受信の両方のデー タ パスで信号の整合性を維持します。レシーバのイコライ ゼーションには複数のゲイン設定があり、挿入損失やシン ボル間干渉によるチャネルの劣化を克服できます。ダウン ストリーム伝送ラインの損失を補償するため、出力ドライバ はディエンファシス構成をサポートしています。さらに、自 動的な LFPS ディエンファシス制御により、完全な準拠が 可能になります。 TUSB542 は超低電力アーキテクチャにより 1.8V 電源で 動作し、低消費電力を実現します。リドライバは低消費電 カモードをサポートしているため、アイドル時の消費電力 をさらに減らすことができます。 USB Type-C リドライバは、小型の超薄型パッケージで供 給されているため、多くのポータブル アプリケーションに 最適です。 ### パッケージ情報 | 品暗 | 番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | |---------|----|----------------------|--------------------------| | TUSB542 | | RWQ (X2QFN, 18) | 2.4mm×2mm | - 詳細については、セクション 10 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 概略回路図 サンプル・アプリケーション Processor (USB Devic ## **Table of Contents** | 1 | 特長 | 1 | |---|-------------------------------------------------------|----| | 2 | アプリケーション | 1 | | | 概要 | | | 4 | Pin Configuration and Functions | 3 | | | Specifications | | | | 5.1 Absolute Maximum Ratings | | | | 5.2 ESD Ratings | 4 | | | 5.3 Recommended Operating Conditions | | | | 5.4 Thermal Information | | | | 5.5 Electrical Characteristics, Power Supply Currents | 5 | | | 5.6 Electrical Characteristics, DC | 5 | | | 5.7 Electrical Characteristics, Dynamic | 6 | | | 5.8 Electrical Characteristics, AC | 6 | | | 5.9 Timing Requirements | 7 | | | 5.10 Switching Characteristics | 7 | | | 5.11 Typical Characteristics | 8 | | 6 | Detailed Description | | | | 6.1 Overview | 11 | | | 6.2 Functional Block Diagram | 12 | | 6.3 Feature Description | I O | |---------------------------------------------------|-----| | 6.4 Device Functional Modes | 13 | | 7 Application and Implementation | 14 | | 7.1 Application Information | 14 | | 7.2 Typical Applications, USB Type-C Port SS MUX | 14 | | 7.3 Typical Application: Switching USB SS Host or | | | Device Ports | 18 | | 7.4 Power Supply Recommendations | 19 | | 7.5 Layout | 19 | | 8 Device and Documentation Support | | | 8.1ドキュメントの更新通知を受け取る方法 | | | 8.2 サポート・リソース | 21 | | 8.3 Trademarks | | | 8.4 静電気放電に関する注意事項 | 21 | | 8.5 用語集 | 21 | | 9 Revision History | | | 10 Mechanical, Packaging, and Orderable | | | Information | 22 | | | | # **4 Pin Configuration and Functions** 図 4-1. RWQ Package, 18-Pin X2QFN (Top View) 表 4-1. Pin Functions | PI | N | | PERCENTION | | | | |-----------|-----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | TYPE | DESCRIPTION | | | | | VDD18 | 5 | Р | 1.8V Power Supply | | | | | GND | PAD | G | Reference Ground Thermal Pad. Must connect to GND on the board. | | | | | SEL | 16 | Input | 2:1 SS MUX control. See Table 1 for signal path settings.210kΩ internal pullup resistor. H: AP SS signals are connected to Type-C position 1 signals. L: AP SS signals are connected to Type-C position 2 signals | | | | | CNFG_A1 | 1 | Tri-level Input | Tri-level configuration input pin A1 (for Ch 1): sets channel 1 (AP to redriver) EQ, DE and OS configurations. Pin has integrated pull-up and pull-down resistors of $105k\Omega$ . Refer to $\frac{1}{2}$ for configuration settings. | | | | | CNFG_B1 | 4 | Tri-level Input | Tri-level configuration input pin B1 (for Ch 1): sets channel 1 (AP to redriver) EQ, DE and OS configurations. Pin has integrated pull-up and pull-down resistors of $105k\Omega$ . Refer to $\frac{1}{2}$ for configuration settings. | | | | | CNFG_A2 | 13 | Tri-level Input | Tri-level configuration input pin A2 (for Ch 2): sets channel 2 (redriver to device) EQ, DE and OS configurations. Pin has integrated pull-up and pull-down resistors of 10 5k $\Omega$ . Refer to $\frac{1}{8}$ 6-2 for configuration settings. | | | | | CNFG_B2 | 10 | Tri-level Input | Tri-level configuration input pin B2 (for Ch 2): sets channel 2 (redriver to device) EQ, DE and OS configurations. Pin has integrated pull-up and pull-down resistors of $105k\Omega$ . Refer to $\frac{1}{8}$ 6-2 for configuration settings. | | | | | RX_AP+ | 18 | Diff output | Differential output to Application Processor (AP), 5 Gbps SS positive signal | | | | | RX_AP- | 17 | Diff output | Differential output to AP, 5Gbps SS negative signal | | | | | TX_AP+ | 15 | Diff input | Differential input from AP, 5Gbps SS positive signal | | | | | TX_AP- | 14 | Diff input | Differential input from AP, 5Gbps SS negative signal | | | | | Rx_Con_1+ | 2 | Diff input | Differential input from Type-C Connector, Position 1, SS positive signal | | | | | Rx_Con_1- | 3 | Diff input | Differential input from Type-C Connector, Position 1, SS negative signal | | | | | Tx_Con_1+ | 6 | Diff output | Differential output to Type-C Connector, Position 1, SS positive signal | | | | | Tx_Con_1- | 7 | Diff output | Differential output to Type-C Connector, Position 1, SS negative signal | | | | | Rx_Con_2- | 8 | Diff input | Differential input from Type-C Connector, Position 2, SS negative signal | | | | | Rx_Con_2+ | 9 | Diff input | Differential input from Type-C Connector, Position 2, SS positive signal | | | | | Tx_Con_2+ | 12 | Diff output | Differential output to Type-C Connector, Position 2, SS positive signal | | | | | Tx_Con_2- | 11 | Diff output | Differential output to Type-C Connector, Position 2, SS negative signal | | | | 3 Product Folder Links: TUSB542 ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-----------------------------------------------|------------------|------|-----|------| | Supply voltage range, V <sub>CC</sub> | | -0.3 | 2.3 | V | | Valtage range at any input or cutout terminal | Differential I/O | -0.3 | 1.5 | V | | Voltage range at any input or output terminal | CMOS Inputs | -0.3 | 2.3 | V | | Junction temperature, T <sub>J</sub> | | -40 | 105 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------------------|--------------------------------------------|------|-----|------|------| | V <sub>CC</sub> | Main power supply | 1.62 | 1.8 | 1.98 | V | | T <sub>A</sub> | Operating free-air temperature | -40 | | 85 | °C | | C <sub>(AC)</sub> | AC coupling capacitor required for TX pins | 75 | | 200 | nF | | V <sub>(PSN)</sub> | AC coupling capacitor required for TX pins | | | 100 | mV | | t <sub>(VCC_RAMP)</sub> | V <sub>CC</sub> supply ramp requirement | 0.2 | | 40 | ms | | R <sub>(pullup-down)</sub> | Pull-up/down resistor to control CNF pins | | | 2.2 | kΩ | #### 5.4 Thermal Information | | | TUSB542 | | |-----------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | X2QFN (RWQ) | UNIT | | | | 18 PINS | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 83.4 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 52 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 49.1 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.6 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 49.1 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a | °C/W | (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: *TUSB542* Copyright © 2024 Texas Instruments Incorporated ## 5.5 Electrical Characteristics, Power Supply Currents over operating free-air temperature range (unless otherwise noted) | | PARAMETER | MIN | TYP | MAX | UNIT | |------------|----------------------------------------------------------------------------------------------|-----|-----|-----|------| | ICC(ACTIVE | Average active current; link in U0 with SuperSpeed data transmission; OS = 0.9V; DE = 0dB $$ | | 100 | 130 | mA | | ICC(U2/U3) | Average current in U2/U3 | | 1.3 | | mA | | ICC(NC) | Average current with no connection No SuperSpeed device is connected to TXP/TXN | | 0.3 | | mA | ## 5.6 Electrical Characteristics, DC over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------|---------------------|------------------------|------| | TRI-STA | TE CMOS INPUTS (CNFG_A1, CNFG | _B1, CNFG_A2 and CNFG_B2) | | | | | | V <sub>IH</sub> | High-level input voltage | | V <sub>CC</sub> x 0.75 | | | V | | V <sub>IM</sub> | Mid-level input voltage | | | V <sub>CC</sub> / 2 | | V | | V <sub>IL</sub> | Mid-level input voltage | | | , | √ <sub>CC</sub> x 0.25 | V | | V <sub>F</sub> | Floating voltage | V <sub>IN</sub> = High impedance | | V <sub>CC</sub> / 2 | | V | | R <sub>(PU)</sub> | Internal pull-up resistance | | | 105 | | kΩ | | R <sub>(PD)</sub> | Internal pull-down resistance | | | 105 | | kΩ | | I <sub>IH</sub> | High-level input current | V <sub>IN</sub> = 1.98V | | | 26 | μA | | I <sub>IL</sub> | Low-level input current | V <sub>IN</sub> = GND | -26 | | | μΑ | | I <sub>lkg</sub> | External leakage current (from application board + Application Processor pin high impedance) tolerance | V <sub>IN</sub> = GND or V <sub>IN</sub> = 1.98V | -1 | | 1 | μΑ | | CMOS II | NPUT – SEL | | | | | | | V <sub>IH</sub> | High-level input voltage | | V <sub>CC</sub> x 0.7 | | | V | | V <sub>IL</sub> | Mid-level input voltage | | | | V <sub>CC</sub> x 0.3 | V | | I <sub>IH</sub> | High-level input current | V <sub>IN</sub> = 1.98V | | | 5 | μA | | I <sub>IL</sub> | Low-level input current | V <sub>IN</sub> = GND | -16 | | | μΑ | Product Folder Links: TUSB542 資料に関するフィードバック(ご意見やお問い合わせ)を送信 5 ## 5.7 Electrical Characteristics, Dynamic over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----|-----|-----------------------------------------------------------------|------| | Differential Receiver | | | | | | | | V <sub>(RX-DC-CM)</sub> | RX DC common mode voltage | | 0 | | 2 | V | | R <sub>(RX-CM-DC)</sub> | Receiver DC common mode impedance | Measured at connector. Present when SuperSpeed USB device detected on TX pins. | 18 | | 30 | Ω | | R <sub>(RX-DIFF-DC)</sub> | Receiver DC differential impedance | Measured at connector. Present when SuperSpeed USB device detected on TX pins. | 72 | | 120 | Ω | | Z <sub>(RX-HIGH-IMP-DC-POS)</sub> | DC input CM input impedance when termination is disabled. | Measured at connector. Present when no SuperSpeed USB device detected on TX pins or while V <sub>CC</sub> is ramping. | 25 | | | kΩ | | V <sub>(RX-LFPS-DET-DIFF-P-P)</sub> | LFPS Detect threshold. Below min is noise. | Measured at connector. Below min is squelched. | 0.1 | | 0.3 | V | | V <sub>(RX-CM-AC-P)</sub> | Peak RX AC common mode voltage | Measured at package pin. | | | 150 | mV | | C <sub>(RX-PARASITIC)</sub> | Rx Input capacitance for return loss | At package pin to AC GND. | | | 1.1 | pF | | Differential Transmitte | er | | | | | | | ., | Differential peak-to-peak TX voltage | OS Low, 0dB DE | | 0.9 | | V | | V <sub>(TX-DIFF-PP)</sub> | swing | OS High, 0dB DE | | 1.1 | | V | | V <sub>(TX-DIFF-PP-LFPS)</sub> | LFPS differential voltage swing | OS Low, High | 0.8 | | 1.2 | V | | | | Low | | 0 | | dB | | V <sub>(TX-DE- RATIO)</sub> | Transmitter de-emphasis | Mid | | 3.5 | 30 120 0.3 150 1.1 9 1 1.2 0 5 6 0.6 2 10 10 0.2 60 30 120 1.25 | dB | | | | High | | 6 | | dB | | V <sub>(TX-RCV-DETECT)</sub> | The amount of voltage change allowed during Receiver Detection. | | | | 0.6 | V | | V <sub>(TX-DC-CM)</sub> | TX DC common mode voltage | The instantaneous allowed DC common-<br>mode voltage at connector side of AC<br>coupling capacitor. | 0 | | 2 | V | | V <sub>(TX-IDLE-DIFF-AC-PP)</sub> | AC Electrical Idle differential peak-to-<br>peak output voltage | At package pin. | 0 | | 10 | mV | | V <sub>(TX-IDLE-DIFF_DC)</sub> | DC Electrical Idle differential output voltage | At package pin. After low pass filter to remove AC component. | 0 | | 10 | nV | | V <sub>(TX-CM-DC-ACTIVE-IDLE-DELTA)</sub> | Absolute DC common mode voltage between U1 and U0. | At package pin. | | | 0.2 | V | | I <sub>(TX-SHORT)</sub> | TX short-circuit current limit | | | | 60 | mA | | R <sub>(TX-DC)</sub> | TX DC common mode impedance | At package pins | 18 | | 30 | Ω | | R <sub>(TX-DIFF-DC)</sub> | TX DC differential impedance | | 72 | | 120 | Ω | | C <sub>(TX-PARASTIC)</sub> | TX input capacitance for return loss | At package pins to AC GND | | | 1.25 | pF | | T <sub>(jitter)</sub> | Total Residual Jitter (peak to peak) | | | 12 | | ps | ## 5.8 Electrical Characteristics, AC over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------|--------------------------------------------------------|----------------------|-----|-----|-----|------| | Xtalk | Differential Cross talk between TX and RX Signal Pairs | at 2.5 GHz, TX to RX | | -45 | | dB | Product Folder Links: TUSB542 ## 5.9 Timing Requirements | | | | MIN | NOM | MAX | UNIT | |----------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------|-----|-----|-----|------| | t <sub>IDLEEntry</sub> | Delay from U0 to electrical idle. | See ⊠ 5-2 | | 6 | | ns | | t <sub>IDLEExit_U1</sub> | U1 exit time: break in electrical idle to the transmission of LFPS | See ⊠ 5-2 | | 6 | | ns | | t <sub>IDLEExit_U2U3</sub> | U2/U3 exit time: break in electrical idle to transmission of LFPS | From the time when the far end terminations detected for both ports | | 1 | | μs | | t <sub>IDLEExit_DISC</sub> | U2/U3 exit time: break in electrical idle to transmission of LFPS | From the time when the far end terminations detected for both ports | | 2 | | μs | | t <sub>DIFF-DLY</sub> | Differential propagation delay. | See ⊠ 5-1 | | 225 | | ps | | t <sub>PWRUPACTIVE</sub> | Time when V <sub>CC</sub> reach 80% to device active | | | 30 | ms | | ## **5.10 Switching Characteristics** over operating free-air temperature range (unless otherwise noted) | | y ni o o ami tomponatano namgo (amios | | | | | | |---------------------------|-------------------------------------------|----------------------------------------------------|-----|-----|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | t <sub>TX-RISE-FALL</sub> | Transmitter rise/fall time (see Figure 3) | 20% to 80% of differential output. At device pins. | | 80 | | ps | | t <sub>RF-MISMATCH</sub> | Transmitter rise/fall mismatch | 20% to 80% of differential output. At device pins | | | 2.3 | ps | 図 5-1. Propagation Delay Timing 図 5-2. Electrical Idle Mode Exit and Entry Delay Timing 図 5-3. Output Rise and Fall Times Product Folder Links: TUSB542 ## **5.11 Typical Characteristics** ## 5.11.1 1-Inch Pre Channel 図 5-4. Input Signal: 1-Inch Input Trace 図 5-5. Output Signal: 12-Inches Output Trace A. 図 5-6. Output Signal: 16-Inches Output Trace Product Folder Links: TUSB542 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ### 5.11.2 24-Inch Pre Channel 図 5-7. Input Signal: 24-Inch Input Trace 図 5-8. Output Signal: 12-Inches Output Trace 図 5-9. Output Signal: 24-Inches Output Trace ### 5.11.3 32-Inch Pre Channel 図 5-10. Input Signal: 32-Inch Input Trace 図 5-11. Output Signal: 12-Inches Output Trace 図 5-12. Output Signal: 24-Inches Output Trace 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SLLSER3 ## **6 Detailed Description** ### 6.1 Overview TUSB542 is an active re-driver for USB 3.1 Gen1 applications; it supports Type-C applications, as well as switching between two Hosts and one device (or vice versa). The device is a dual channel USB 3.1 Gen1 (5Gbps) re-driver supporting systems with USB Type-C connectors. The TUSB542 can be controlled through the SEL, and is best controlled using an external Configuration Channel Logic or Power Delivery Controller to properly mux the signals in Type-C applications. When 5Gbps Super Speed USB signals travel across a PCB or cable, signal integrity degrades due to loss and inter-symbol interference. The TUSB542 recovers incoming data by applying equalization that compensates for channel loss, and drives out signals with a high differential voltage. This extends the possible channel length, and enables systems to pass USB 3.1 compliance. The TUSB542 advanced state machine makes it transparent to hosts and devices. After power up, the TUSB542 periodically performs receiver detection on the TX pair. If it detects a SS USB receiver, the RX termination is enabled, and the TUSB542 is ready to re-drive. The TUSB542 operates over the industrial temperature range of $-40^{\circ}\text{C}$ to 85°C in the 2 mm x 2.4 mm X2QFN package. The device ultra-low power architecture operates at a 1.8V power supply. The automatic LFPS DeEmphasis control further enables the system to be USB 3.0 compliant. An advanced state machine inside the device monitors the USB SS traffic to perform enhanced power management to operate in no-connect, U2, U3 and active modes. The USB Type-C connector is designed to allow insertion either upside-up or downside-up. The TUSB542 supports this feature by routing the AP signals to one of two output channels. The SEL input control defines the way that the AP side signals is routed on the re-driver device side. 表 6-1 lists the active MUX configurations based on the SEL input. | | - 1 | | | | |-----|----------|--------------------|----------|--------------------| | SEL | Tx_Con_1 | Rx_Con_1 | Tx_Con_2 | Rx_Con_2 | | Н | TX_AP | RX_AP | GND | GND <sup>(1)</sup> | | L | GND | GND <sup>(1)</sup> | TX_AP | RX_AP | 表 6-1. USB SS MUX Control #### (1) Terminated through 50 K (minimum) resistors The TUSB542 has flexible configurations to optimize the device using GPIO control pins. ☑ 6-1 shows a typical signal chain for mobile applications. Channel 1 is between Application Processor (AP) and TUSB542, Channel 2 is between the TUSB542 redriver and the downstream device. The CNFG\_A1 and CNFG\_B1 pins provide signal integrity configuration settings for channel 1, while CNFG\_A2 and CNFG\_B2 pins control the operation of Channel 2 as listed in 表 6-2. 図 6-1. Typical Channels The receiver (RX) of the device provides the flexibility of 0, 3, 6 and 9dB of equalization, while the transmitter (TX) provides the options of 0, 3.5 or 6dB de-emphasis. The transmitter also supports output swing settings of 900 mV and 1.1V. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 11 ## 表 6-2. Device Signal Conditioning Configuration Settings for TUSB542 | Ch1 (AP- | -Redriver) | DE_AP (dB) | OS_AP (V) | EQ_AP (dB) | Ch2 (Redr | iver-Conn) | DE_Conn (dB) | OS_Conn (V) | EQ_Conn (dB) | | |----------|------------|------------|-----------|------------|-----------|------------|---------------|--------------|---------------|--| | CNFG_A1 | CNFG_B1 | DE_AF (ub) | US_AF (V) | EQ_AP (db) | CNFG_A2 | CNFG_B2 | DE_Colli (ub) | OS_COIII (V) | EQ_COIII (GB) | | | | Low | 3.5 1.1 3 | | Low | 6 | 1.1 | 0 | | | | | Low | Float | 3.5 | 0.9 | 3 | Low | Float | 3.5 | 1.1 | 0 | | | | High | 0 | 1.1 | 3 | | High | 3.5 | 0.9 | 0 | | | | Low | 0 | 0.9 | 3 | | Low | 6 | 0.9 | 0 | | | Float | Float | 3.5 | 1.1 | 0 | Float | Float | 3.5 | 1.1 | 6 | | | | High | .35 | 0.9 | 0 | | High | 3.5 | 0.9 | 6 | | | | Low | 0 | 1.1 | 0 | | Low | 6 | 1.1 | 6 | | | High | Float | 0 | 0.9 | 0 | High | Float | 6 | 0.9 | 6 | | | | High | 6 | 1.1 | 6 | | High | 6 | 1.1 | 9 | | ## 6.2 Functional Block Diagram ### **6.3 Feature Description** ### 6.3.1 Receiver Equalization The purpose of receiver equalization is to compensate for channel insertion loss and inter-symbol interference in the system before the input of the TUSB542 receiver. The receiver overcomes these losses by providing gain to the high frequency components of the signals with respect to the low frequency components. The proper gain setting should be selected to match the channel insertion loss before the receiver input of the TUSB542. ### 6.3.2 De-Emphasis Control and Output Swing The output differential drivers of the TUSB542 provide selectable de-emphasis and output swing to achieve USB3.1 compliance, these options are configurable by means of 3-state control pins, and its available settings are listed on the $\frac{1}{2}$ 6-2. The level of de-emphasis required in the system depends on the channel length after the output of the re-driver. $\frac{1}{2}$ 6-2 shows transmit bits with de-emphasis. 図 6-2. Transmitter Differential Voltage in Presence of De-Emphasis #### 6.3.3 Automatic LFPS Detection The TUSB542 features an intelligent low frequency periodic signaling (LFPS) controller. The controller senses the low frequency signals and automatically disables the driver de-emphasis, for full USB3.1 compliance. ### 6.3.4 Automatic Power Management The TUSB542 deploys RX detect, LFPS signal detection and signal monitoring to implement an automatic power management scheme to provide active, U2/U3 and disconnect modes. The automatic power management is driven by an advanced state machine, which is implemented to manage the device such that the re-driver operates smoothly in the links. #### 6.4 Device Functional Modes #### 6.4.1 Disconnect Mode The Disconnect mode is the lowest power state of the TUSB542. In this state, the TUSB542 periodically checks for far-end receiver termination on both TX. Upon detection of the far-end receiver's termination on both ports, the TUSB542 will transition to U0 mode. ### 6.4.2 U Modes #### 6.4.2.1 U0 Mode The U0 mode is the highest power state of the TUSB542. Anytime super-speed traffic is being received, the TUSB542 remains in this mode. #### 6.4.2.2 U2/U3 Mode Next to the disconnect mode, the U2/U3 mode is next lowest power state. While in this mode, the TUSB542 periodically performs far-end receiver detection. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 13 ## 7 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 7.1 Application Information TUSB542 is a USB 3.1 G1 5Gbps super speed 1:2 or 2:1 redriver de-multiplexer/multiplexer for RX and TX differential pairs. The device is host/device side agnostic and can be used for host or device switching. ## 7.2 Typical Applications, USB Type-C Port SS MUX TUSB542 is optimized for USB Type-C port. The device provide multiplexing to select appropriate super speed RX and TX signal pairs resulting from Type-C plug orientation flipping. A companion USB PD or CC controller provides the MUX selection. The device can be used part of UFP, DFP or DRP Type-C port. $\boxtimes$ 7-1 shows typical Type-C applications. 図 7-1. USB Type-C Host (Device) Application 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TUSB542 ### 7.2.1 Design Requirements For this design example, use the parameters provided in *Design Parameters*. The configured value depends on the physical channel (PCB layout) Equalization 0, 3, 6, 9dB (5Gbps) The configured value depends on the physical channel (PCB layout) de-emphasis 0, -3.5, -6dB The configured value depends on the physical channel (PCB layout) Differential impedance 72 - 120 $\Omega$ . | 表 7-1. | Design | Param | eters | |--------|--------|-------|-------| |--------|--------|-------|-------| | PARAMETER | VALUE | COMMENT | |-------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD18 | 1.8V | | | AC Coupling Capacitors for SS signals | 100 nF | 75-200 nF range allowed. TUSB542 biases both input and output common mode voltage, hence ac-coupling caps as required on both sides. Note: TX pairs need to be biased at the connector. | | Pull-up/down resistor to control CNF pins | 4.7kΩ | | | Input voltage range | 100 mV to 1200 mV | | | Output voltage range | 900 mV to 1100 mV | | ### 7.2.2 Detailed Design Procedure 図 7-2 shows an example implementation of an USB Type-C DRP port using TUSB542. Texas Instruments TUSB322 is shown here as channel configuration (CC) controller. Note: connections for CNFG pins of TUSB542 is an example only. The connection of the CNFG pins is application dependent; refer to 表 6-2, where the user can find the available settings. It is recommended to run an overall system signal integrity analysis, to estimate the channel loss and configure the re-driver. It is also recommended to have pull-up and pull-down option on the configuration pins for debug and testing purposes. The signal integrity analysis must determine the following: - · Equalization (EQ) setting - · De-emphasis (DE) setting - Output swing amplitude (OS) setting The equalization must be set based on the insertion loss in the pre-channel (channel before the TUSB542 device). The input voltage to the device is able to have a large range because of the receiver sensitivity and the available EQ settings. The de-emphasis setting must be set based on the length and characteristics of the post channel (channel after the TUSB542 device). English Data Sheet: SLLSER3 図 7-2. USB-C DRP Implementation Using TUSB542 and TUSB322/TUSB321 Copyright © 2024 Texas Instruments Incorporated ## 7.2.3 Application Curves ☑ 7-3. Measurement Setup 図 7-4. Input Signal: 12 Inch Input Trace (Eye Diagram at the Re-driver input) 図 7-5. Output Signal: 12 Inch Output Trace (Eye Diagram at the DCAX) 図 7-6. Input Signal: 24 Inch Input Trace (Eye Diagram at the Re-driver input) 図 7-7. Output Signal: 24 Inch Output Trace (Eye Diagram at the DCAX) ## 7.3 Typical Application: Switching USB SS Host or Device Ports TUSB542, being USB SS mux/demux, can be used for host or device switching. ☑ 7-8 illustrates how the device can be used: Copyright © 2016, Texas Instruments Incorporated 図 7-8. Muxing Two Host (Device) Port ### 7.3.1 Design Requirements For this design example, use the design parameters shown in *Design Parameters*. The configured value depends on the physical channel (PCB layout) Equalization 0, 3, 6, 9dB (5Gbps) The configured value depends on the physical channel (PCB layout) de-emphasis 0, -3.5, -6dB The configured value depends on the physical channel (PCB layout) Differential impedance 72 - 120 $\Omega$ | PARAMETER | VALUE | COMMENT | |-------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD18 | 1.8V | | | AC Coupling Capacitors for SS signals | 100 nF | 75-200 nF range allowed. TUSB542 biases both input and output common mode voltage, hence ac-coupling caps as required on both sides. Note: TX pairs need to be biased at the connector. | | Pull-up/down resistor to control CNF pins | 4.7kΩ | | | Input voltage range | 100 mV to 1200 mV | | | Output voltage range | 900 mV to 1100 mV | | 表 7-2. Design Parameters ### 7.3.2 Detailed Design Procedure 図 7-2 shows an example implementation of an USB Type-C DRP port using TUSB542. Texas Instruments TUSB322 is shown here as channel configuration (CC) controller. Note: connections for CNFG pins of TUSB542 is an example only. The connection of the CNFG pins is application dependent; refer to the 表 6-2, where the user can find the available settings. It is recommended to run an overall system signal integrity analysis, to estimate the channel loss and configure the re-driver. It is also recommended to have pull-up and pull-down option on the configuration pins for debug and testing purposes. The signal integrity analysis must determine the following: - · Equalization (EQ) setting - · De-emphasis (DE) setting - Output swing amplitude (OS) setting 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated The equalization must be set based on the insertion loss in the pre-channel (channel before the TUSB542 device). The input voltage to the device is able to have a large range because of the receiver sensitivity and the available EQ settings. The de-emphasis setting must be set based on the length and characteristics of the post channel (channel after the TUSB542 device). The output swing setting can also be configured based on the amplitude needed to pass the compliance test. This setting is also based on the length of interconnect or cable the TUSB542 is driving. Refer to the $\frac{1}{2}$ for a detailed description on how to configure the CONFIG\_A1/A2 and CONFIG\_B1/A2 terminals, to achieve the desired EQ, OS, and DE settings. ### 7.3.3 Application Curves For this design example, use the application curves shown in セクション 7.2.3. ### 7.4 Power Supply Recommendations TUSB542 has internal power on reset circuit to provide clean reset for state machine provided supply ramp and level recommendations are met. ### 7.5 Layout ### 7.5.1 Layout Guidelines - RXP/N and TXP/N pairs should be routed with controlled 90-Ω differential impedance (±15%). - Keep away from other high speed signals. - · Intra-pair routing should be kept to within 2 mils. - Length matching should be near the location of mismatch. - Each pair should be separated at least by 3 times the signal trace width. - The use of bends in differential traces should be kept to a minimum. When bends are used, the number of left and right bends should be as equal as possible and the angle of the bend should be ≥ 135 degrees. This will minimize any length mismatch causes by the bends and therefore minimize the impact bends have on EMI. - Route all differential pairs on the same of layer. - The number of VIAS should be kept to a minimum. It is recommended to keep the VIAS count to 2 or less. - Keep traces on layers adjacent to ground plane. - · Do not route differential pairs over any plane split. - Adding test points will cause impedance discontinuity, and therefore; negatively impacts signal performance. If test points are used, they should be placed in series and symmetrically. They must not be placed in a manner that causes a stub on the differential pair. Product Folder Links: TUSB542 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 19 ## 7.5.2 Layout Example 図 7-9. Example Layout ## **8 Device and Documentation Support** ## 8.1 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 8.2 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 ### 8.3 Trademarks Type-C<sup>™</sup> is a trademark of USB Implementers Forum, Inc.. テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 8.4 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 8.5 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 9 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | <u>c</u> . | Changes from Revision E (April 2017) to Revision F (December 2023) Changed Junction temperature MIN value to –40 from -65 in the Absolute Maximum Ratings table Changed Junction temperature MAX value to 105 from 150 in the Absolute Maximum Ratings table Changed Storage temperature MAX value to 150 from 105 in the Absolute Maximum Ratings table | 4 | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | C | hanges from Revision D (March 2017) to Revision E (April 2017) | Page | | • | 「特長」を以下のように変更:「イコライゼーション、ディエンファシス、出力スイングを選択可能」から「最大 9dB のイゼーション、ディエンファシス、最大 6dB の出力スイングを選択可能」「特長」の自動 LFPS ディエンファシス制御による USB 3.1 準拠「特長」を以下のように変更:「USB DFP、UFP、DRP ポートをサポート可能」から「USB-C DFP、UFP、DRP ポサポート」アプリケーションを以下のように変更:「USB Type-C SS アプリケーション」から「USB 3.1 Gen 1 SS アプリケーションを以下のように変更: | 1<br>1<br>ートを<br>1 | | • | 「概略回路図」を変更<br>Changed the first five paragraphs of the <i>Overview</i> section | 1<br>11<br>14<br>USB | Product Folder Links: TUSB542 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 21 | | Switching USB SS Host or Device Ports | 18 | |----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | CI | hanges from Revision C (August 2016) to Revision D (March 2017) | Page | | • | Added a MIN value of –65 to the Storage temperature in the <i>Absolute Maximum Ratings</i> table | 4 | | CI | hanges from Revision B (January 2016) to Revision C (August 2016) | Page | | • | Changed Pin 15 To: TX_AP+ and Pin 14 To: TX_AP- in the RWQ Package image | 3 | | CI | hanges from Revision A (January 2016) to Revision B (January 2016) | Page | | • | Changed the RX_AP+ (pin 18) and RX_AP- (pin 17) I/O Type and Description to Diff output | 3 | | • | Changed the TX_AP+ (pin 15) and RX_AP- (pin 14) I/O Type and Description to Diff input | 3 | | | | | | CI | hanges from Revision * (December 2015) to Revision A (January 2016) | Page | | CI | hanges from Revision * (December 2015) to Revision A (January 2016)<br>「概略回路図」の TX_AP ピンと RX_AP ピンを変更 | | | _ | 「概略回路図」の TX_AP ピンと RX_AP ピンを変更 | 1 | | • | 「概略回路図」の TX_AP ピンと RX_AP ピンを変更 | 1 | | • | 「概略回路図」の TX_AP ピンと RX_AP ピンを変更 | 1 | | • | 「概略回路図」の TX_AP ピンと RX_AP ピンを変更<br>Changed the RX_AP+, RX_AP- and TX_AP+, TX_PA- pins in the RWQ Package image<br>Changed pin RX_AP+ number From: 15 To: 18<br>Changed pin RX_AP- number From: 14 To: 17<br>Changed pin TX_AP+ number From: 18 To: 15 | | | | 「概略回路図」の TX_AP ピンと RX_AP ピンを変更<br>Changed the RX_AP+, RX_AP- and TX_AP+, TX_PA- pins in the RWQ Package image<br>Changed pin RX_AP+ number From: 15 To: 18<br>Changed pin RX_AP- number From: 14 To: 17<br>Changed pin TX_AP+ number From: 18 To: 15<br>Changed pin TX_AP- number From: 17 To: 14 | | | | 「概略回路図」の TX_AP ピンと RX_AP ピンを変更<br>Changed the RX_AP+, RX_AP- and TX_AP+, TX_PA- pins in the RWQ Package image<br>Changed pin RX_AP+ number From: 15 To: 18<br>Changed pin RX_AP- number From: 14 To: 17<br>Changed pin TX_AP+ number From: 18 To: 15 | | | • | 「概略回路図」の TX_AP ピンと RX_AP ピンを変更<br>Changed the RX_AP+, RX_AP- and TX_AP+, TX_PA- pins in the RWQ Package image<br>Changed pin RX_AP+ number From: 15 To: 18<br>Changed pin RX_AP- number From: 14 To: 17<br>Changed pin TX_AP+ number From: 18 To: 15<br>Changed pin TX_AP- number From: 17 To: 14 | | | • | 「概略回路図」の TX_AP ピンと RX_AP ピンを変更<br>Changed the RX_AP+, RX_AP- and TX_AP+, TX_PA- pins in the RWQ Package image<br>Changed pin RX_AP+ number From: 15 To: 18<br>Changed pin RX_AP- number From: 14 To: 17<br>Changed pin TX_AP+ number From: 18 To: 15<br>Changed pin TX_AP- number From: 17 To: 14 | 1<br>3<br>3<br>3<br>11 | ## 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 世) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TUSB542* www.ti.com 28-Apr-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | TUSB542RWQR | ACTIVE | X2QFN | RWQ | 18 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 54 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 28-Apr-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TUSB542RWQR | X2QFN | RWQ | 18 | 3000 | 179.0 | 8.4 | 2.25 | 2.65 | 0.53 | 4.0 | 8.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 28-Apr-2023 ### \*All dimensions are nominal | Ì | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|-------------|--------------|-----------------|------|------|-------------|------------|-------------| | ı | TUSB542RWQR | X2QFN | RWQ | 18 | 3000 | 213.0 | 191.0 | 35.0 | PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated