UCC33420 JAJSTW3C - JANUARY 2024 - REVISED MARCH 2024 # UCC33420 超小型、1.5W、5.0V、3kV<sub>RMS</sub> 絶縁、Industrial DC/DC モジュール ## 1 特長 - 1.5W の最大出力電力 - 4.5V~5.5V の入力電圧動作範囲 - 安定化出力電圧として 5.0V、5.5V を選択可能 - 5.0V:300mA の負荷電流を供給可能 - 堅牢な絶縁バリア: - 絶縁定格:3kV<sub>RMS</sub> - サージ耐性:6.5kVpk - 動作電圧:1188V<sub>PK</sub> - 200V/nS の同相過渡耐性 - トランス技術を内蔵した電力密度の高い絶縁型 DC-DC モジュール - 適応型スペクトラム拡散変調 (SSM) - CISPR32 Class B の放射規格に準拠 - 強磁界耐性 - 過負荷および短絡保護 - サーマル シャットダウン - 小さい突入電流 (ソフトスタート) - フォルト通知メカニズムを備えたイネーブル ピン - 安全関連の認証計画: - DIN EN IEC 60747-17 (VDE 0884-17) に準拠し た Basic 絶縁耐圧 - UL 1577 に準拠した絶縁耐圧:3kV<sub>RMS</sub> (1 分間) - IEC 62368-1 および IEC 60601-1 最終機器規格 準拠の UL 認証 - GB4943.1-2022 による CQC 認証 - 拡張温度範囲:-40℃~125℃ - VSON-12 (4.00mm × 5.00mm) パッケージ ## 2 アプリケーション - ファクトリ オートメーション PLC モジュール - EV (電気自動車) 充電インフラ - 電圧/電流センサ用の絶縁型電源 - デジタル・アイソレータ向けの絶縁型バイアス電源 - RS-485、RS-422、CAN 向けの絶縁型バイアス電 ## 3 概要 UCC33420 は、トランス技術を内蔵し、1.5W の絶縁出力 電力を供給するように設計された、産業用 DC/DC パワー モジュールです。4.5V~5.5Vの入力電圧動作範囲に対 応し、5.0V の安定化出力電圧を供給し、5.5V のヘッドル ームを選択可能です。 UCC33420 は、3kV<sub>RMS</sub> の絶縁定格を達成する独自のト ランス アーキテクチャを採用すると同時に、低 EMI と優れ た負荷レギュレーションを備えています。 UCC33420 には、フォルト通知メカニズム付きのイネーブ ルピン、短絡保護、サーマルシャットダウンなど、システム の堅牢性を向上させる保護機能が内蔵されています。 UCC33420 は、高さ 1.00mm、沿面距離および空間距離 > 4.2mm の小型低プロファイル ソリューション VSON (4.00mm × 5.00mm) パッケージで供給されます。 #### 製品情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | |----------|-----------------|-----------------| | UCC33420 | VSON-FCRLF (12) | 4.00mm × 5.00mm | 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 ## **Table of Contents** | <b>1</b> 特長 1 | 6.4 Device Functional Modes | 15 | |---------------------------------------|---------------------------------------------|----| | <b>2</b> アプリケーション1 | 6.5 Pre-Production Samples Operating Limits | 15 | | 3 概要1 | 7 Application and Implementation | 16 | | 4 Pin Configuration and Functions3 | 7.1 Application Information | 16 | | 5 Specifications4 | 7.2 Typical Application | 16 | | 5.1 Absolute Maximum Ratings4 | 7.3 Power Supply Recommendations | 17 | | 5.2 ESD Ratings4 | 7.4 Layout | 17 | | 5.3 Recommended Operating Conditions5 | 8 Device and Documentation Support | 19 | | 5.4 Thermal Information5 | 8.1 Device Support | 19 | | 5.5 Insulation Specifications6 | 8.2 Documentation Support | 19 | | 5.6 Safety-Related Certifications7 | 8.3ドキュメントの更新通知を受け取る方法 | 19 | | 5.7 External BOM Components7 | 8.4 サポート・リソース | 19 | | 5.8 Electrical Characteristics8 | 8.5 Trademarks | 19 | | 6 Detailed Description10 | 8.6 静電気放電に関する注意事項 | 19 | | 6.1 Overview10 | 8.7 用語集 | | | 6.2 Functional Block Diagram10 | 9 Revision History | | | 6.3 Feature Description11 | 10 Mechanical and Packaging Information | | | | | | ## **4 Pin Configuration and Functions** 図 4-1. VSON-FCRLF12-pin Package (Top View) 表 4-1. Pin Functions | PIN NAME NO. | | TYPE (1) | DESCRIPTION | | | |--------------|----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | ITPE | DESCRIPTION | | | | EN/FLT | 1 | I/O | Multi-function Enable input pin and fault output pin. Connect to microcontroller through an 18kΩ or greater pull-up resistor. Enable input pin: Forcing EN low disables the device. Pull high to enable normal device functionality. Fault output pin: This pin is pulled low for 200μs to alert that power converter is shutdown due to fault condition | | | | VINP | 2 | Р | Primary side input supply voltage pin. 2.2nF ( $C_{IN1}$ ) and 22 $\mu$ F ( $C_{IN2}$ ) ceramic bypass capacitors placed close to device pins are required between VINP and GNDP pins | | | | | 3 | | | | | | GNDP | 4 | G | Power ground return connection for VINP. | | | | GNDF | 5 | G | Fower ground return connection for viter. | | | | | 6 | | | | | | SEL | 7 | I | VCC selection pin. VCC setpoint is 5.0V when SEL is connected to VCC, and 5.5V when SEL is shorted to GNDS | | | | vcc | 8 | Р | Isolated supply output voltage pin. 2.2nF (C <sub>OUT1</sub> ) and 22µF (C <sub>OUT2</sub> ) ceramic bypass capacitors placed close to device pins are required between VCC and GNDS pins | | | | | 9 | | | | | | GNDS | 10 | G | Power ground return connection for VCC. | | | | GUNDO | 11 | G | rower ground return confiection for voc. | | | | | 12 | | | | | <sup>(1)</sup> P = Power, G = Ground, I = Input, O = Output ## **5 Specifications** ## **5.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | PIN | MIN | TYP MAX | UNIT | |------------------------------------------------------------------------------|------|---------|------| | VINP to GNDP <sup>(3)</sup> | -0.3 | 6 | V | | EN/FLT to GNDP | -0.3 | 6 | V | | VCC to GNDS (3) | -0.3 | 6 | V | | SEL to GNDS (3) | -0.3 | 6 | V | | Total VCC output power at T <sub>A</sub> =25°C, P <sub>OUT_VCC_MAX</sub> (2) | | 1.65 | W | | Operating junction temperature range, $T_{J}$ | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) See the VCC Load Recommended Operating Area section for maximum rated values across temperature and VINP conditions for different VCC output voltage settings. - (3) Less than 1ms. Extended time at this voltage can affect lifetime reliability. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|----------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/<br>ESDAJEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | | Charged-device model (CDM), per JEDEC specification JESD2222-C101 <sup>(2)</sup> | ±500 | V | Product Folder Links: UCC33420 - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - 2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 4 ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | PIN | | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|------| | V <sub>VINP</sub> | Primary-side input voltage to GNDP | 4.5 | | 5.5 | V | | V <sub>EN/FLT</sub> | EN/FLT pin voltage to GNDP | 0 | | 5.5 | V | | V <sub>VCC</sub> | Secondary-side Isolated output voltage to GNDS | 0 | | 5.7 | V | | V <sub>SEL</sub> | SEL pin input voltage to GNDS | 0 | | 5.7 | V | | P <sub>VCC</sub> | VCC output power at VINP=5.0V±10%, VCC = 5.0V, T <sub>A</sub> =25°C - 85°C (1) | | 1.5 | | W | | P <sub>VCC</sub> | VCC output power at VINP=5.0V±10%, VCC = 5.0V, T <sub>A</sub> =105°C (1) | | 1 | | W | | P <sub>VCC</sub> | VCC output power at VINP=5.0V±10%, VCC = 5.0V, T <sub>A</sub> =125°C (1) | | 0.4 | | W | | Static<br>CMTI | Static Common mode transient immunity rating (dV/dt rate across the isolation barrier) | | | 200 | V/ns | | Dynamic<br>CMTI | Dynamic Common mode transient immunity rating (dV/dt rate across the isolation barrier) | | | 200 | V/ns | | T <sub>A</sub> | Ambient temperature | -40 | | 125 | °C | | TJ | Junction temperature | -40 | | 150 | °C | <sup>(1)</sup> See the VCC Load Recommended Operating Area section for maximum rated values across temperature and VINP conditions for different VCC output voltage settings. #### **5.4 Thermal Information** | | THERMAL METRIC <sup>(1)</sup> | VSON-FCRLF<br>12 PINS | UNIT | |-----------------------|------------------------------------------------|-----------------------|------| | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 59.7 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 7.35 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 25.6 | °C/W | | $\Psi_{JA}$ | Junction-to-ambient characterization parameter | 59.6 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 9.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 29.2 | °C/W | <sup>(1)</sup> The thermal resistances (R) are based on JEDEC board, and the characterization parameters (Ψ) are based on the EVM described in the Layout section. For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. English Data Sheet: SLUSFK1 ### 5.5 Insulation Specifications | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |-------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------| | CLR | External clearance (1) | Shortest terminal-to-terminal distance through air | > 4.2 | mm | | CPG | External creepage (1) | Shortest terminal-to-terminal distance across the package surface | > 4.2 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | > 50 | μm | | СТІ | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | > 600 | V | | | Material group | According to IEC 60664-1 | I | | | | | Rated mains voltage ≤ 300V <sub>RMS</sub> | I-IV | | | | Overvoltage category | Rated mains voltage ≤ 600V <sub>RMS</sub> | I-IV | | | | | Rated mains voltage ≤ 1000V <sub>RMS</sub> | 1-111 | | | DIN EN II | EC60747-17 (VDE 0884-17) <sup>(2)</sup> | | 1 | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 1188 | $V_{PK}$ | | V <sub>IOWM</sub> | Maximum working isolation voltage | package surface hrough the insulation Minimum internal gap (internal clearance) ive tracking index DIN EN 60112 (VDE 0303-11); IEC 60112 According to IEC 60664-1 Rated mains voltage $\leq 300V_{RMS}$ Rated mains voltage $\leq 1000V_{RMS}$ Rated mains voltage $\leq 1000V_{RMS}$ Rated mains voltage $\leq 1000V_{RMS}$ Rated mains voltage $\leq 1000V_{RMS}$ Rated mains voltage $\leq 1000V_{RMS}$ VDE 0884-17) (2) repetitive peak isolation voltage AC voltage (bipolar) AC voltage (sine wave) Time dependent dielectric breakdown (TDDB) test DC voltage transient isolation voltage $\frac{V_{TEST} = V_{IOTM}, t = 60s \text{ (qualification)}}{V_{TEST} = 1.2 \times V_{IOTM}, t = 1s (100\%) \text{ production}}$ oltage (3) Tested in air, 1.2/50µs waveform per IEC 62368-1 Surge isolation voltage (4) Tested in oil (qualification test), 1.2/50µs waveform per IEC 62368-1. Method a: After I/O safet subgroup 2/3, Vini = $V_{IOTM}$ , tini = 60s; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10s$ Method a: After environmental tests subgroup 1, Vini = $V_{IOTM}$ , tini = 60s; $V_{pd(m)} = 1.3 \times V_{IORM}$ , $t_m = 10s$ Method b1: At routine test (100% production) and preconditioning (type test), Vini = 1.2 \times V_{IOTM}, tini = 1s; $V_{pd(m)} = 1.5 \times V_{IORM}$ , $t_m = 1s$ Pacitance, input to output (6) V <sub>IO</sub> = 500V, $T_A = 25^{\circ}$ C | 840 | V <sub>RMS</sub> | | | | DC voltage | electric 840<br>1188<br>4243<br>tion 5091<br>2368-1 5000<br>6500 | $V_{DC}$ | | . / | Navinovno transienti estation valtana | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60s (qualification) | 4243 | $V_{PK}$ | | $V_{IOTM}$ | Maximum transient isolation voltage | V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> , t = 1s (100%) production | 5091 | $V_{PK}$ | | V <sub>IMP</sub> | Impulse Voltage (3) | Tested in air, 1.2/50µs waveform per IEC 62368-1 | 5000 | V <sub>PK</sub> | | V <sub>IOSM</sub> | Maximum surge isolation voltage (4) | | 6500 | $V_{PK}$ | | | | | ≤ 5 | рС | | q <sub>pd</sub> | Apparent charge <sup>(5)</sup> | Vini = $V_{IOTM}$ , tini = 60s; $V_{pd(m)}$ = 1.3 × $V_{IORM}$ , $t_m$ = | ≤ 5 | pC | | | | preconditioning (type test), Vini = 1.2 x V <sub>IOTM</sub> , tini | ≤ 5 | рС | | C <sub>IO</sub> | Barrier capacitance, input to output (6) | V <sub>IO</sub> = 0.4 sin (2πft), f = 1MHz | < 3 | pF | | | | V <sub>IO</sub> = 500V, T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | Ω | | | Isolation resistance, input to output (6) | V <sub>IO</sub> = 500V, 100°C ≤ T <sub>A</sub> ≤ 125°C | > 10 <sup>11</sup> | Ω | | | | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C | > 10 <sup>9</sup> | Ω | | | Pollution degree | | 2 | | | | Climatic category | | 40/125/21 | | | UL 1577 | | | | | | V <sub>ISO</sub> | Withstand isolation voltage | Withstand isolation voltage V <sub>TEST</sub> = V <sub>ISO</sub> , t = 60s (qualification) V <sub>TEST</sub> = 1.2 × V <sub>ISO</sub> , t=1s (100% production) | 3000 | V <sub>RMS</sub> | - (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed-circuit board are used to help increase these specifications. - (2) This coupler is suitable for *safe electrical insulation* only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - (3) Testing is carried out in air to determine the surge immunity of the package. - (4) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier - 5) Apparent charge is electrical discharge caused by a partial discharge (pd). - (6) All pins on each side of the barrier tied together creating a two-terminal device 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 5.6 Safety-Related Certifications | VDE | UL | UL | UL | CQC | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | Plan to certify according to DIN EN IEC 60747-17 (VDE 0884-17) | Plan to certify under UL<br>1577 Component<br>Recognition program | Plan to certify according to IEC 62368-1 | Plan to certify according to IEC 60601-1 | Plan to certify according to GB4943.1-2022 | | Basic insulation Maximum transient isolation voltage, 4242V <sub>PK</sub> ; Maximum repetitive peak isolation voltage, 1187V <sub>PK</sub> ; Maximum surge isolation voltage, 6500V <sub>PK</sub> | Single protection,<br>3000V <sub>RMS</sub> | Basic insulation per UL<br>62368-1- 14 and IEC<br>62368-1 2nd Ed., 840V <sub>RMS</sub><br>maximum working voltage<br>(pollution degree 2, material<br>group I) | Basic insulation per UL 60601-<br>1:14 and IEC 60601-1<br>d.3+A1,AAMI ES 60601-<br>1:2005/(R)2012 and A1:2012,<br>C1:2009/(R)2012 CSA C22.2<br>No. 60601-1:2014 IEC<br>60601-1:2012, 250V <sub>RMS</sub><br>maximum working voltage, 1<br>MOPP (Means of patient<br>protection) | Basic insulation , Altitude ≤ 5000m,<br>Tropical Climate, 588V <sub>RMS</sub><br>maxiumum working voltage | | Certificate number: (planned) | Certificate number: (planned) | File number: (planned) | Certificate number: (planned) | Certificate number: (planned) | ## **5.7 External BOM Components** Over recommended conditions | | COMPONENT | NOTES | MIN | TYP | MAX | UNIT | |-------------------|---------------------------------|-------|-----|-----|-----|------| | C <sub>IN1</sub> | VINP first decoupling capacitor | | | 2.2 | | nF | | C <sub>IN2</sub> | VINP second decouling capacitor | | 10 | 22 | | μF | | C <sub>OUT1</sub> | VCC first decoupling capacitor | | | 2.2 | | nF | | C <sub>OUT2</sub> | VCC second decoupling capacitor | | 10 | 22 | | μF | English Data Sheet: SLUSFK1 ## **5.8 Electrical Characteristics** Over operating temperature range ( $T_J$ = $-40^{\circ}$ C to 150°C), VINP = 5.0V, $C_{IN1}$ = $C_{OUT1}$ = 2.2nF, $C_{IN2}$ = $C_{OUT2}$ = 10 $\mu$ F, SEL connected to VCC, EN/FLT = 5.0V unless otherwise noted. All typical values at VINP=5.0V, $T_A$ = 25°C. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------|------|------|-----|------| | INPUT SI | UPPLY (Primary-side. All voltages with re | spect to GNDP) | | | | | | I <sub>VINP_Q</sub> | VINP quiescent current,disabled | EN/FLT=Low, VINP=5.0V, no load | | | 180 | μA | | | VIND are creating a company to a local | EN/FLT=High; VINP=4.5V-5.5V;<br>VCC=5.0V no load | | 7 | 15 | mA | | I <sub>VINP_NL</sub> | VINP operating current, no load | EN/FLT=High; VINP=4.5V-5.5V;<br>VCC=5.5V no load | | 7 | 15 | mA | | I <sub>VINP_FL</sub> | VINP operating current, full load | EN/FLT=High; VINP=5.0V; VCC=5.0V, I <sub>out</sub> =300mA, T <sub>A</sub> =25°C | | 535 | | mA | | UVLOP C | COMPARATOR (Primary-side. All voltages | with respect to GNDP) | • | | • | | | V <sub>VINP_UV</sub><br>LO_R | VINP under-voltage lockout rising threshold | | | 2.8 | 2.9 | V | | V <sub>VINP_UV</sub><br>LO_F | VINP under-voltage lockout falling threshold | | 2.6 | 2.7 | | V | | V <sub>UVLO_H</sub> | VINP under-voltage lockout hysteresis | | | 0.1 | | V | | OVLO CO | OMPARATOR (Primary-side. All voltages v | with respect to GNDP) | • | | • | | | V <sub>VINP_OV</sub><br>LO_R | VINP over-voltage lockout rising threshold | | | 5.77 | 5.9 | V | | V <sub>VINP_OV</sub><br>LO_F | VINP over-voltage lockout falling threshold | | 5.55 | 5.72 | | V | | V <sub>VINP_H</sub> | VINP over-voltage lockout hysteresis | | | 0.05 | | V | | Switchin | g Charactarestics | | • | | • | | | f <sub>Sw</sub> | DC-DC Converter switching frequency | | | 76 | | MHz | | PRIMAR | Y SIDE THERMAL SHUTDOWN | | ' | | ' | | | TSD <sub>P_R</sub> | Primary-side over-temperature shutdown rising threshold | | 150 | 165 | | °C | | TSD <sub>P_F</sub> | Primary-side over-temperature shutdown falling threshold | | 130 | | | °C | | TSD <sub>P_H</sub> | Primary-side over-temperature shutdown hysteresis | | | 20 | | °C | | EN/FLT P | PIN | | • | | | | | V <sub>EN_R</sub> | Enable voltage rising threshold | EN/FLT = 0V to 5.0V | | | 2.1 | V | | V <sub>EN_F</sub> | Enable voltage falling threshold | EN/FLT = 5.0V to 0V | 0.8 | | | V | | I <sub>EN</sub> | Enable Pin Input Current | EN/FLT = 5.0V | | | 10 | μΑ | | V <sub>FLT</sub> | EN/FLT pin voltage when faults occur | With a minimum 18kΩ (10% tolerance) resistor connected to EN/FLT pin | | | 0.5 | V | | t <sub>Fault</sub> | EN/FLT pull down interval when faults occur | EN/FLT > 0.5V , Fault occur | | 200 | | μs | Product Folder Links: UCC33420 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Over operating temperature range ( $T_J = -40^{\circ}\text{C}$ to 150°C), VINP = 5.0V, $C_{\text{IN1}} = C_{\text{OUT1}} = 2.2\text{nF}$ , $C_{\text{IN2}} = C_{\text{OUT2}} = 10\mu\text{F}$ , SEL connected to VCC, EN/FLT = 5.0V unless otherwise noted. All typical values at VINP=5.0V, $T_A = 25^{\circ}\text{C}$ . | GE (Secondary-side. All volt | ages with respect to GNDS) VINP = 5.0V; VCC = 5.0V, I <sub>out</sub> = 0 - 300mA | | | | | |-------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------| | oply regulated output voltage | | | | | | | phy regulated output voltage | JOOHIA | 4.85 | 5 | 5.15 | V | | | VINP = 5.0V; VCC = 5.5V, I <sub>out</sub> = 0 - 200mA | 5.34 | 5.5 | 5.67 | V | | oply regulated output voltage | VINP = 4.5V - 5.5V; VCC = 5.0V / 5.5V | -4% | | 4% | | | rogulation | VINP = 4.5V - 5.5V; VCC =5.0V, I <sub>out</sub> = 150mA | | 2 | | mV/V | | regulation | VINP = 4.5V - 5.5V; VCC = 5.5V, I <sub>out</sub> = 150mA | | 2 | | mV/V | | regulation | VINP = 5.0V; VCC = 5.0V, I <sub>out</sub> = 0-300mA | | 0.5% | | | | regulation | VINP = 5.0V; VCC = 5.5V, I <sub>out</sub> = 0-200mA | | 0.4% | | | | le on isolated supply output | 20MHz bandwidth, VINP = 5.0V , VCC = 5.0V, $I_{out}$ = 300mA, $T_A$ =25°C, Cout2 = 22 $\mu$ F | | 50 | 75 | mV | | VCC to P <sub>VINP</sub> | VINP = 5.0V, VCC = 5.0V, I <sub>out</sub> = 300mA,<br>T <sub>A</sub> = 25°C, Cout2 = 22µF | | 55% | | | | VCC rise time from 10% - 90% | VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA | | | 500 | μs | | | VINP = 4.5V - 5.5V, VCC = 5.5V, I <sub>out</sub> = 70 mA | | | 500 | μs | | OLTAGE PROTECTION (Seco | ndary-side. All voltages with respect to G | NDS) | - | , | | | voltage protection threshold | V <sub>UVP</sub> = VCC * 90% | | 90% | | | | voltage protection hysteresis | VCC = 5.0V | 79 | 100 | 121 | mV | | voltage protection hysteresis | VCC = 5.5V | 87 | 110 | 133 | mV | | TAGE PROTECTION (Second | dary-side. All voltages with respect to GN | DS) | | | | | oltage protection rising | VCC = 5.0V | | 5.45 | 5.5 | V | | oltage protection hysterisis | VCC = 5.0V | | 0.1 | | V | | oltage protection rising | VCC = 5.5V | | 5.9 | 5.95 | V | | oltage protection hysterisis | VCC = 5.5V | | 0.12 | | V | | HERMAL SHUTDOWN | | | | | | | | | 150 | 165 | | °C | | | | 130 | | | °C | | | | | 20 | | °C | | | OLTAGE PROTECTION (Secon voltage protection threshold evoltage protection hysteresis evoltage protection hysteresis | regulation VINP = 4.5V - 5.5V; VCC = 5.0V, I <sub>out</sub> = 150mA VINP = 4.5V - 5.5V; VCC = 5.5V, I <sub>out</sub> = 150mA VINP = 5.0V; VCC = 5.0V, I <sub>out</sub> = 0-300mA VINP = 5.0V; VCC = 5.5V, I <sub>out</sub> = 0-200mA VINP = 5.0V; VCC = 5.5V, I <sub>out</sub> = 0-200mA VINP = 5.0V, VCC = 5.5V, I <sub>out</sub> = 0-200mA VINP = 5.0V, VCC = 5.5V, I <sub>out</sub> = 0-200mA VINP = 5.0V, VCC = 5.5V, I <sub>out</sub> = 300mA, T <sub>A</sub> = 25°C, Cout2 = 22µF VINP = 5.0V, VCC = 5.0V, I <sub>out</sub> = 300mA, T <sub>A</sub> = 25°C, Cout2 = 22µF VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.5V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.5V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.5V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.5V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.5V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.5V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.0V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.5V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.5V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.5V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, VCC = 5.5V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, I <sub>out</sub> = 70 mA VINP = 4.5V - 5.5V, I <sub>out</sub> = 70 mA VIN | regulation VINP = 4.5V - 5.5V; VCC = 5.0V, I <sub>out</sub> = 150mA | VINP = 4.5V - 5.5V; VCC = 5.0V, I <sub>out</sub> = 2 150mA | VINP = 4.5V - 5.5V; VCC = 5.0V, I <sub>out</sub> = 2 2 2 2 2 2 2 2 2 2 | ## **6 Detailed Description** #### 6.1 Overview The UCC33420 device integrates a high-efficiency, low-emissions isolated DC/DC converter. Requiring minimum passive componenets to form a completely functional DC/DC power module, the device can deliver a maximum power of 1.5W across a 3kV<sub>RMS</sub> basic isolation barrier over a wide range of operating temperatures in a low profile , high power density VSON - 12-pin package. The easy-to-use feature, low profile and high power density promotes this device for size limited, cost sensitive systems with a minimum design effort replacing bulky and expensive transformer based designs. The integrated DC/DC converter uses switched mode operation and proprietary circuit techniques to reduce power losses and boost efficiency across all loading conditions. Specialized control mechanisms, clocking schemes, and the use of an on-chip transformer provide high efficiency and low radiated emissions. The VINP supply is provided to the primary power controller that switches the power stage connected to the integrated transformer. Power is transferred to the secondary side, rectified, and regulated using a fast hysteritic burst mode control scheme that monitors VCC and ensures it is kept within the hysterisis band under normal and transient loading events while maintaining efficient operation across all loading conditions. The VCC is regulated to 5.0V or 5.5V by SEL pin connection to have enough headrome for a post regulator LDO for tighter regulation or lower output ripple requirement applications . The device has an enable pin to turn the device on or off depending on the system requirement. Pulling enable pin low will reduce the quiscent current significantly if the system wants to operate in a low power conumption mode. The enable pin can also be used as a fault reporting pin, when connected to $18k\Omega$ , the pin will be pulled low for $200\mu s$ for any fault shutdown of the device. The device has a soft-start mechanism for a smooth and fast VCC ramp up with minimum input inrush current to avoid oversizing front-end power supplies powering the device's input. #### 6.2 Functional Block Diagram 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ### **6.3 Feature Description** #### 6.3.1 Enable and Disable Forcing EN/FLT pin low disables the device, which greatly reduces the VINP power consumption. Pull the EN/FLT pin high to enable normal device functionality. The EN/FLT pin has a weak internal pull-down resistor so it is not recommended to leave this pin floating in noisy systems. #### 6.3.2 Output Voltage Soft-Start and Steady-State Regulation The UCC33420 has soft-start mechanism that ensures a smooth and fast soft-start operation with minimum input inrush current. The output voltage Soft-Start diagram is shown in $\boxtimes$ 6-1. After VINP > $V_{VINP\_UVLO\_R}$ and EN/FLT is pulled high, the soft-start sequence starts with a primary duty cycle open loop control. The power stage operates with a fixed burst frequency with an incremental increasing duty cycle starting at 6.5% . The rate of change of the duty cycle is pre-programmed in the part to reduce the input inrush current while building the output voltage VCC. The primary side limits the maximum duty cycle during this phase till the secondary side VCC voltage passes a certain threshold before releasing this duty cycle limit. This limit will ensure minimum input current in case the device starts on a short circuit and the VCC is not building up. Once the VCC reaches the regulation range, the duty cycle is no longer determined from the primary side controller but instead VCC hysteritic control is active to tightly regulate the output voltage within the defined hysterisis bands to reduce the output voltage ripple. The soft-start time will vary depending on the output capacitors and loading conditions. During VCC regulation state, the burst frequency will change according to the output capacitors and loading conditions. The burst frequency will be highest at higher loading conditions and lowest at light loading conditions by which light load efficiency improvments can be achieved. 図 6-1. Output Voltage Soft-Start Diagram #### 6.3.3 Protection Features The UCC33420 is equipped with full feature of protection functions including input under-voltage lockout, input over-voltage lockout, output under-voltage protection and over-temperature protection. In addition, the device has a fault reporting mechanism that can be utilized on the system level to report faulty conditions of the device that caused a shutdown. Under certain faulty conditions the device will shutdown and attempt an auto-restart after defined duration. ### 6.3.3.1 Input Under-voltage and Over-Voltage Lockout The UCC33420 can operate at input voltage range from 4.5V to 5.5V. If the VINP < $V_{VINP\_UVLO\_F}$ or VINP > $V_{VINP\_OVLO\_R}$ conditions occured, the converter will stop switching and part will shutdown. Once the VINP gets back in normal operation range , VINP > $V_{VINP\_UVLO\_R}$ or VINP < $V_{VINP\_OVLO\_F}$ . The part will resume switching immediately without waiting for the auto-restart timer. #### 6.3.3.2 Output Under-Voltage Protection The UCC33420 has under voltage protection feature to protect the part when overload condition occurs . If an overload or a short circuit occurs at VCC such that VCC < 0.9 ×VCC condition occurs, the converter will go into the duty cycle limit mode as in the soft-start operation then will shutdown after a certain deglitch time. The deglitch time is added to accommodate for any instantaneous overloading or short circuit conditions that might be removed quickly and normal operation can resume. Once the part shuts down, the part will attempt an autorestart after 160ms. If the fault condition remains, the part will shutdown again and attempt another auto-restart. ## 6.3.3.3 Output Over-Voltage Protection The UCC33420 has over voltage protection feature to protect the load against over-voltage conditions. If an over-voltage, the converter will go into the duty cycle limit mode as in the soft-start operation then will shutdown after a certain deglitch time. Once the part shuts down, the part will attempt an auto-restart after 160ms. If the fault condition remains, the part will shutdown again and attempt another auto-restart. Product Folder Links: UCC33420 資料に関するフィードバック(ご意見やお問い合わせ) を送信 #### 6.3.3.4 Over-Temperature Protection The UCC33420 integrates the primary-side, secondary-side power stages, as well as the isolation transformer. The power loss caused by the power conversion causes the module temperature higher than the ambient temperature. To ensure the safe operation of the power module, the device is equipped with over-temperature protection. Both the primary-side power stage, and the secondary-side power stage temperatures are sensed and compared with the over-temperature protection threshold. If the primary-side power stage temperature becomes higher $TSD_{P_R}$ , or the secondary-side power stage temperature becomes higher than $TSD_{S_R}$ , the module enters over-temperature protection mode. The module stops switching after a defined deglitch time, report the fault and attempt an auto-restart after 160ms. #### 6.3.3.5 Fault Reporting and Auto-Restart The UCC33420 has a fault reporting mechanism that can alert a system level MCU or monitoring circuitry of faulty onditions on the device that resulted in a shutdown. If an input over-voltage , over-temperature or output under voltage protection faults occur. The primary-side controller and fault monitoring system will enable a current source that will sink $I_{Fault}$ current for $t_{Fault}$ duration. If a resistor >18k $\Omega$ is connected between the MCU and the EN/FLT pin, the $V_{FLT}$ will be pulled low for the same $t_{Fault}$ duration whenever one of the abovementioned faults occur that resulted in a shutdown of the device as shown in $\boxtimes$ 6-2. If the fault reporting mechanism is not required on the system, the EN/FLT pin can be connected directly to the enable source voltage without the $18k\Omega$ resistor. The device has a auto-restart feature that occur after the device is shutdown only due to when output undervoltage or over-temperature faults occur. After the $t_{\text{Fault}}$ time expires, a 160ms timer will start and the part will attemp a new soft-start sequence as shown in $\boxtimes$ 6-3. If the fault has been removed, the VCC will soft-start to regulation successfully. If the fault remains , the part will shutdown again and report the fault. The device can continuously operate safely in hiccup mode as long as the fault occurs. 図 6-2. Fault Reporting Mechanism 図 6-3. Auto-restart operation #### 6.3.4 VCC Output Voltage Selection The UCC33420 can program the VCC voltage accoring to the SEL pin connection. The SEL pin voltage is monitored during soft-start sequence. The output voltage is then programmed to 5.0V with SEL = VCC or 5.5V with SEL = GNDS. Note that after this initial monitoring, the SEL pin no longer affects the VCC output level. In order to change the output mode selection, either the EN/FLT pin must be toggled or the VINP power supply must be cycled off and back on. ### 6.3.5 VCC Load Recommended Operating Area $\boxtimes$ 6-4 depicts the device VCC regulation behavior across the output load range, including when the output is overloaded. For proper device operation, ensure that the device VCC output load does not exceed the maximum output current $I_{OUT\_MAX}$ . The value for $I_{OUT\_MAX}$ over different temperature and $V_{INP}$ conditions are shown from "TBD". If the UCC33420 is loaded beyond the recommended operating area, the VCC will drop and once it goes below the VCC\_UVP threshold, the part enters a power limiting mode to avoid stressing the device till power stage stop switching and shutdown. 図 6-4. VCC Load Recommended Operating Area Description #### 6.3.6 Electromagnetic Compatibility (EMC) Considerations UCC33420 devices use spread spectrum modulation algorithm for the internal oscillator and advanced internal layout scheme to minimize radiated emissions at the system level. Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x , CISPR 32 and CISPR-25. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the device incorporates many chip-level design improvements for overall system robustness. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 202 English Data Sheet: SLUSFK1 #### **6.4 Device Functional Modes** 表 6-1 lists the supply functional modes for this device. 表 6-1. Device Functional Modes | INP | UTS | Isolated Supply Output Voltage (VCC) Setpoint | | | | |---------------------|---------------------|-----------------------------------------------|--|--|--| | EN/FLT | SEL | | | | | | HIGH | Shorted to VCC | 5.0V | | | | | HIGH | Shorted to GNDS | 5.5V | | | | | Low | x | 0V | | | | | OPEN <sup>(1)</sup> | OPEN <sup>(1)</sup> | UNSUPPORTED | | | | (1) The SEL and EN/FLT pins has an internal weak pull-down resistance to ground, but leaving this pin open is not recommended. ## 6.5 Pre-Production Samples Operating Limits UCC33420 pre-production samples have the following operating limits. Production devices will have these limitations removed. - 1. For ambient operating temperature < 0°C, the following sequence is required to allow the device reach regulation point. EN/FLT is required to be high before applying input voltage VINP to the device. This can be achieved by connecting EN/FLT pin after the $18k\Omega$ resistor directly to the VINP pin and applying VINP with slew rate > 2mSec on the device. - 2. For ambient operating temperature < 0°C, the following protection features will be disabled. Output undervoltage protection, output short circuit protection and output over-voltage protection. Fault reporting and auto-restart features due to these faults will be disabled. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 15 ## 7 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 7.1 Application Information The UCC33420 device is suitable for applications that have limited board space and desire more integration. This device is also suitable for very high voltage applications, where power transformers meeting the required isolation specifications are bulky and expensive. ## 7.2 Typical Application ☑ 7-1 shows the typical application schematic for the UCC33420 device supplying an isolated load. 図 7-1. Typical Application #### 7.2.1 Design Requirements To design using UCC33420, a few simple design considerations must be evaluated. 表 7-1 shows some recommended values for a typical application. See セクション 7.3 and セクション 7.4 sections to review other key design considerations for the UCC33420. 表 7-1. Design Parameters | PARAMETER | RECOMMENDED VALUE | |-----------------------------------------------------|------------------------| | Input supply voltage, VINP | 4.5V to 5.5V | | First Decoupling capacitance between VINP and GNDP | 2.2nF, 16V, ± 10%, X7R | | Second Decoupling capacitance between VINP and GNDP | 22μF, 16V, ± 10%, X7R | | First Decoupling capacitance between VCC and GNDS | 2.2nF, 16V, ± 10%, X7R | | Second Decoupling capacitance between VCC and GNDS | 22μF, 16V, ± 10%, X7R | | EN/FLT pin resistor for fault reporting | 18kΩ | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas #### 7.2.2 Detailed Design Procedure The UCC33420 design procedure is very simple, the device requires two decoupling capacitors connected between VINP and GNDP pins for the input supply, and two decoupling capacitors for the isolated output supply placed between VCC and GNDS pins to form a completely functional DC/DC converter. A low ESR, ESL ceramic capacitors are recommended to be connected close to the device pins. It should be noted that the effective burst frequency would be impacted by the selected VCC output capacitor ### 7.3 Power Supply Recommendations The recommended input supply voltage (VINP) for the UCC33420 is between 4.5V and 5.5V. To help ensure reliable operation, adequate decoupling capacitors must be located as close to supply pins as possible. Place local bypass capacitors between the VINP and GNDP pins at the input, and between VCC and GNDS at the isolated output supply. The input supply must have an appropriate current rating to support output load required by the end application. #### 7.4 Layout ## 7.4.1 Layout Guidelines The UCC33420 integrated isolated power solution simplifies system design and reduces board area usage. Proper PCB layout is important in order to achieve optimum performance. Here is a list of recommendations: - Place decoupling capacitors as close as possible to the device pins. For the input supply, place 0402 and 0805 ceramic capacitor between pin 2 (VINP) and pins 3, 4, 5 and 6 (GNDP). For the isolated output supply, place 0402 and 0805 ceramaic capacitora between pin 8 (VCC) and pins 9, 10, 11 and 12 (GNDS). This location is of particular importance to the input decoupling capacitor, because this capacitor supplies the transient current associated with the fast switching waveforms of the power drive circuits. - Because the device does not have a thermal pad for heat-sinking, the device dissipates heat through the respective GND pins. Ensure that enough copper (preferably a connection to the ground plane) is present on all GNDP and GNDS pins for best heat-sinking. Placing vias close to the device pins and away from the high frequency path between the ceramic capacitors and the device pins is essential for better thermal performance. - If space and layer count allow, it is also recommended to connect the VINP, GNDP, VCC and GNDS pins to internal ground or power planes through multiple vias of adequate size. Alternatively, make traces for these nets as wide as possible to minimize losses. - Pay close attention to the spacing between primary ground plane (GNDP) and secondary ground plane (GNDS) on the PCB outer layers. The effective creepage and or clearance of the system reduces if the two ground planes have a lower spacing than that of the device package. - To ensure isolation performance between the primary and secondary side, avoid placing any PCB traces or copper below the UCC33420 device on the outer copper layers. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 17 #### 7.4.2 Layout Example 図 7-2. Layout Example ## 8 Device and Documentation Support - 8.1 Device Support - 8.2 Documentation Support - 8.2.1 Related Documentation For related documentation see the following: Isolation Glossary ## 8.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 8.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 8.5 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 8.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 8.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 English Data Sheet: SLUSFK1 ## **9 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision B (February 2024) to Revision C (March 2024) | Page | | |----------------------------------------------------------------------------------|------|--| | Updated I <sub>VINP FL</sub> from 591mA to 535 mA | 4 | | | • Updated V <sub>CC</sub> L <sub>load</sub> from 0.75% and 0.5% to 0.5% and 0.4% | 4 | | | Updated EFF from 51% and 55% | 4 | | | Added pre-production samples operating limits | 15 | | | | | | | Changes from Revision A (February 2024) to Revision B (March 2024) | Page | | | • マーケティング ステータスを「選択的開示」から「NDA 制限」に更新 | 1 | | | Changes from Revision * (January 2024) to Revision A (February 2024) | Page | | | | Page | | | <ul><li>産業用を含むようにタイトルを更新。</li><li>パッケージの説明に沿面距離と空間距離の 4.2mm を追加。</li></ul> | | | ## 10 Mechanical and Packaging Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. # **RAQ0012C** ## **PACKAGE OUTLINE** ## VSON-FCRLF - 1.05 mm max height PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## **EXAMPLE BOARD LAYOUT** ## **RAQ0012C** ## VSON-FCRLF - 1.05 mm max height PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature - number SLUA271 (www.ti.com/lit/slua271). 4. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. ## **EXAMPLE STENCIL DESIGN** # **RAQ0012C** VSON-FCRLF - 1.05 mm max height NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 25-Mar-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|----------------------|---------| | PUCC33420RAQR | ACTIVE | VSON-FCRLF | RAQ | 12 | 3000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF UCC33420: ## **PACKAGE OPTION ADDENDUM** www.ti.com 25-Mar-2024 • Automotive : UCC33420-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated