参考資料 UCD3138064 ## JAJSLS2D - MARCH 2013 - REVISED APRIL 2021 # UCD3138064 64kB のプログラム・フラッシュ・メモリを搭載した絶縁電源用 の高集積デジタル・コントローラ ### 1 特長 - UCD3138 ファミリの 64kB プログラム・フラッシュのバリ - 2 つの 32kB プログラム・フラッシュ・メモリ・バンク - 1 つのバンクから実行すると同時に、別のバンクを プログラム可能 - 電源をシャットダウンせずにファームウェアを更新 する機能 - UCD3138 と比べて通信ポートを追加 (+1 SPI、+1 12C) - RGC および RJA パッケージは、UCD3138 (SLUSAP2B) とピン互換です。 セクション 6.1 - 最大3つの独立した帰還ループをデジタル制御 - PID ベースの専用ハードウェア - 2極/2零点の構成可能な非線形制御 - 最高 16MHz のエラー A/D コンバータ (EADC) - 分解能を構成可能 (最小値:1mV/LSB) - 最大 8 倍のオーバーサンプリングと適応型のトリガ 位置決め - ハードウェア・ベースの平均化 (最大 8 倍) - 実効 14 ビットの DAC - 最大8つの高分解能デジタル・パルス幅変調 (DPWM) 出力 - 250ps のパルス幅分解能 - 4ns の周波数分解能と位相分解能 - 位相シフトとデッドバンドを調整可能 - サイクル単位のデューティ・サイクル一致 - 最高 2MHz のスイッチング周波数 - トレーリング、リーディング、および三角波変調を構成 可能 - 帰還制御を構成可能 - 電圧、平均電流、ピーク電流のモード制御 - 定電流、定電力 - FM、位相シフト変調、PWM を構成可能 - 高速、自動的、円滑なモード切り替え - 周波数変調とPWM - 位相シフト変調と PWM - 高効率と軽負荷管理 - バースト・モードと理想ダイオードのエミュレーション - 同期整流器のソフト・オン/オフ - 低いデバイス・スタンバイ電力 - 1 次側の電圧検出 - ピーク電流以外のモード制御アプリケーションでの磁 束および位相電流バランス - 電流共有 - 多様なフォルト保護オプション - 7つのアナログ・コンパレータと4つのデジタル・コ ンパレータ、 - サイクル単位の電流制限 - ブランキング時間とフォルトのカウントをプログラム 可能 - 外部フォルト入力 - 複数の UCD3138 ファミリ・デバイス間の DPWM 波形 の同期 - 14 チャネル、12 ビット、267ksps の汎用 ADC、以下 の機能を内蔵 - 平均化フィルタをプログラム可能 - デュアル・サンプルおよびホールド - 内部温度センサ - 完全にプログラム可能な、高性能、31.25MHz、32 ビ ット ARM7TDMI-S プロセッサ - 64kB のプログラム・フラッシュ (2 つの 32kB バン - ECC 付きの 2kB データ・フラッシュ - 4kB のデータ RAM - 8kB のブート ROM により、ファームウェアのブート ロードが可能 - 通信ペリフェラル - 1 I<sup>2</sup>C/PMBus、1 I<sup>2</sup>C (マスタ・モードのみ) - 2 UART - 1 SPI - 入力ピンを選択可能なタイマ・キャプチャ - 内蔵ウォッチドッグ:BOD および POR - 64 ピン QFN および 40 ピン QFN パッケージ - 動作温度:-40℃~125℃ - Fusion Digital Power Studio GUI をサポート # 2 アプリケーション - 電源およびテレコム整流器 - 力率補正 - 絶縁型 DC/DC モジュール ### 3 概要 UCD3138064 はテキサス・インスツルメンツ製のデジタル電源コントローラで、単一チップのソリューションで高度な統合と性能を実現しています。UCD3138064 は、テキサス・インスツルメンツの UCD3138 デジタル電源コントローラ (セクション6) と比べて、64kB のプログラム・フラッシュ・メモリ (UCD3138 では 32kB) と、SPI や 2 番目の I<sup>2</sup>C ポートなどの追加の通信オプションがあります。64kB のプログラム・フラッシュ・メモリが 2 つの 32kB バンクとして搭載されているため、設計者はデバイスにファームウェアのデュアル・イメージ (1 つのメイン・イメージ + 1 つのバックアップ・イメージなど) を実装でき、適切なアルゴリズムを使用して、どちらのバンクからも柔軟に実行できます。また、プロセッサで新しいプログラムをロードし、その後で電力供給を中断せずにそのプログラムを実行できます。この機能により、エンド・ユーザーは停止時間なしに新しいプログラムをロードして、現場で電源に新しい機能を追加できます。 UCD3138064 は柔軟性が高いので、さまざまな電力変換アプリケーションに最適です。さらに、デバイス内部の複数のペリフェラルは、AC/DC および絶縁型 DC/DC アプリケーションの性能を向上し、IT およびネットワーク・インフラストラクチャ分野でソリューションの部品数を削減できるよう、特に最適化されています。UCD3138064 は完全にプログラム可能なソリューションで、お客様はアプリケーションを完全に制御でき、豊富な機能によりソリューションを差別化できます。同時に、アプリケーション・ファームウェア、Code Composer Studio M ソフトウェア開発環境、主要なシステム・パラメータの設定と監視ができるテキサス・インスツルメンツの Fusion Power Development GUI など、クラス最高の開発ツールが揃っているため、お客様の開発作業が簡単になります。 UCD3138064 コントローラの中核は、デジタル電源ペリフェラル (DPP) です。各 DPP には、専用のエラー A/D コンバータ (EADC)、PID ベースの 2 極 / 2 零点デジタル補償器、およびパルス幅分解能 250ps の DPWM 出力で構成される高速デジタル制御ループが実装されています。このデバイスには、12 ビット、267ksps の汎用 ADC も搭載されており、最大 15 チャネル、タイマ、割り込み制御、PMBus、I<sup>2</sup>C、SPI、UART 通信ポートを備えています。このデバイスは、リアルタイムの監視、ペリフェラルの設定、通信の管理を行う、32 ビット ARM7TDMI-S RISC マイクロコントローラをベースにしています。この ARM マイクロコントローラは、プログラム可能なフラッシュ・メモリと、オンチップ RAM および ROM を使ってプログラムを実行します。 DPP の他に、個別のパワー・マネージメント・ペリフェラルが追加されました。これにより、幅広い制御方式とトポロジをサポートして、全動作範囲にわたる高い効率、高集積による電力密度と信頼性の向上、総システム・コストの最小化、高い柔軟性を実現しています。このようなペリフェラルとして、軽負荷バースト・モード、同期整流、LLC とフェーズ・シフト・フルブリッジ・モードの切り替え、入力電圧フィード・フォワード、銅配線の電流検出、理想ダイオードのエミュレーション、定電流定電力制御、同期整流ソフト・オン / オフ、ピーク電流モード制御、磁束バランス、2 次側入力電圧センシング、高分解能の電流共有、ハードウェアで構成可能なソフト・スタート (プリバイアスあり)、および他のいくつかの機能があります。トポロジのサポートは、電圧モードおよびピーク電流モード制御のフェーズ・シフト・フル・ブリッジ、シングルおよびデュアル・フェーズ PFC、ブリッジレス PFC、ハード・スイッチのフル・ブリッジおよびハーフ・ブリッジ、LLC ハーフ・ブリッジおよびフル・ブリッジに最適化されています。 #### 製品情報 | 部品番号 <sup>(1)</sup> | パッケージ図 | パッケージ・タイプ | 本体サイズ | | | | | |---------------------|--------|---------------|-----------------|--|--|--|--| | | RGC | VQFN (64) | 9.00mm × 9.00mm | | | | | | UCD3138064 | RMH | WQFN (40) | 6.00mm × 6.00mm | | | | | | | RJA | VQFN (40) (2) | 6.00mm × 6.00mm | | | | | - (1) 詳細については、セクション 14、「メカニカル、パッケージ、および注文情報」を参照してください。 - (2) 基板レベルの信頼性 (BLR) のための温度サイクル・テスト性能向上に最適化されており、新しい 40 ピンの設計に推奨されます。 ## **4 Functional Block Diagram** ### **Table of Contents** | 1 特長 | 1 | 9.3 Feature Description | 24 | |--------------------------------------------------|-----|-----------------------------------------------|----| | 2 アプリケーション | | 9.4 Device Functional Modes | 49 | | 3 概要 | | 9.5 Memory | 57 | | 4 Functional Block Diagram | | 10 Applications and Implementation | 61 | | 5 Revision History | | 10.1 Application Information | 61 | | 6 Device Options | | 10.2 Typical Application | 62 | | 6.1 Device Comparison Table | | 11 Power Supply Recommendations | 73 | | 6.2 Product Selection Matrix | | 11.1 Introduction To Power Supply and Layout | | | 7 Pin Configuration and Functions | | Recommendations | 73 | | 7.1 Pin Diagrams | | 11.2 3.3-V Supply Pins | 73 | | 7.2 Pin Functions | | 11.3 Recommendation for V33 Ramp up Slew Rate | | | 8 Specifications | | for UCD3138 and UCD3138064 | 73 | | 8.1 Absolute Maximum Ratings (1) | | 11.4 Recommendation for RC Time Constant of | | | 8.2 Handling Ratings | | RESET Pin for UCD3138 and UCD3138064 | 74 | | 8.3 Recommended Operating Conditions | | 12 Layout | | | 8.4 Thermal Information | | 12.1 Layout Guidelines | 77 | | 8.5 Electrical Characteristics | | 12.2 Layout Example | | | 8.6 Timing Characteristics | | 13 Device and Documentation Support | | | 8.7 PMBus/SMBus/I <sup>2</sup> C Timing | | 13.1 Device Support | | | 8.8 Power On Reset (POR) / Brown Out Reset (BOR) | | 13.2 Documentation Support | | | 8.9 Typical Clock Gating Power Savings | | 13.3 Trademarks | 89 | | 8.10 Typical Characteristics | | 13.4 静電気放電に関する注意事項 | 89 | | 9 Detailed Description | | 13.5 用語集 | 89 | | 9.1 Overview | | 14 Mechanical, Packaging, and Orderable | | | 9.2 Functional Block Diagram | | Information | 90 | | 9.2 I diletional block blagram | .23 | | 00 | ## **5 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 ### Changes from Revision C (March 2017) to Revision D (April 2021) Page | • | 40 ピン RJA パッケージ・オブションを追加 (グローバル)。 同期機能の説明を変更し、 UCD3138064 だけではなく | |---|---------------------------------------------------------------------------------------------------------------| | | UCD3138 ファミリのすべてのメンバと連携して動作する旨を記述。テキサス・インスツルメンツのデータシートの標準に | | | 合わせて「デバイスの概要」セクションを 4 つのセクションに分割。 | | • | 「製品情報」表に RJA パッケージを追加。チャネル 0~13 は外部ピン用で、チャネル 14 は内部温度センサ用である | | | ため、ADC チャネル数を 14 から 15 に変更。 | | • | 新規設計ノートに RJA パッケージを追加 | | • | Added RJA to top line, deleted empty column, deleted row with External Crystal Clock Support, since only | | | UCD3138128A supports it | | • | Add RJA Package top view, as well as notes about corner pad soldering and reliability for both RMH and RJA | | | packages | | • | Add DAC Output as an alternate pin assignment for pins 2, 3, and 4 on the 40 pin QFN package table. | | | Change package descriptions in tables for clarity and consistency | | • | Add reference to IC Package Thermal Metrics application report in thermal table13 | | • | Add RJA package to thermal table13 | | • | Fixed cross reference for current share resistor and current source14 | | • | Rise and fall time descriptions were switched to make them match the data. Before the rise time spec was in | | | the row for fall times and vice versa. They were labeled correctly, so the error was obvious | | • | Add "Using Front End EADCs" to the bullet describing the digital comparators38 | | • | Remove pin numbers from table, as they were unnecessary and only applied to 64 pin package. Add note | | | that Global I/O settings travel with the pin and don't move when the IOMUX register moves the pin function to | | | another pin45 | | • | Changed temperature sensor ADC channel from 15 to 14 | | <ul> <li>Replaced the Device Grounding and Layout Guidelines sub-section with<br/>Recommendations Section and Layout Section. The new content is copie.</li> </ul> | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | Practical Design Guideline Application Note. | | | Update links and references to latest tool and document set | 88 | | Changes from Revision B (September 2014) to Revision C (March 2017) | Page | | Changed Device Grounding and Layout Guidelines section | 73 | | Changes from Revision A (February 2014) to Revision B (July 2014) | Page | | <ul><li>「ピン構成および機能」セクション、「取り扱い定格」表、「機能説明」セクション、「<br/>プリケーションと実装」セクション、「電源に関する推奨事項」セクション、「レイア」</li></ul> | ウト」セクション、「デバイスおよびドキュ | | メントのサポート」セクション、「メカニカル、パッケージ、および注文情報」セクショ | | | • 40 ピン RMH QFN パッケージ・オプションを追加 (グローバル)。 | 1 | | Changes from Revision * (March 2013) to Revision A (February 2014) | Page | | -<br>・ リリース用に確定。リビジョンを A に変更。 | 1 | | <ul> <li>Deleted table: Summary Of Key Differences Between UCD3138x &amp; UCD3</li> </ul> | 31386 | | | | ## **6 Device Options** ## **6.1 Device Comparison Table** | FEATURE | UCD3138<br>RHA/RMH/RJA | UCD3138064<br>RMH/RJA | UCD3138<br>RGC | UCD3138064<br>RGC | UCD3138128<br>PFC | UCD3138A64<br>PFC | |------------------------------------------------------------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------------------------------|------------------------------------------------------| | Package Offering | 40 Pin QFN<br>(6 mm x 6 mm) | 40 Pin QFN<br>(6 mm x 6 mm) | 64 Pin QFN<br>(9 mm x 9 mm) | 64 Pin QFN<br>(9 mm x 9 mm) | 80 Pin QFP<br>(14 mm x 14<br>mm)<br>(Includes leads) | 80 Pin QFP<br>(14 mm x 14<br>mm)<br>(Includes leads) | | ARM7TDMI-S Core Processor | 31.25 MHz | 31.25 MHz | 31.25 MHz | 31.25 MHz | 31.25 MHz | 31.25 MHz | | High Resolution DPWM Outputs (250ps Resolution) | 8 | 8 | 8 | 8 | 8 | 8 | | Number of High Speed<br>Independent Feedback Loops (#<br>Regulated Output Voltages | 3 | 3 | 3 | 3 | 3 | 3 | | 12-bit, 256kps, General Purpose<br>ADC Channels | 7 | 7 | 14 | 14 | 15 | 15 | | Digital Comparators at ADC Outputs | 4 | 4 | 4 | 4 | 4 | 4 | | Flash Memory (Program) | 32 kB | 64 kB | 32 kB | 64 kB | 128 kB | 64 kB | | Number of Memory 32kB Flash<br>Memory Banks | 1 | 2 | 1 | 2 | 4 | Only 1 bank of<br>64 kB Flash<br>available | | Flash Memory (Data) | 2 kB | 2 kB | 2 kB | 2 kB | 2 kB | 2 kB | | RAM | 4 kB | 4 kB | 4 kB | 4 kB | 8 kB | 8 kB | | Programmable Fault Inputs | 1 + 2 <sup>(1)</sup> | 1 + 2 <sup>(1)</sup> | 4 | 2 + 2 <sup>(1)</sup> | 4 | 4 | | High Speed Analog Comparators with Cycle-by-Cycle Current Limiting | 6 | 6 | 7 | 7 | 7 | 7 | | UART (SCI) | 1 <sup>(1)</sup> | 1 <sup>(1)</sup> | 2 | 2 | 2 | 2 | | PMBus/I <sup>2</sup> C | 1 | 1 | 1 | 1 | 1 | 1 | | Additional I <sup>2</sup> C | 0 | 0 | 0 | 1 <sup>(1)</sup> | 1 | 1 | | SPI | 0 | 0 | 0 | 1 <sup>(1)</sup> | 1 | 1 | | Timers | 4 (16 bit) and<br>1 (24 bit) | 4 (16 bit) and<br>1 (24 bit) | 4 (16 bit) and<br>1 (24 bit) | 4 (16 bit) and<br>1 (24 bit) | 4 (16 bit) and<br>2 (24 bit) | 4 (16 bit) and<br>2 (24 bit) | | Timer PWM Outputs | 1 <sup>(1)</sup> | 1 <sup>(1)</sup> | 2 | 2 | 4 | 4 | | Timer Capture Inputs | 2 <sup>(1)</sup> | 2 <sup>(1)</sup> | 1 + 3 <sup>(1)</sup> | 1 + 3 <sup>(1)</sup> | 2 + 2 <sup>(1)</sup> | 2 + 2 <sup>(1)</sup> | | Total Digital GPIOs | 18 | 18 | 30 | 30 | 43 | 43 | | External Interrupts | 0 | 0 | 1 | 1 | 1 | 1 | | Peak Current Mode Control | EADC2 Only | All EADC channels | EADC2 Only | All EADC channels | All EADC<br>Channels | All EADC<br>Channels | <sup>(1)</sup> Represents an alternate pin out that is programmable via firmware. ### **6.2 Product Selection Matrix** | FEATURE | UCD3138064 64 PIN | UCD3138064 40 PIN | | |-------------------------------------------------------------------------------|-------------------|-------------------|--| | ARM7TDMI-S Core Processor | 31.25 MHz | 31.25 MHz | | | High Resolution DPWM Outputs (250ps Resolution) | 8 | 8 | | | Number of High Speed Independent Feedback Loops (# Regulated Output Voltages) | 3 | 3 | | | 12-bit, 267 ksps, General Purpose ADC Channels | 14 | 7 | | | Digital Comparators at ADC Outputs | 4 | 4 | | | Flash Memory (Program) | 64 kB | 32 KB | | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated | FEATURE | UCD3138064 64 PIN | UCD3138064 40 PIN | | |--------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------|--| | Flash Memory (Data) | 2 kB | 2 KB | | | Flash Security | √ | √ | | | RAM | 4 kB | 4 KB | | | DPWM Switching Frequency | up to 2 MHz | up to 2 MHz | | | Programmable Fault Inputs | 2 + 2 <sup>(1)</sup> | 1 + 2 <sup>(1)</sup> | | | High Speed Analog Comparators with Cycle-by-Cycle Current Limiting | 7 <sup>(2)</sup> | 6 | | | UART (SCI) | 2 | 1 <sup>(1)</sup> | | | PMBus | 1 | √ | | | I <sup>2</sup> C | 1 <sup>(1)</sup> | 0 | | | SPI | 1 <sup>(1)</sup> | 0 | | | Timers | 4 (16 bit) and 1 (24 bit) | 4 (16 bit) and 1 (24 bit) | | | Timer PWM Outputs | 2 | 1 | | | Timer Capture Inputs | 1 | 1 <sup>(1)</sup> | | | Watchdog | √ | √ | | | On Chip Oscillator | √ | √ | | | Power-On Reset and Brown-Out Reset | V | √ | | | Sync IN and Sync OUT Functions | V | V | | | Total GPIO (includes all pins with multiplexed functions such as, DPWM, Fault Inputs, SCI, etc.) | 30 | 18 | | | External Interrupts | 1 | 0 | | | Package Offering | 64 Pin QFN (9.00 mm x<br>9.00 mm) | 40 Pin QFN (6.00 mm x 6.00mm) | | <sup>(1)</sup> This number represents an alternate pin out that is programmable via firmware. See the UCD3138064 Enhancements Programmer's Manual for details. <sup>(2)</sup> To facilitate simple OVP and UVP connections both comparators B and C are connected to the AD03 pin. ## 7 Pin Configuration and Functions ### 7.1 Pin Diagrams ### 64-Pin QFN RGC Package Top View NOTE: There are four corner pins on the RMH package. The corner anchor pins and thermal pad should be soldered for robust mechanical performance and should be tied to the appropriate ground signal. #### 40-Pin QFN RMH Package Top View Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated NOTE: The RJA package has thicker package height compared to the RMH package. There are also four corner pins on the RJA package. These features help to improve solder-joint reliability. The corner anchor pins and thermal pad should be soldered for robust mechanical performance and should be tied to the appropriate ground signal. The RJA package is recommended for new product designs. ### 40-Pin QFN RJA Package Top View ### 7.2 Pin Functions ### UCD3138064RGC QFN 64 Pin Attributes | PIN | | PRIMARY ASSIGNMENT | | ALTERNATE ASSIGNMENT | | | | | |--------|------------|---------------------------------------------------------------------------|------------|----------------------|-------|-------|----------------------------|--| | NUMBER | NAME | PRIMARY ASSIGNMENT | NO. 1 | NO. 2 | NO. 3 | NO. 4 | CONFIGURABLE<br>AS A GPIO? | | | 1 | AGND | Analog ground | | | | | | | | 2 | AD13 | 12-bit ADC, Ch 13, comparator E, I-share | DAC output | | | | | | | 3 | AD12 | 12-bit ADC, Ch 12 | | | | | | | | 4 | AD10 | 12-bit ADC, Ch 10 | | | | | | | | 5 | AD07 | 12-bit ADC, Ch 7, Connected to comparator F and reference to comparator G | DAC output | | | | | | | 6 | AD06 | 12-bit ADC, Ch 6, Connected to comparator F | DAC output | | | | | | | 7 | AD04 | 12-bit ADC, Ch 4, Connected to comparator D | DAC output | | | | | | | 8 | AD03 | 12-bit ADC, Ch 3, Connected to comparator B and C | | | | | | | | 9 | V33DIO | Digital I/O 3.3V core supply | | | | | | | | 10 | DGND | Digital ground | | | | | | | | 11 | RESET | Device Reset Input, active low | | | | | | | | 12 | ADC_EXT | ADC conversion external trigger input | TCAP | SYNC | PWM0 | | Yes | | | 13 | SCI_RX0 | SCI RX 0 | | | | | Yes | | | 14 | SCI_TX0 | SCI TX 0 | | | | | Yes | | | 15 | PMBUS_CLK | PMBUS Clock (Open Drain) | SCI TX 0 | | | | Yes | | | 16 | PMBUS_DATA | PMBus data (Open Drain) | SCI RX 0 | | | | Yes | | | 17 | DPWM0A | DPWM 0A output | | | | | Yes | | | 18 | DPWM0B | DPWM 0B output | | | | | Yes | | | 19 | DPWM1A | DPWM 1A output | | | | | Yes | | | 20 | DPWM1B | DPWM 1B output | | | | | Yes | | | 21 | DPWM2A | DPWM 2A output | | | | | Yes | | | 22 | DPWM2B | DPWM 2B output | | | | | Yes | | | 23 | DPWM3A | DPWM 3A output | | | | | Yes | | | 24 | DPWM3B | DPWM 3B output | | | | | Yes | | | 25 | DGND | Digital ground | | | | | | | ### UCD3138064RGC QFN 64 Pin Attributes (continued) | | PIN | DDIMARY ACCIONMENT | ALTERNATE ASSIGNMENT | | | | CONFIGURABLE | |--------|--------------------|---------------------------------------------------------|----------------------|--------------|--------|----------|--------------| | NUMBER | NAME | PRIMARY ASSIGNMENT | NO. 1 | NO. 2 | NO. 3 | NO. 4 | AS A GPIO? | | 26 | SYNC | DPWM Synchronize pin | TCAP | ADC_EXT_TRIG | PWM0 | | Yes | | 27 | PMBUS_ALERT | PMBus Alert (Open Drain) | | | | | Yes | | 28 | PMBUS_CTRL | PMBus Control (Open Drain) | | | | | Yes | | 29 | SCI_TX1 | SCITX 1 | PMBUS_ALERT | | | | Yes | | 30 | SCI_RX1 | SCI RX 1 | PMBUS_CTRL | | | | Yes | | 31 | PWM0 | General purpose PWM 0 | | | | | Yes | | 32 | PWM1 | General purpose PWM 1 | | | | | Yes | | 33 | DGND | Digital ground | | | | | | | 34 | INT_EXT | External Interrupt | | | | | Yes | | 35 | FAULT0 | External fault input 0 | SPI_CS | I2C_DATA | | | Yes | | 36 | FAULT1 | External fault input 1 | SPI_CLK | I2C_CLK | | | Yes | | 37 | TCK <sup>(1)</sup> | JTAG TCK (for manufacturer test only) | TCAP | SYNC | PWM0 | | Yes | | 38 | TDO <sup>(1)</sup> | JTAG TDO (for manufacturer test only) | SCI_TX0 | PMBUS_ALERT | FAULT0 | SPI_MOSI | Yes | | 39 | TDI <sup>(1)</sup> | JTAG TDI (for manufacturer test only) | SCI_RX0 | PMBUS_CTRL | FAULT1 | SPI_MISO | Yes | | 40 | TMS <sup>(1)</sup> | JTAG TMS (for manufacturer test only) | | | | | Yes | | 41 | TCAP | Timer capture input | | | | | Yes | | 42 | FAULT2 | External fault input 2 | | | | | Yes | | 43 | FAULT3 | External fault input 3 | | | | | Yes | | 44 | DGND | Digital ground | | | | | | | 45 | V33DIO | Digital I/O 3.3 V core supply | | | | | | | 46 | BP18 | 1.8V Bypass | | | | | | | 47 | V33D | Digital 3.3V core supply | | | | | | | 48 | AGND | Substrate analog ground | | | | | | | 49 | AGND | Analog ground | | | | | | | 50 | EAP0 | Channel #0, differential analog voltage, positive input | | | | | | | 51 | EAN0 | Channel #0, differential analog voltage, negative input | | | | | | | 52 | EAP1 | Channel #1, differential analog voltage, positive input | | | | | | | 53 | EAN1 | Channel #1, differential analog voltage, negative input | | | | | | | 54 | EAP2 | Channel #2, differential analog voltage, positive input | | | | | | | 55 | EAN2 | Channel #2, differential analog voltage, negative input | | | | | | | 56 | AGND | Analog ground | | | | | | | 57 | V33A | Analog 3.3 V supply | | | | | | | 58 | AD00 | 12-bit ADC, Ch 0, Connected to current source | | | | | | | 59 | AD01 | 12-bit ADC, Ch 1, Connected to current source | | | | | | | 60 | AD02 | 12-bit ADC, Ch 2, Connected to comparator A, I-share | | | | | | | 61 | AD05 | 12-bit ADC, Ch 5 | | | | | | | 62 | AD08 | 12-bit ADC, Ch 8 | | | | | | | 63 | AD09 | 12-bit ADC, Ch 9 | | | | | | | 64 | AD11 | 12-bit ADC, Ch 11 | | | | | | (1) Fusion Digital Power based debug tools are recommended instead of JTAG. ### UCD3138064RMH and UCD3138064RJA QFN 40 Pin Attributes | | PIN | PRIMARY ASSIGNMENT | ALTER | ALTERNATE ASSIGNMENT | | | |--------|-------|-------------------------------------------------------|------------|----------------------|-------|------------| | NUMBER | NAME | | NO. 1 | NO. 2 | NO. 3 | AS A GPIO? | | 1 | AGND | Analog ground | | | | | | 2 | AD13 | 12-bit ADC, Ch 13, Connected to comparator E, I-share | DAC Output | | | | | 3 | AD06 | 12-bit ADC, Ch 6, Connected to comparator F | DAC Output | | | | | 4 | AD04 | 12-bit ADC, Ch 4, Connected to comparator D | DAC Output | | | | | 5 | AD03 | 12-bit ADC, Ch 3, Connected to comparator B & C | | | | | | 6 | DGND | Digital ground | | | | | | 7 | RESET | Device Reset Input, active low | | | | | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### UCD3138064RMH and UCD3138064RJA QFN 40 Pin Attributes (continued) | PIN | | DDIMARY ACCICAIMENT | ALTER | ALTERNATE ASSIGNMENT | | | |--------------|------------------------------|-----------------------------------------------------------------------------------------------------|---------|----------------------|--------|------------| | NUMBER | NAME | PRIMARY ASSIGNMENT | NO. 1 | NO. 2 | NO. 3 | AS A GPIO? | | 8 | ADC_EXT_TRIG | ADC conversion external trigger input | TCAP | SYNC | PWM0 | Yes | | 9 | PMBUS_CLK | PMBUS Clock (Open Drain) | SCI_TX0 | | | Yes | | 10 | PMBUS_DATA | PMBUS Data (Open Drain) | SCI_RX0 | | | Yes | | 11 | DPWM0A | DPWM 0A output | | | | Yes | | 12 | DPWM0B | DPWM 0B output | | | | Yes | | 13 | DPWM1A | DPWM 1A output | | | | Yes | | 14 | DPWM1B | DPWM 1B output | | | | Yes | | 15 | DPWM2A | DPWM 2A output | | | | Yes | | 16 | DPWM2B | DPWM 2B output | | | | Yes | | 17 | DPWM3A | DPWM 3A output | | | | Yes | | 18 | DPWM3B | DPWM 3B output | | | | Yes | | 19 | PMBUS_ALERT | PMBus Alert (Open Drain) | | | | Yes | | 20 | PMBUS_CTRL | PMBus Control (Open Drain) | | | | Yes | | 21 | TCK <sup>(1)</sup> | JTAG TCK (for manufacturer test only) | TCAP | SYNC | PWM0 | Yes | | 22 | TDO <sup>(1)</sup> | JTAG TDO (for manufacturer test only) | SCI TX0 | PMBUS_AL<br>ERT | FAULT0 | Yes | | 23 | TDI <sup>(1)</sup> | JTAG TDI (for manufacturer test only) | SCI_RX0 | PMBUS_C<br>TRL | FAULT1 | Yes | | 24 | TMS <sup>(1)</sup> | JTAG TMS (for manufacturer test only) | | | | Yes | | 25 | FAULT2 | External fault input 2 | | | | Yes | | 26 | DGND | Digital ground | | | | | | 27 | V33D | Digital 3.3 V core supply | | | | | | 28 | BP18 | 1.8V Bypass | | | | | | 29 | AGND | Substrate analog ground | | | | | | 30 | AGND | Analog ground | | | | | | 31 | EAP0 | Channel #0, differential analog voltage, positive input | | | | | | 32 | EAN0 | Channel #0, differential analog voltage, negative input | | | | | | 33 | EAP1 | Channel #1, differential analog voltage, positive input | | | | | | 34 | EAN1 | Channel #1, differential analog voltage, negative input | | | | | | 35 | EAP2 | Channel #2, differential analog voltage, positive input (Recommended for peak current mode control) | | | | | | 36 | AGND | Analog ground | | | | | | 37 | V33A | Analog 3.3 V supply | | | | | | 38 | AD00 | 12-bit ADC, Ch 0, Connected to current source | | | | | | 39 | AD01 | 12-bit ADC, Ch 1, Connected to current source | | | | 1 | | 40 | AD02 | 12-bit ADC, Ch 2, Connected to comparator A, I-share | | | | | | Corner<br>NA | Corner anchor pin (RMH only) | All four anchors should be soldered and tied to GND | | | | | <sup>(1)</sup> Fusion Digital Power based debug tools are recommended instead of JTAG. ### 8 Specifications ## 8.1 Absolute Maximum Ratings (1) over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-----------------------------------------|----------------------------|------|-----|------| | V33D | V33D to DGND | -0.3 | 3.8 | V | | V33DIO | V33DIO to DGND | -0.3 | 3.8 | V | | V33A | V33A to AGND | -0.3 | 3.8 | V | | BP18 | BP18 to DGND | -0.3 | 2.5 | V | | DGND – AGND | Ground difference | | 0.3 | V | | All Pins, excluding AGND <sup>(2)</sup> | Voltage applied to any pin | -0.3 | 3.8 | V | | T <sub>OPT</sub> | Junction Temperature | -40 | 125 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under セクション 8.3 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 8.2 Handling Ratings | | | MIN | MAX | UNIT | |----------------------|-------------------------------------------------------------|------|------|------| | T <sub>STG</sub> | Storage temperature | -55 | 150 | °C | | V <sub>ESD</sub> (1) | Human Body Model (HBM) ESD stress voltage <sup>(2)</sup> | | 2000 | \/ | | | Charge Device Model (CDM) ESD Stress voltage <sup>(3)</sup> | -500 | 500 | | <sup>(1)</sup> Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges in to the device. ### 8.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | TYP | MAX | UNIT | |--------|----------------------|-----|-----|-----|------| | V33D | Digital power | 3.0 | 3.3 | 3.6 | V | | V33DIO | Digital I/O power | 3.0 | 3.3 | 3.6 | V | | V33A | Analog power | 3.0 | 3.3 | 3.6 | V | | BP18 | 1.8 V digital power | 1.6 | 1.8 | 2.0 | V | | TJ | Junction temperature | -40 | - | 125 | °C | Product Folder Links: UCD3138064 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated <sup>(2)</sup> Referenced to DGND <sup>(2)</sup> Level listed above is the passing level per ANSI, ESDA, and JEDEC JS-001. JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(3)</sup> Level listed above is the passing level per EIA-JEDEC JESD22-C101. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 8.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | 64 Pin<br>QFN (RGC) | 40 Pin QFN<br>(RJA) | 40 Pin<br>QFN (RMH) | UNIT | |-----------------------|----------------------------------------------|---------------------|---------------------|---------------------|------| | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 19.9 | 25.4 | 30.8 | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 5.7 | 14.0 | 15.7 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 3.1 | 7.7 | 5.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.1 | 0.1 | 0.2 | C/VV | | ΨЈВ | Junction-to-board characterization parameter | 3.0 | 7.6 | 5.7 | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.3 | 0.9 | 0.9 | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953. ### 8.5 Electrical Characteristics V33A = V33D = V33DIO = 3.3 V; $1\mu$ F from BP18 to DGND, $T_J$ = -40 °C to 125 °C (unless otherwise noted) | | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |---------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------|--------|--------|------------|------| | SUPPLY | CURRENT | | · | | | | | | 133A | Measured on V33A. The device is powered up but all ADC12 and EADC sampling is disabled | | 6.3 | | mA | | | I33DIO | All GPIO and communication pins are open | | 0.35 | | mA | | | 133D | ROM program execution | | 60 | | mA | | | I33D <sup>(5)</sup> | Flash programming in ROM mode | | | 70 | mA | | | 133 | The device is in ROM mode with all DPWMs enabled and switching at 2 MHz. The DPWMs are all unloaded. | | | 100 | mA | | ERROR | ADC INPUTS EAP, EAN | | | | | | | | EAP – AGND | | -0.15 | | 1.998 | V | | | EAP – EAN | | -0.256 | | 1.848 | V | | | Typical error range | AFE = 0 | -256 | | 248 | mV | | | | AFE = 3 | 0.8 | 1 | 1.20 | mV | | | EAP – EAN Error voltage digital resolution | AFE = 2 | 1.7 | 2 | 2.30 | mV | | | EAP – EAN EITOI Voltage digital resolution | AFE = 1 | 3.55 | 4 | 4.45 | mV | | | | AFE = 0 | 6.90 | 8 | 9.10 | mV | | R <sub>EA</sub> | Input impedance (See ⊠ 9-1) | AGND reference | 0.5 | | | МΩ | | I <sub>OFFSET</sub> | Input offset current (See ⊠ 9-1) | | -5 | | 5 | μA | | | | Input voltage = 0 V at AFE = 0 | -2 | | 2 | LSB | | | EADC Offset | Input voltage = 0 V at AFE = 1 | -2.5 | | 2.5 | LSB | | | | Input voltage = 0 V at AFE = 2 | -3 | - 1 20 | -3 | LSB | | | | Input voltage = 0 V at AFE = 3 | -4 | , | 4 | LSB | | | Sample Rate | | | | 15.62<br>5 | MHz | | | Analog Front End Amplifier Bandwidth | | | 100 | | MHz | | | Gain | See 図 9-2 | | 1 | | V/V | | $A_0$ | Minimum output voltage | | | | 21 | mV | | EADC D | DAC | | | | | | | | DAC range | | 0 | | 1.6 | V | | | VREF DAC reference resolution | 10-bit, No dithering enabled | | 1.56 | | mV | | | VREF DAC reference resolution | With 4-bit dithering enabled | | 97.6 | | μV | | | INL | | -2.0 | | 2.0 | LSB | | | DNL | Does not include MSB transition | -1.0 | | 2.1 | LSB | | | DNL at MSB transition | | | -1.4 | | LSB | | | DAC reference voltage | | 1.58 | | 1.61 | V | | ADC12 | | 1 | 1 | | | | | I <sub>BIAS</sub> | Bias current for PMBus address pins | | 9.5 | | 10.5 | μA | | | Measurement range for voltage monitoring | | 0 | | 2.5 | V | | | Internal ADC reference voltage | –40 to 125 °C | 2.475 | 2.500 | 2.53 | V | | | Change in Internal ADC reference from | –40 to 25 °C | | -0.7 | | \ / | | | 25°C reference voltage (5) | 25 to 125 °C | | -2.1 | | mV | $V33A = \underbrace{V33D = V33DIO = 3.3\ V;\ 1\mu\text{F from BP18 to DGND,}\ T_J = -40\ ^{\circ}\text{C to }125\ ^{\circ}\text{C (unless otherwise noted)}}$ | | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------------------------------|-------------------------------------------------------|-----------------|---------------|----------------|--------| | | ADC12 INL integral nonlinearity (5) | | | -<br>7.5/+2.9 | | LSB | | | ADC12 DNL differential nonlinearity (5) | ADC_SAMPLING_SEL = 6 for all ADC12 data, 25 to 125 °C | | 0.7/+3.2 | | LSB | | | ADC Zero Scale Error | | -7 | | 7 | mV | | | ADC Full Scale Error | | -35 | | 35 | mV | | | Input bias | 2.5 V applied to pin | | | 200 | nA | | | Input leakage resistance (5) | ADC_SAMPLING_SEL= 6 or 0 | | 1 | | ΜΩ | | | Input Capacitance <sup>(5)</sup> | | | 10 | | pF | | DIGITAL | L INPUTS/OUTPUTS <sup>(1)</sup> (2) | | | | | | | V <sub>OL</sub> | Low-level output voltage <sup>(3)</sup> | I <sub>OH</sub> = 4 mA, V33DIO = 3 V | | | DGND<br>+ 0.25 | V | | V <sub>OH</sub> | High-level output voltage (3) | I <sub>OH</sub> = -4 mA, V33DIO = 3 V | V33DIO<br>- 0.6 | | | V | | V <sub>IH</sub> | High-level input voltage | V33DIO = 3 V | 2.1 | | | V | | V <sub>IL</sub> | Low-level input voltage | V33DIO = 3 V | | | 1.1 | V | | I <sub>OH</sub> | Output sinking current | | | | 4 | mA | | I <sub>OL</sub> | Output sourcing current | | -4 | | | mA | | SYSTE | M PERFORMANCE | | | | | | | TWD | Watchdog time out resolution | Total time is: TWD x (WDCTRL.PERIOD+1) | 13.1 | 17 | 22.7 | ms | | | Processor master clock (MCLK) | | | 31.25 | | MHz | | t <sub>Delay</sub> | Digital filter delay <sup>(4)</sup> | (1 clock = 32 ns) | | | 6 | MCLKs | | | Retention period of flash content (data retention and program) | T <sub>J</sub> = 25 °C | 100 | | | years | | f <sub>(PCLK)</sub> | Internal oscillator frequency | | 240 | 250 | 260 | MHz | | | Flash Read | | | 1 | | MCLKs | | I <sub>SHARE</sub> | Current share current source (See セクション 9.3.15) | | 238 | | 259 | μΑ | | R <sub>SHARE</sub> | Current share resistor (See セクション 9.3.15) | | 9.75 | | 10.3 | kΩ | | POWER | R ON RESET AND BROWN OUT (V33A pin | , See ⊠ 8-3) | | | | | | VGH | | Voltage Good High | | 2.7 | | V | | VGL | | Voltage Good Low | | 2.5 | | V | | V <sub>res</sub> | Voltage at which IReset signal is valid <sup>(5)</sup> | | | 0.8 | | V | | | Brownout | Internal signal warning of brownout conditions | | 2.9 | | V | | TEMPE | RATURE SENSOR <sup>(5)</sup> | | | | | | | $V_{TEMP}$ | | Voltage range of sensor | 1.46 | | 2.44 | V | | | Voltage resolution | Volts/°C | | 5.9 | | mV/°C | | | Temperature resolution | Degree C per bit | | 0.1034 | | °C/LSB | | | Accuracy <sup>(5)</sup> (6) | -40 to 125 °C | -10 | ±5 | 10 | °C | | | Temperature range | -40 to 125 °C | -40 | | 125 | °C | | I <sub>TEMP</sub> | | Current draw of sensor when active | | 30 | | μA | | V <sub>AMB</sub> | Ambient temperature | Trimmed 25 °C reading | | 1.85 | | V | | | G COMPARATOR | 1 | ı | | | l | | DAC | Reference DAC Range | | 0 | | 2.5 | V | | | Reference Voltage | | 2.478 | 2.5 | 2.513 | V | | | Bits | | | 7 | | bits | | | | 1 | I | | | | V33A = V33D = V33DIO = 3.3 V; $1\mu$ F from BP18 to DGND, $T_J = -40$ °C to 125 °C (unless otherwise noted) | PARAMETER | TEST CONDITION | MIN | TYP MAX | UNIT | |---------------------------------------------------|----------------|--------------|---------|------| | INL <sup>(5)</sup> | | -0.42 | 0.2 | LSB | | DNL <sup>(5)</sup> | | 0.06 | 0.1 | LSB | | Offset | | <b>-</b> 5.5 | 19. | 5 mV | | Reference DAC buffered output load <sup>(7)</sup> | | -0.5 | | l mA | | Buffer offset (–0.5 mA) | | 4.6 | 8. | B mV | | Buffer offset (1.0 mA) | | -0.05 | 1 | 7 mV | | Output Range (–0.5 mA) | | 0.2 | 2. | 5 V | | Output Range (1.0 mA) | | 0 | 2. | 5 V | - (1) DPWM outputs are low after reset. Other GPIO pins are configured as inputs after reset. - (2) On the 40 pin package V33DIO is connected to V33D internally. - (3) The maximum total current, IOHmax and IOLmax for all outputs combined, should not exceed 12 mA to hold the maximum voltage drop specified. Maximum sink current per pin = -6 mA at V<sub>OL</sub>; maximum source current per pin = 6 mA at V<sub>OH</sub>. - (4) Time from close of error ADC sample window to time when digitally calculated control effort (duty cycle) is available. This delay, which has no variation associated with it, must be accounted for when calculating the system dynamic response. - (5) Characterized by design and not production tested. - 6) Ambient temperature offset value should be used from the TEMPSENCTRL register to meet accuracy. - (7) Available from reference DACs for comparators D, E, F and G. ### 8.6 Timing Characteristics V33A = V33D = V33DIO = 3.3 V; 1 $\mu$ F from BP18 to DGND, $T_J$ = -40 to 125 °C (unless otherwise noted) | | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------| | EADC | DAC | | | | | | | Т | Settling Time | From 10 to 90% | | 250 | | ns | | ADC12 | 2 | | | | | | | | ADC single sample conversion time <sup>(1)</sup> | ADC_SAMPLING_SEL= 6 or 0 | | 3.9 | | μs | | SYSTE | M PERFORMANCE | | | | | | | t <sub>WD</sub> | Watchdog time out resolution | Total time is: t <sub>WD</sub> x (WDCTRL.PERIOD+1) | 14.6 | 17 | 20.5 | ms | | | Time to disable DPWM output based on active FAULT pin signal | High level on FAULT pin | | 70 | | ns | | | Retention period of flash content (data retention and program) | T <sub>J</sub> = 25 °C | 100 | | | years | | | Program time to erase one page or block in data flash or program flash | | | 20 | | ms | | | Program time to write one word in data flash or program flash | | | 30 | | μs | | | Sync-in/sync-out pulse width | Sync pin | | 256 | | ns | | | Flash Write | | | 20 | | μs | | POWE | R ON RESET AND BROWN OUT (V33D PIN | I, SEE ⊠ 8-3) | | | | | | t <sub>POR</sub> | | Time delay after Power is good or RESET* relinquished | | 1 | | ms | | t <sub>EXC1</sub> | The time it takes from the device to exit a reset state and begin executing program flash bank 1 (32 kB). <sup>(1)</sup> | I <sub>RESET</sub> goes from a low state to a high state. This is approximately equivalent to toggling the external reset pin from low to high state. | | 9.5 | | ms | | t <sub>EXC2</sub> | The time it takes from the device to exit a reset state and begin executing program flash bank 2 (32 kB). <sup>(1)</sup> | I <sub>RESET</sub> goes from a low state to a high state. This is approximately equivalent to toggling the external reset pin from low to high state. | e 19 | | | ms | | t <sub>EXCT</sub> | The time it takes from the device to exit a reset state and begin executing the total program flash (64 kB). <sup>(1)</sup> | I <sub>RESET</sub> goes from a low state to a high state. This is approximately equivalent to toggling the external reset pin from low to high state. | | 19 | | ms | | TEMPE | ERATURE SENSOR <sup>(1)</sup> | | | | | | | t <sub>ON</sub> | | Turn on time / settling time of sensor | | 100 | | μs | Product Folder Links: UCD3138064 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated V33A = V33D = V33DIO = 3.3 V; 1 $\mu$ F from BP18 to DGND, $T_J$ = -40 to 125 °C (unless otherwise noted) | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------------------------------------------------|----------------|-----|-----|-----|------| | ANALOG COMPARATOR | | | | | | | Time to disable DPWM output based on 0 V to 2.5 V step input on the analog comparator. <sup>(1)</sup> | | | | 150 | ns | (1) Characterized by design and not production tested. ## 8.7 PMBus/SMBus/I<sup>2</sup>C Timing The timing characteristics and timing diagram for the communications interface that supports I<sup>2</sup>C, SMBus, and PMBus in Slave or Master mode are shown in 表 8-1, 図 8-1, and 図 8-2. The numbers in 表 8-1 are for 400 kHz operating frequency. However, the device supports all three speeds, standard (100 kHz), fast (400 kHz), and fast mode plus (1 MHz). 表 8-1, I<sup>2</sup>C/SMBus/PMBus Timing Characteristics | | · · | JONIBUS/FINIBUS TITTING CHaracteristic | | | | | |-------------------------|-------------------------------------------------------|-----------------------------------------------------------------|-------------------------------|-----|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | Typical valu | ues at $T_A$ = 25 °C and VCC = 3.3 V (un | less otherwise noted) | | | | | | f <sub>SMB</sub> | SMBus/PMBus operating frequency | Slave mode, SMBC 50% duty cycle | | 100 | 400 | kHz | | f <sub>I2C</sub> | I <sup>2</sup> C operating frequency | Slave mode, SCL 50% duty cycle | | 100 | 400 | kHz | | t <sub>(BUF)</sub> | Bus free time between start and stop <sup>(5)</sup> | | | 1.3 | | μs | | t <sub>(HD:STA)</sub> | Hold time after (repeated) start <sup>(5)</sup> | | | 0.6 | | μs | | t <sub>(SU:STA)</sub> | Repeated start setup time <sup>(5)</sup> | | | 0.6 | | μs | | t <sub>(SU:STO)</sub> | Stop setup time <sup>(5)</sup> | | | 0.6 | | μs | | t <sub>(HD:DAT)</sub> | Data hold time | Receive mode | | 0 | | ns | | t <sub>(SU:DAT)</sub> | Data setup time | | | 100 | | ns | | t <sub>(TIMEOUT)</sub> | Error signal/detect <sup>(1)</sup> | | | | 35 | ms | | t <sub>(LOW)</sub> | Clock low period | | 1.3 | | | μs | | t <sub>(HIGH)</sub> | Clock high period <sup>(2)</sup> | | | 0.6 | 50 | μs | | t <sub>(LOW:SEXT)</sub> | Cumulative clock low slave extend time <sup>(3)</sup> | | | | 25 | ms | | t <sub>f</sub> | Clock/data fall time | Fall time $t_f = 0.9 \text{ VDD to } (V_{\text{ILmax}} - 0.15)$ | 20 + 0.1<br>Cb <sup>(4)</sup> | | 300 | ns | | t <sub>r</sub> | Clock/data rise time | Rise time $t_r = (V_{ILmax} - 0.15)$ to $(V_{IHmin} + 0.15)$ | 20 + 0.1<br>Cb <sup>(4)</sup> | | 300 | ns | | C <sub>b</sub> | Total capacitance of one bus line | | | | 400 | pF | - (1) - The device times out when any clock low exceeds $t_{(TIMEOUT)}$ . $t_{(HIGH)}$ . Max, is the minimum bus idle time. SMBC = SMBD = 1 for t > 50 ms causes reset of any transaction that is in progress. This specification is valid when the NC\_SMB control bit remains in the default cleared state (CLK[0] = 0). - $t_{(LOW:SEXT)}$ is the cumulative time $\overline{a}$ slave device is allowed to extend the clock cycles in one message from initial start to the stop. (3) - (4) C<sub>b</sub> (pF) - (5) Fast mode, 400 kHz **図** 8-1. I<sup>2</sup>C/SMBus/PMBus Timing Diagram 図 8-2. Bus Timing in Extended Mode ### 8.8 Power On Reset (POR) / Brown Out Reset (BOR) 図 8-3. Power On Reset (POR) / Brown Out Reset (BOR) VGH - This is the V33A threshold where the internal power is declared good. The UCD3138064 comes out of reset when above this threshold. VGL — This is the V33A threshold where the internal power is declared bad. The device goes into reset when below this threshold V<sub>res</sub> – This is the V33A threshold where the internal reset signal is no longer valid. Below this threshold the device is in an indeterminate state. I<sub>Reset</sub> — This is the internal reset signal. When low, the device is held in reset. This is equivalent to holding the reset pin on the IC low. T<sub>POR</sub> - The time delay from when VGH is exceeded to when the device comes out of reset. Brown Out — This is the V33A voltage threshold at which the device sets the brown out status bit. In addition an interrupt can be triggered if enabled. ### 8.9 Typical Clock Gating Power Savings 図 8-4. Clock Gating Power Savings The power disable control register provides control bits that can enable or disable the clock to several peripherals such as, PCM, CPCC, digital filters, front ends, DPWMs, UARTs, ADC-12 and more. By default, all these controls are enabled. If a specific peripheral is not used the clock gate can be disabled in order to block the propagation of the clock signal to that peripheral and therefore reduce the overall current consumption of the device. The power savings chart displays the power savings per module. For example there are 4 DPWM modules, therefore, if all 4 are disabled a total of ~20 mA can be saved. ### 8.10 Typical Characteristics (Data is taken from the UCD3138) 図 8-5. EADC LSB Size with 4X Gain (mV) vs **Temperature** 図 8-7. ADC12 2.5-V Reference vs Temperature 40 20 60 100 -40 -20 図 8-6. ADC12 Measurement Temperature Sensor **Voltage vs Temperature** 図 8-8. ADC12 Temperature Sensor Measurement **Error vs Temperature** 図 8-9. Oscillator Frequency (2MHz Reference, Divided Down from 250MHz) vs Temperature ### 9 Detailed Description #### 9.1 Overview #### 9.1.1 ARM Processor The ARM7TDMI-S processor is a synthesizable member of the ARM family of general purpose 32-bit microprocessors. The ARM architecture is based on RISC (Reduced Instruction Set Computer) principles where two instruction sets are available. The 32-bit ARM instruction set and the 16-bit Thumb instruction set. The Thumb instructions allow for higher code density equivalent to a 16-bit microprocessor, with the performance of the 32-bit microprocessor. The three-staged pipelined ARM processor has fetch, decode and execute stage architecture. Major blocks in the ARM processor include a 32-bit ALU, 32 x 8 multiplier, and a barrel shifter. ### **9.1.2 Memory** The UCD3138x (ARM7TDMI-S) is a Von-Neumann architecture, where a single bus provides access to all of the memory modules. All of the memory module addresses are sequentially aligned along the same address range. This applies to program flash, data flash, ROM and all other peripherals. Within the UCD3138 family architecture, there is a 1024x32-bit Boot ROM that contains the initial firmware startup routines for PMBUS communication and non-volatile (FLASH) memory download. This boot ROM is executed after power-up-reset checks if there is a valid FLASH program written. If a valid program is present, the ROM code branches to the main FLASH-program execution. If there is no valid program, the device waits for a program download through the PMBus. The UCD3138 family also supports customization of the boot program by allowing an alternative boot routine to be executed from program FLASH. This feature enables assignment of a unique address to each device; therefore, enabling firmware reprogramming even when several devices are connected on the same communication bus. There are three separate flash memory areas present inside the device. There are 2-32 kB program flash blocks and 1-2 kB data flash area. The 32 kB program areas are organized as 8 k x 32 bit memory blocks and are intended to be for the firmware programs. The blocks are configured with page erase capability for erasing blocks as small as 1 kB per page, or with a mass erase for erasing the entire 32 kB array. The flash endurance is specified at 1000 erase/write cycles and the data retention is good for 100 years. The 2 kB data flash array is organized as a 512 x 32 bit memory (32 byte page size). The data flash is intended for firmware data value storage and data logging. Thus, the Data flash is specified as a high endurance memory of 20 k cycles with embedded error correction code (ECC). For run time data storage and scratchpad memory, a 8 kB RAM is available. The RAM is organized as a 2 k x 32 bit array. The availability of 64 kB of program Flash memory in 2-32 kB banks, enables designers to implement multiple images of firmware (e.g. one main image + one back-up image) in the device and the flexibility to execute from either of the banks using appropriate algorithms. It also creates the unique opportunity for the processor to load a new program and subsequently execute that program without interrupting power delivery. This feature allows the end user to add new features to the power supply while eliminating any down-time required to load the new program. ### 9.2 Functional Block Diagram ### 9.3 Feature Description #### 9.3.1 System Module The System Module contains the interface logic and configuration registers to control and configure all the memory, peripherals and interrupt mechanisms. The blocks inside the system module are the address decoder, memory management controller, system management unit, central interrupt unit, and clock control unit. #### 9.3.1.1 Address Decoder (DEC) The Address Decoder generates the memory selects for the FLASH, ROM and RAM arrays. The memory map addresses are selectable through configurable register settings. These memory selects can be configured from 1 kB to 16 MB. Power on reset uses the default addresses in the memory map for ROM execution, which is then configured by the ROM code to the application setup. During access to the DEC registers, a wait state is asserted to the CPU. DEC registers are only writable in the ARM privilege mode for user mode protection. #### 9.3.1.2 Memory Management Controller (MMC) The MMC manages the interface to the peripherals by controlling the interface bus for extending the read and write accesses to each peripheral. The unit generates eight peripheral select lines with 1 kB of address space decoding. #### 9.3.1.3 System Management (SYS) The SYS unit contains the software access protection by configuring user privilege levels to memory or peripherals modules. It contains the ability to generate fault or reset conditions on decoding of illegal address or access conditions. A clock control setup for the processor clock (MCLK) speed, is also available. ### 9.3.1.4 Central Interrupt Module (CIM) The CIM accepts 32 interrupt requests for meeting firmware timing requirements. The ARM processor supports two interrupt levels: FIQ and IRQ. FIQ is the highest priority interrupt. The CIM provides hardware expansion of interrupts by use of FIQ/IRQ vector registers for providing the offset index in a vector table. This numerical index value indicates the highest precedence channel with a pending interrupt and is used to locate the interrupt vector address from the interrupt vector table. Interrupt channel 0 has the lowest precedence and interrupt channel 31 has the highest precedence. To remove the interrupt request, the firmware should clear the request as the first action in the interrupt service routine. The request channels are maskable, allowing individual channels to be selectively disabled or enabled. 表 9-1. Interrupt Priority Table | NAME | MODULE COMPONENT OR | DESCRIPTION | PRIORITY | |----------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------| | | REGISTER | | | | BRN_OUT_INT | Brownout | Brownout interrupt | 0 (Lowest) | | EXT_INT | External Interrupts | Interrupt on external input pin | 1 | | WDRST_INT | Watchdog Control | Interrupt from watchdog exceeded (reset) | 2 | | WDWAKE_INT | Watchdog Control | Wake-up interrupt when watchdog equals half of set watch time | 3 | | SCI_ERR_INT | UART or SCI Control | UART or SCI error Interrupt. Frame, parity or overrun | 4 | | SCI_RX_0_INT | UART or SCI Control | UART0 RX buffer has a byte | 5 | | SCI_TX_0_INT | UART or SCI Control | UART0 TX buffer empty | 6 | | SCI_RX_1_INT | UART or SCI Control | UART1 RX buffer has a byte | 7 | | SCI_TX_1_INT | UART or SCI Control | UART1 TX buffer empty | 8 | | PMBUS_INT | | PMBus related interrupt | 9 | | DIG_COMP_SPI_I2C_INT | 12-bit ADC Control, SPI, I <sup>2</sup> C | Digital comparator, SPI and I <sup>2</sup> C interrupt | 10 | | FE0_INT | Front End 0 | "Prebias complete", "Ramp Delay Complete", "Ramp Complete", "Load Step Detected", "Over-Voltage Detected", "EADC saturated" | 11 | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 表 9-1. Interrupt Priority Table (continued) | NAME | MODULE COMPONENT OR REGISTER | DESCRIPTION | PRIORITY | |-------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------| | FE1_INT | Front End 1 | "Prebias complete", "Ramp Delay Complete", "Ramp Complete", "Load Step Detected", "Over-Voltage Detected", "EADC saturated" | 12 | | FE2_INT | Front End 2 | "Prebias complete", "Ramp Delay Complete", "Ramp<br>Complete", "Load Step Detected",<br>"Over-Voltage Detected", "EADC saturated" | 13 | | PWM3_INT | 16-bit Timer PWM 3 | 16-bit Timer PWM3 counter overflow or compare interrupt | 14 | | PWM2_INT | 16-bit Timer PWM 2 | 16-bit Timer PWM2 counter Overflow or compare interrupt | 15 | | PWM1_INT | 16-bit Timer PWM 1 | 16-bit Timer PWM1 counter overflow or compare interrupt | 16 | | PWM0_INT | 16-bit timer PWM 0 | 16-bit Timer PWM0 counter overflow or compare interrupt | 17 | | OVF24_INT | 24-bit Timer Control | 24-bit Timer counter overflow interrupt | 18 | | CAPTURE_1_INT | 24-bit Timer Control | 24-bit Timer capture 1 interrupt | 19 | | Reserved for future use | | | 20 | | CAPTURE_0_INT | 24-bit Timer Control | 24-bit Timer capture 0 interrupt | 21 | | COMP_0_INT | 24-bit Timer Control | 24-bit Timer compare 0 interrupt | 22 | | CPCC_RTC_INT | Constant Power Constant Current or Real Time Clock Output | Mode switched in CPCC module Flag needs to be read for details. RTC timer output generates an interrupt. | 23 | | ADC_CONV_INT | 12-bit ADC Control | ADC end of conversion interrupt | 24 | | FAULT_INT | Fault Mux Interrupt | Analog comparator interrupts, Over-Voltage detection, Under-Voltage detection, LLM load step detection | 25 | | DPWM3 | DPWM3 | Same as DPWM1 | 26 | | DPWM2 | DPWM2 | Same as DPWM1 | 27 | | DPWM1 | DPWM1 | Every (1-256) switching cycles Fault Detection Mode switching | 28 | | DPWM0 | DPWM0 | Same as DPWM1 | 29 | | EXT_FAULT_INT | External Faults | Fault pin interrupt | 30 | | SYS_SSI_INT | System Software | System software interrupt | 31 (highest) | | | | | | ### 9.3.2 Peripherals ### 9.3.2.1 Digital Power Peripherals At the core of the UCD3138x controller are 3 Digital Power Peripherals (DPP). Each DPP can be configured to drive from one to eight DPWM outputs. Each DPP consists of: - Differential input error ADC (EADC) with sophisticated controls - Hardware accelerated digital 2-pole/2-zero PID based filter - Digital PWM module with support for a variety of topologies These can be connected in many different combinations, with multiple filters and DPWMs. They are capable of supporting functions like input voltage feed forward, current mode control, and constant current/constant power, etc.. The simplest configuration is shown in the following figure: #### 9.3.2.1.1 Front End ☑ 9-1 shows the block diagram of the front end module. It consists of a differential amplifier, an adjustable gain error amplifier, a high speed flash analog to digital converter (EADC), digital averaging filters and a precision high resolution set point DAC reference. The programmable gain amplifier in concert with the EADC and the adjustable digital gain on the EADC output work together to provide 9 bits of range with 6 bits of resolution on the EADC output. The output of the Front End module is a 9 bit sign extended result with a gain of 1 LSB / mV. Depending on the value of AFE selected, the resolution of this output could be either 1, 2, 4 or 8 LSBs. In addition Front End 0 has the ability to automatically select the AFE value such that the minimum resolution is maintained that still allows the voltage to fit within the range of the measurement. The EADC control logic receives the sample request from the DPWM module for initiating an EADC conversion. EADC control circuitry captures the EADC-9-bit-code and strobes the filter for processing of the representative error. The set point DAC has 10 bits with an additional 4 bits of dithering resulting in an effective resolution of 14 bits. This DAC can be driven from a variety of sources to facilitate things like soft start, nested loops, etc. Some additional features include the ability to change the polarity of the error measurement and an absolute value mode which automatically adds the DAC value to the error. 図 9-1. Input Stage Of EADC Module Product Folder Links: UCD3138064 図 9-2. Front End Module #### 9.3.2.1.2 DPWM Module The DPWM module represents one complete DPWM channel with 2 independent outputs, A and B. Multiple DPWM modules within the UCD3138x system can be configured to support all key power topologies. DPWM modules can be used as independent DPWM outputs, each controlling one power supply output voltage rail. It can also be used as a synchronized DPWM—with user selectable phase shift between the DPWM channels to control power supply outputs with multiphase or interleaved DPWM configurations. The output of the filter feeds the high resolution DPWM module. The DPWM module produces the pulse width modulated outputs for the power stage switches. The filter calculates the necessary duty ratio as a 24-bit number in Q23 fixed point format (23 bit integer with 1 sign bit). This represents a value within the range 0.0 to 1.0. This duty ratio value is used to generate the corresponding DPWM output ON time. The resolution of the DPWM ON time is 250 psec. Each DPWM module can be synchronized to another module or to an external synchronization signal. An input SYNC signal causes a DPWM ramp timer to reset. The SYNC signal outputs—from each of the four DPWM modules—occur when the ramp timer crosses a programmed threshold. This allows the phase of the DPWM outputs for multiple power stages to be tightly controlled. The DPWM logic takes the output of the filter and converts it into the correct DPWM output for several power supply topologies. It provides for programmable dead times and cycle adjustments for current balancing between phases. It controls the triggering of the EADC. It can synchronize to other DPWMs or to external sources. It can provide synchronization information to other DPWMs or to external recipients. In addition, it interfaces to several fault handling circuits. Some of the control for these fault handling circuits is in the DPWM registers. Fault handling is covered in the Fault Mux section. Product Folder Links: UCD3138064 Each DPWM module supports the following features: - · Dedicated 14 bit time-base with period and frequency control - Shadow period register for end of period updates. - Quad-event control registers (A and B, rising and falling) (Events 1-4) - Used for on/off DPWM duty ratio updates. - Phase control relative to other DPWM modules - Sample trigger placement for output voltage sensing at any point during the DPWM cycle. - Support for 2 independent edge placement DPWM outputs (same frequency or period setting) - Dead-time between DPWM A and B outputs - High Resolution PWM capability 250 ps - Pulse cycle adjustment of up to ±8.192 µs ( 32768 × 250 ps) - Active high/ active low output polarity selection - Provides events to trigger both CPU interrupts and start of ADC12 conversions. #### 9.3.2.1.3 DPWM Events Each DPWM can control the following timing events: - 1. Sample Trigger Count—This register defines where the error voltage is sampled by the EADC in relationship to the DPWM period. The programmed value set in the register should be one fourth of the value calculated based on the DPWM clock. As the DCLK (DCLK = 62.5 MHz max) controlling the circuitry runs at one fourth of the DPWM clock (PCLK = 250MHz max). When this sample trigger count is equal to the DPWM Counter, it initiates a front end calculation by triggering the EADC, resulting in a CLA calculation, and a DPWM update. Over-sampling can be set for 2, 4 or 8 times the sampling rate. - 2. Phase Trigger Count—count offset for slaving another DPWM (Multi-Phase/Interleaved operation). - 3. Period—low resolution switching period count. (count of PCLK cycles) - 4. Event 1-count offset for rising DPWM A event. (PCLK cycles) - 5. Event 2–DPWM count for falling DPWM A event that sets the duty ratio. Last 4 bits of the register are for high resolution control. Upper 14 bits are the number of PCLK cycle counts. - 6. Event 3–DPWM count for rising DPWM B event. Last 4 bits of the register are for high resolution control. Upper 14 bits are the number of PCLK cycle counts. - 7. Event 4–DPWM count for falling DPWM B event. Last 4 bits of the register are for high resolution control. Upper 14 bits are the number of PCLK cycle counts. - 8. Cycle Adjust—Constant offset for Event 2 and Event 4 adjustments. Basic comparisons between the programmed registers and the DPWM counter can create the desired edge placements in the DPWM. High resolution edge capability is available on Events 2, 3 and 4. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### Multi Mode Open Loop Events which change with DPWM mode: DPWM A Rising Edge = Event 1 DPWM A Falling Edge = Event 2 + Cycle Adjust A DPWM B Rising Edge = Event 3 DPWM B Falling Edge = Event 4 + Cycle Adjust B Phase Trigger = Phase Trigger Register value Events always set by their registers, regardless of mode: Sample Trigger 1, Sample Trigger 2, Blanking A Begin, Blanking A End, Blanking B Begin, Blanking B End ### 図 9-3. Multi Mode Open Loop ☑ 9-3 is for multi-mode, open loop. Open loop means that the DPWM is controlled entirely by its own registers, not by the filter output. In other words, the power supply control loop is not closed. The Sample Trigger signals are used to trigger the Front End to sample input signals. The Blanking signals are used to blank fault measurements during noisy events, such as FET turn on and turn off. Additional DPWM modes are described below. #### 9.3.2.1.4 High Resolution DPWM Unlike conventional PWM controllers where the frequency of the clock dictates the maximum resolution of PWM edges, the UCD3138x DPWM can generate waveforms with resolutions as small as 250 ps. This is 16 times the resolution of the clock driving the DPWM module. This is achieved by providing the DPWM mechanism with 16 phase shifted clock signals of 250 MHz each. #### 9.3.2.1.5 Over Sampling The DPWM module has the capability to trigger an over sampling event by initiating the EADC to sample the error voltage. The default "00" configuration has the DPWM trigger the EADC once based on the sample trigger register value. The over sampling register has the ability to trigger the sampling 2, 4 or 8 times per PWM period. Thus the time the over sample happens is at the divide by 2, 4, or 8 time set in the sampling register. The "01" setting triggers 2X over sampling, the "10" setting triggers 4X over sampling, and the "11" triggers over sampling at 8X. #### 9.3.2.1.6 DPWM Interrupt Generation The DPWM has the capability to generate a CPU interrupt based on the PWM frequency programmed in the period register. The interrupt can be scaled by a divider ratio of up to 255 for developing a slower interrupt service execution loop. This interrupt can be fed to the ADC circuitry for providing an ADC12 trigger for sequence synchronization. 表 9-2 outlines the divide ratios that can be programmed. #### 9.3.2.1.7 DPWM Interrupt Scaling/Range | 20 2. Di Will interrupt Divide Natio | | | | | | | | | |--------------------------------------|------------------------------|------------------------------------|--------------------------------------------------|--------------------------------------------|--|--|--|--| | INTERRUPT<br>DIVIDE<br>SETTING | INTERRUPT<br>DIVIDE<br>COUNT | INTERRUPT<br>DIVIDE<br>COUNT (HEX) | SWITCHING PERIOD<br>FRAMES (assume<br>1MHz loop) | NUMBER OF 32<br>MHZ<br>PROCESSOR<br>CYCLES | | | | | | 1 | 0 | 00 | 1 | 32 | | | | | | 2 | 1 | 01 | 2 | 64 | | | | | | 3 | 3 | 03 | 4 | 128 | | | | | | 4 | 7 | 07 | 8 | 256 | | | | | | 5 | 15 | 0F | 16 | 512 | | | | | | 6 | 31 | 1F | 32 | 1024 | | | | | | 7 | 47 | 2F | 48 | 1536 | | | | | | 8 | 63 | 3F | 64 | 2048 | | | | | | 9 | 79 | 4F | 80 | 2560 | | | | | | 10 | 95 | 5F | 96 | 3072 | | | | | | 11 | 127 | 7F | 128 | 4096 | | | | | | 12 | 159 | 9F | 160 | 5120 | | | | | | 13 | 191 | BF | 192 | 6144 | | | | | | 14 | 223 | DF | 224 | 7168 | | | | | | 15 | 255 | FF | 256 | 8192 | | | | | 表 9-2. DPWM Interrupt Divide Ratio #### 9.3.3 Automatic Mode Switching Automatic Mode switching enables the DPWM module to switch between modes automatically, with no firmware intervention. This is useful to increase efficiency and power range. The following paragraphs describe phase-shifted full bridge and LLC examples. #### 9.3.3.1 Phase Shifted Full Bridge Example In phase shifted full bridge topologies, efficiency can be increased by using pulse width modulation, rather than phase shift, at light load. This is shown below: Submit Document Feedback 図 9-4. Phase-Shifted Full Bridge Waveforms 図 9-5. Secondary-Referenced Phase-Shifted Full Bridge Control With Synchronous Rectification ### 9.3.3.2 LLC Example In LLC, three modes are used. At the highest frequency, a pulse width modulated mode (Multi Mode) is used. As the frequency decreases, resonant mode is used. As the frequency gets still lower, the synchronous MOSFET drive changes so that the on-time is fixed and does not increase. In addition, the LLC control supports cycle-by-cycle current limiting. This protection function operates by a comparator monitoring the maximum current during the DPWMA conduction time. Any time this current exceeds the programmable comparator reference the pulse is immediately terminated. Due to classic instability issues associated with half-bridge topologies it is also possible to force DPWMB to match the truncated pulse width of DPWMA. Here are the waveforms for the LLC: 図 9-6. LLC Waveforms 図 9-7. Secondary-Referenced Half-Bridge Resonant LLC Control With Synchronous Rectification #### 9.3.3.3 Mechanism For Automatic Mode Switching The UCD3138x allows the customer to enable up to two distinct levels of automatic mode switching. These different modes are used to enhance light load operation, short circuit operation and soft start. Many of the configuration parameters for the DPWM are in DPWM Control Register 1. For automatic mode switching, some of these parameters are duplicated in the Auto Config Mid and Auto Config High registers. If automatic mode switching is enabled, the filter duty signal is used to select which of these three registers is used. There are 4 registers which are used to select the points at which the mode switching takes place. They are used as shown below. 9-8. Automatic Mode Switching As shown, the registers are used in pairs for hysteresis. The transition from Control Register 1 to Auto Config Mid only takes place when the Filter Duty goes above the Low Upper threshold. It does not go back to Auto Config Mid until the Low Lower Threshold is passed. This prevents oscillation between modes if the filter duty is close to a mode switching point. #### 9.3.4 DPWMC, Edge Generation, Intramux The UCD3138x has hardware for generating complex waveforms beyond the simple DPWMA and DPWMB waveforms already discussed – DPWMC, the Edge Generation Module, and the IntraMux. DPWMC is a signal inside the DPWM logic. It goes high at the Blanking A begin time, and low at the Blanking A end time. The Edge Gen module takes DPWMA and DPWMB from its own DPWM module, and the next one, and uses them to generate edges for two outputs. For DPWM3, the DPWM0 is considered to be the next DPWM. Each edge (rising and falling for DPWMA and DPWMB) has 8 options which can cause it. The options are: 0 = DPWM(n) A Rising edge 1 = DPWM(n) A Falling edge 2 = DPWM(n) B Rising edge 3 = DPWM(n) B Falling edge 4 = DPWM(n+1) A Rising edge 5 = DPWM(n+1) A Falling edge 6 = DPWM(n+1) B Rising edge 7 = DPWM(n+1) B Falling edge Where "n" is the numerical index of the DPWM module of interest. For example n=1 refers to DPWM1. The Edge Gen is controlled by the DPWMEDGEGEN register. It also has an enable/disable bit. The IntraMux is controlled by the Auto Config registers. Intra Mux is short for intra multiplexer. The IntraMux takes signals from multiple DPWMs and from the Edge Gen and combines them logically to generate DPWMA and DPWMB signals This is useful for topologies like phase-shifted full bridge, especially when they are controlled with automatic mode switching. Of course, it can all be disabled, and DPWMA and DPWMB will be driven as described in the sections above. If the Intra Mux is enabled, high resolution must be disabled, and DPWM edge resolution goes down to 4 ns. Here is a drawing of the Edge Gen/Intra Mux: 図 9-9. Edge Generation / IntraMux Here is a list of the IntraMux modes for DPWMA: 0 = DPWMA(n) pass through (default) 1 = Edge-gen output, DPWMA(n) 2 = DPWNC(n) 3 = DPWMB(n) (Crossover) 4 = DPWMA(n+1) 5 = DPWMB(n+1) 6 = DPWMC(n+1) 7 = DPWMC(n+2) 8 = DPWMC(n+3) and for DPWMB: 0 = DPWMB(n) pass through (default) 1 = Edge-gen output, DPWMB(n) 2 = DPWNC(n) 3 = DPWMA(n) (Crossover) 4 = DPWMA(n+1)5 = DPWMB(n+1) 6 = DPWMC(n+1) 7 = DPWMC(n+2) 8 = DPWMC(n+3) The DPWM number wraps around just like the Edge Gen unit. For DPWM3 the following definitions apply: | DPWM(n) | DPWM3 | |-----------|-------| | DPWM(n+1) | DPWM0 | | DPWM(n+2) | DPWM1 | | DPWM(n+3) | DPWM2 | #### 9.3.5 Filter The UCD3138x filter is a PID filter with many enhancements for power supply control. Some of its features include: - · Traditional PID Architecture - · Programmable non-linear limits for automated modification of filter coefficients based on received EADC error Product Folder Links: UCD3138064 - · Multiple coefficient sets fully configurable by firmware - Full 24-bit precision throughout filter calculations - · Programmable clamps on integrator branch and filter output - · Ability to load values into internal filter registers while system is running - · Ability to stall calculations on any of the individual filter branches - · Ability to turn off calculations on any of the individual filter branches - Duty cycle, resonant period, or phase shift generation based on filter output. - · Flux balancing - · Voltage feed forward Here is the first section of the Filter: 図 9-10. First Section of the Filter The filter input, Xn, generally comes from a front end. Then there are three branches, P, I. and D. Note that the D branch also has a pole, Kd Alpha. Clamps are provided both on the I branch and on the D alpha pole. The filter also supports a nonlinear mode, where up to 7 different sets of coefficients can be selected depending on the magnitude of the error input Xn. This can be used to increase the filter gain for higher errors to improve transient response. Here is the output section of the filter (\$0.23 means that there is 1 sign bit, 0 integer bits and 23 fractional bits).: 図 9-11. Output Section of the Filter This section combines the P, I, and D sections, and provides for saturation, scaling, and clamping. There is a final section for the filter, which permits its output to be matched to the DPWM: 図 9-12. Final Section for the Filter This permits the filter output to be multiplied by a variety of correction factors to match the DPWM Period, to provide for Voltage Feed Forward, or for other purposes. After this, there is another clamp. For resonant mode, the filter can be used to generate both period and duty cycle. # 9.3.5.1 Loop Multiplexer The Loop Mux controls interconnections between the filters, front ends, and DPWMs. Any filter, front end, and DPWM can be combined in a variety of configurations. It also controls the following connections: - DPWM to Front End - Front End DAC control from Filters or Constant Current/Constant Power Module - · Filter Special Coefficients and Feed Forward - DPWM synchronization - Filter to DPWM The following control modules are configured in the Loop Mux: - Constant Power/Constant Current - Cycle Adjustment (Current and flux balancing) - Global Period - Light Load (Burst Mode) - Analog Peak Current Mode #### 9.3.5.2 Fault Multiplexer In order to allow a flexible way of mapping several fault triggering sources to all the DPWMs channels, the UCD3138x provides an extensive array of multiplexers that are united under the name Fault Mux module. The Fault Mux Module supports the following types of mapping between all the sources of fault and all the different fault response mechanisms inside each DPWM module. - Many fault sources may be mapped to a single fault response mechanism. For instance an analog comparator in charge of over voltage protection, a digital comparator in charge of over current protection and an external digital fault pin can be all mapped to a Fault-A signal connected to a single FAULT MODULE and shut down DPWM1-A. - A single fault source can be mapped to many fault response mechanisms inside many DPWM modules. For instance an analog comparator in charge of over current protection can be mapped to DPWM-0 through DPWM-3 by way of several fault modules. - Many fault sources can be mapped to many fault modules inside many DPWM modules. 図 9-13. Fault Mux Module The Fault Mux Module provides a multitude of fault protection functions within the UCD3138x high-speed loop (Front End Control, Filter, DPWM and Loop Mux modules). The Fault Mux Module allows highly configurable fault generation based on digital comparators, high-speed analog comparators and external fault pins. Each of the fault inputs to the DPWM modules can be configured to one or any combination of the fault events provided in the Fault Mux Module. Each one of the DPWM engines has four fault modules. The modules are called CBC fault module, AB fault module, A fault module and B fault module. The internal circuitry in all the four fault modules is identical, and the difference between the modules is limited to the way the modules are attached to the DPWMs. 図 9-14. Fault Module All fault modules provide immediate fault detection but only once per DPWM switching cycle. Each one of the fault modules own a separate max\_count and the fault flag will be set only if sequential cycle-by-cycle fault count exceeds max\_count. Once the fault flag is set, DPWMs need to be disabled by DPWM\_EN going low in order to clear the fault flags. Please note, all four Fault Modules share the same DPWM\_EN control, all fault flags (output of Fault Modules) will be cleared simultaneously. All four Fault Modules share the same global FAULT\_EN as well. Therefore a specific Fault Module cannot be enabled/ disabled separately. 図 9-15. Cycle-By-Cycle Block Unlike Fault Modules, only one Cycle by Cycle block is available in each DPWM module. The Cycle by Cycle block works in conjunction with CBC Fault Module and enables DPWM reaction to signals arriving from the Analog Peak current mode (PCM) module. The Fault Mux Module supports the following basic functions: - · 4 digital comparators using the Front End EADCs with programmable thresholds and fault generation - Configuration for 7 high speed analog comparators with programmable thresholds and fault generation - External GPIO detection control with programmable fault generation - Configurable DPWM fault generation for DPWM Current Limit Fault, DPWM Over-Voltage Detection Fault, DPWM A External Fault, DPWM B External Fault and DPWM IDE Flag Product Folder Links: UCD3138064 - Clock Failure Detection for High and Low Frequency Oscillator blocks - Discontinuous Conduction Mode Detection 図 9-16. Fault Mux Block Diagram ## 9.3.6 Communication Ports ## 9.3.6.1 SCI (UART) Serial Communication Interface A maximum of two independent Serial Communication Interface (SCI) or Universal Asynchronous Receiver/ Transmitter (UART) interfaces are included within the device for asynchronous start-stop serial data communication (see the pin out sections for details). Each interface has a 24 bit pre-scaler for supporting programmable baud rates, a programmable data word and stop bit options. Half or full duplex operation is configurable through register bits. A loop back feature can also be setup for firmware verification. Both SCI-TX and SCI-RX pin sets can be used as GPIO pins when the peripheral is not being used. ## 9.3.6.2 PMBUS/I<sup>2</sup>C The UCD3138x has two independent interfaces which both support PMBus and I<sup>2</sup>C in master and slave modes. Only one of the interfaces has control of the address pin current sources as well as support for the optional Control and Alert lines described in the PMBus specification. Other than these differences, the interfaces are identical. The PMBus/I<sup>2</sup>C interface is designed to minimize the processor overhead required for interface. It can automatically detect and acknowledge addresses. It handles start and stop conditions automatically, and can clock stretch until the processor has time to poll the PMBus status. It will automatically receive and send up to 4 bytes at a time. It can automatically verify and generate a PEC. This means that a write byte command can be received by the processor with only one function call. There is no need for any interrupts at all with this PMBus/I<sup>2</sup>C interface. If it is polled every few milliseconds, it will work perfectly. The interface also supports automatic ACK of two independent addresses. If both PMBus/I<sup>2</sup>C interfaces are used at the same time a total of 4 independent addresses can be automatically detected. # Example: PMBus Address Decode via ADC12 Reading The user can allocate 2 pins of the 12-bit ADC input channels, AD\_00 and AD\_01, for PMBus address decoding. At power-up the device applies I<sub>BIAS</sub> to each address detect pin and the voltage on that pin is captured by the internal 12-bit ADC. Product Folder Links: UCD3138064 図 9-17. PMBUS Address Detection Method PMBus/I<sup>2</sup>C address 0x7E is a reserved address and should not be used in a system using the UCD3138x. This address is used for manufacturing test. ## 9.3.6.3 SPI The SPI is a high-speed synchronous serial input/output port that allows a serial bit stream of programmed length (1 to 16 bits) to be shifted into and out of the device at a programmed bit-transfer rate. The SPI is normally used for communication between the UCD3138x and external peripherals. Typical applications include an interface to external I/O or peripheral expansion via devices such as shift registers, display drivers, SPI EPROMs and analog-to-digital converters. The SPI allows serial communication with other SPI devices through a 3-pin or 4-pin mode interface. The SPI typically is configured as a master for communicating to external EEPROM. | P <sub>SCK</sub> | Period SCK | 2 ICLK | |------------------|------------------------|----------------------| | $t_{WH}$ | SCK High Time | 1/2 P <sub>SCK</sub> | | $t_{WL}$ | SCK Low Time | 1/2 P <sub>SCK</sub> | | t <sub>SU</sub> | Data in setup | 2 ns (typical) | | t <sub>H</sub> | Data in hold | 4 ns (typical) | | $t_V$ | Ouput Valid | 4 ns (typical) | | t <sub>HO</sub> | <b>Ouput Data Hold</b> | 2 ns (typical) | | tcss | Chip Select Setup | 1 P <sub>SCK</sub> | | t <sub>CSH</sub> | Chip Select Hold | 1 P <sub>SCK</sub> | 図 9-18. SPI Timing Diagram # 9.3.7 Real Time Clock The UCD3138x has an internal real time clock (RTC) function that can track time in seconds, minutes, hours and days. This function requires an external precision 10 MHz clock. - Firmware writable time/day register which tracks the total number of days. - The day counter will be able to count 4 years worth of days. - Years and months and leap year calculation must be calculated in firmware. - Firmware programmable frequency correction of ±200 ppm in 0.8 ppm steps - The RTC function can provide interrupts to the IRQ or FIQ at 1, 10, 30, and 60 second intervals. - The clock from the RTC driver can be driven to an external pin through an internal multiplexor - The clock for the RTC function can come from an external clock through a dedicated GPIO pin. ## **9.3.8 Timers** External to the Digital Power Peripherals there are 3 different types of timers in UCD3138x. They are the 24-bit timer, 16-bit timer and the watchdog timer #### 9.3.8.1 24-Bit Timer There is one 24 bit timer which runs off the Interface Clock. It can be used to measure the time between two events, and to generate interrupts after a specific interval. Its clock can be divided down by an 8-bit pre-scalar to provide longer intervals. The timer has two compare registers (Data Registers). Both can be used to generate an interrupt after a time interval. Additionally, the timer has a shadow register (Data Buffer register) which can be used to store CPU updates of the compare events while still using the timer. The selected shadow register update mode happens after the compare event matches. The two capture pins TCAP0 and TCAP1 are inputs for recording a capture event. A capture event can be set either to rising, falling, or both edges of the capture pin signal. Upon this event, the counter value is stored in the corresponding capture data register. Five Interrupts from the 24 bit timer can be set, which are the counter rollover event (overflow), capture events 0 and 1, and the two comparison match events. Each interrupt can be disabled or enabled. #### 9.3.8.2 16-Bit PWM Timers There are four 16 bit counter PWM timers which run off the Interface Clock and can further be divided down by a 8-bit pre-scaler to generate slower PWM time periods. Each timer has two compare registers (Data Registers) for generating the PWM set/unset events. Additionally, each timer has a shadow register (Data Buffer register) which can be used to store CPU updates of compare events while still using the timer. The selected shadow register update mode happens after the compare event matches. The counter reset can be configured to happen on a counter roll over, a compare equal event, or by a software controlled register. Interrupts from the PWM timer can be set due to the counter rollover event (overflow) or by the two comparison match events. Each comparison match and the overflow interrupts can be disabled or enabled. Upon an event comparison, the PWM pin can be configured to set, clear, toggle or have no action at the output. The value of PWM pin output can be read for status or simply configured as General Purpose I/O for reading the value of the input at the pin. ## 9.3.8.3 Watchdog Timer A watchdog timer is provided on the device for ensuring proper firmware loop execution. The timer is clocked off of a separate low speed oscillator source. If the timer is allowed to expire, a reset condition is issued to the ARM processor. The watchdog is reset by a simple CPU write bit to the watchdog key register by the firmware routine. On device power-up the watchdog is disabled. Yet after it is enabled, the watchdog cannot be disabled by firmware. Only a device reset can put this bit back to the default disabled state. A half timer flag is also provided for status monitoring of the watchdog. ## 9.3.9 General Purpose ADC12 The ADC12 is a 12 bit, high speed analog to digital converter, equipped with the following options: - Typical conversion speed of 267 ksps - Conversions can consist from 1 to 16 ADC channel conversions in any desired sequence - Post conversion averaging capability, ranging from 4X, 8X, 16X or 32X samples - Configurable triggering for ADC conversions from the following sources: firmware, DPWM rising edge, ADC\_EXT\_TRIG pin or Analog Comparator results - · Interrupt capability to embedded processor at completion of ADC conversion - Six digital comparators on the first 6 channels of the conversion sequence using either raw ADC data or averaged ADC data - Two 10 µA current sources for excitation of PMBus addressing resistors - · Dual sample and hold for accurate power measurement - · Internal temperature sensor for temperature protection and monitoring The control module ( 9-19) contains the control and conversion logic for auto-sequencing a series of conversions. The sequencing is fully configurable for any combination of 16 possible ADC channels through an analog multiplexer embedded in the ADC12 block. Once converted, the selected channel value is stored in the result register associated with the sequence number. Input channels can be sampled in any desired order or programmed to repeat conversions on the same channel multiple times during a conversion sequence. Selected channel conversions are also stored in the result registers in order of conversion, where the result 0 register is the first conversion of a 16-channel sequence and result 15 register is the last conversion of a 16-channel sequence. The number of channels converted in a sequence can vary from 1 to 16. Unlike EADC0 through EADC2, which are primarily designed for closing high speed compensation loops, the ADC12 is not usually used for loop compensation purposes. The EADC converters have a substantially faster conversion rate, thus making them more attractive for closed loop control. The ADC12 features make it best suited for monitoring and detection of currents, voltages, temperatures and faults. Please see the セクション 8.10 for the temperature variation associated with this function. 図 9-19. ADC12 Control Block Diagram # 9.3.10 Miscellaneous Analog The Miscellaneous Analog Control (MAC) Registers are a catch-all of registers that control and monitor a wide variety of functions. These functions include device supervisory features such as Brown-Out and power saving configuration, general purpose input/output configuration and interfacing, internal temperature sensor control and current sharing control. The MAC module also provides trim signals to the oscillator and AFE blocks. These controls are usually used at the time of trimming at manufacturing; therefore this document will not cover these trim controls. #### 9.3.11 Brownout Brownout function is used to determine if the device supply voltage is lower than a threshold voltage, a condition that may be considered unsafe for proper operation of the device. The brownout threshold is higher than the reset threshold voltage; therefore, when the supply voltage is lower than brownout threshold, it still does not necessarily trigger a device reset. The brownout interrupt flag can be polled or alternatively can trigger an interrupt to service such case by an interrupt service routine. Please see the セクション 8.8. # 9.3.12 Global I/O Up to 32 pins in UCD3138x can be configured in the Global I/O register to serve as a general purpose input or output pins (GPIO). This includes all digital input or output pins except for the RESET pin. The pins that cannot be configured as GPIO pins are the supply pins, ground pins, ADC-12 analog input pins, EADC analog input pins and the RESET pin. Additional digital pins not listed in this register can be configured through their local configuration registers. There are two ways to configure and use the digital pins as GPIO pins: - 1. Through the centralized Global I/O control registers. - 2. Through the distributed control registers in the specific peripheral that shares it pins with the standard GPIO functionality. The Global I/O registers offer full control of: - 1. Configuring each pin as a GPIO. - 2. Setting each pin as input or output. - 3. Reading the pin's logic state, if it is configured as an input pin. - 4. Setting the logic state of the pin, if it is configured as an output pin. - 5. Connecting pin/pins to high rail through internal push/pull drivers or external pull up resistors. The Global I/O registers include Global I/O EN register, Global I/O OE Register, Global I/O Open Drain Control Register, Global I/O Value Register and Global I/O Read Register. The following is showing the format of Global I/O EN Register (GLBIOEN) as an example: | BIT NUMBER | 31:0 | | | |--------------------------------------------|--------------|--|--| | Bit Name | GLOBAL_IO_EN | | | | Access | R/W | | | | Default 0000_0000_0000_0000_0000_0000_0000 | | | | Bits 29-0: GLOBAL\_IO\_EN - This register enables the global control of digital I/O pins 0 = Control of IO is done by the functional block assigned to the IO (Default) 1 = Control of IO is done by Global IO registers. Note that the effect of the GLBIO register is tied to the pin. If you change the pin function using the IOMUX register the GLBIO setting does not move with the function but stays with the pin. | BIT | PIN_NAME | |-----|--------------| | 31 | PWM2 | | 30 | PWM3 | | 29 | FAULT3 | | 28 | ADC_EXT_TRIG | | 27 | TCK | | 26 | TDO | | 25 | TMS | | 24 | TDI | | 23 | SCI_TX1 | | 22 | SCI_TX0 | | 21 | SCI_RX1 | | 20 | SCI_RX0 | | 19 | TCAP0 | | 18 | PWM1 | | 17 | PWM0 | | 16 | TCAP1 | | 15 | I2C_DATA | | 14 | PMBUS_CTRL | | 13 | PMBUS_ALERT | | 12 | EXT_INT | | 11 | FAULT2 | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated | BIT | PIN_NAME | |-----|----------| | 10 | FAULT1 | | 9 | FAULT0 | | 8 | SYNC | | 7 | DPWM3B | | 6 | DPWM3A | | 5 | DPWM2B | | 4 | DPWM2A | | 3 | DPWM1B | | 2 | DPWM1A | | 1 | DPWM0B | | 0 | DPWM0A | # 9.3.13 Temperature Sensor Control Temperature sensor control register provides internal temperature sensor enabling and trimming capabilities. The internal temperature sensor is disabled by default. 図 9-20. Internal Temp Sensor Temperature sensor is calibrated at room temperature (25 °C) via a calibration register value. The temperature sensor is measured using ADC12 (via channel 14). The temperature is then calculated using a mathematical formula involving the calibration register (this effectively adds a delta to the ADC measurement). The temperature sensor can be enabled or disabled. # 9.3.14 I/O Mux Control I/O Mux Control register may be used in order to choose a single specific functionality that is desired to be assigned to a physical device pin for your application. See the UCD3138x programmer's manual for details on the available configurations. # 9.3.15 Current Sharing Control UCD3138x provides three separate modes of current sharing operation. - · Analog bus current sharing - PWM bus current sharing - Master/Slave current sharing - AD02 has a special ESD protection mechanism that prevents the pin from pulling down the current-share bus if power is missing from the UCD3138x The simplified current sharing circuitry is shown in the drawing below. The digital pulse connected to SW3 transforms SW3 into a pulse-width-modulated current source. Details on the frequency and resolution of this feature are in the digital power fusion peripherals manual. 図 9-21. Simplified Current Sharing Circuitry | CURRENT SHARING MODE | FOR TEST ONLY,<br>ALWAYS KEEP 00 | CS_MODE | EN_SW1 | EN_SW2 | DPWM | |-----------------------------|----------------------------------|--------------|--------|--------|--------| | Off or Slave Mode (3-state) | 00 | 00 (default) | 0 | 0 | 0 | | PWM Bus | 00 | 01 | 1 | 0 | ACTIVE | | Off or Slave Mode (3-state) | 00 | 10 | 0 | 0 | 0 | | Analog Bus or Master | 00 | 11 | 0 | 1 | 0 | The period and the duty of 8-bit PWM current source and the state of the SW1 and SW2 switches can be controlled through the current sharing control register (CSCTRL). ## 9.3.16 Temperature Reference The temperature reference register (TEMPREF) provides the ADC12 count when ADC12 measures the internal temperature sensor (channel 14) during the factory trim and calibration. This information can be used by different periodic temperature compensation routines implemented in the firmware. But it should not be overwritten by firmware, otherwise this factory written value will be lost until the device is reset. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9.4 Device Functional Modes # 9.4.1 DPWM Modes Of Operation The DPWM is a complex logic system which is highly configurable to support several different power supply topologies. The discussion below will focus primarily on waveforms, timing and register settings, rather than on logic design. The DPWM is centered on a period counter, which counts up from 0 to PRD, and then is reset and starts over again. The DPWM logic causes transitions in many digital signals when the period counter hits the target value for that signal. #### 9.4.1.1 Normal Mode In Normal mode, the Filter output determines the pulse width on DPWM A. DPWM B fits into the rest of the switching period, with a dead time separating it from the DPWM A on-time. It is useful for buck topologies, among others. Here is a drawing of the Normal Mode waveforms: #### Normal Mode Closed Loop Events which change with DPWM mode: DPWM A Rising Edge = Event 1 DPWM A Falling Edge = Event 1 + Filter Duty + Cycle Adjust A Adaptive Sample Trigger A = Event 1 + Filter Duty + Adaptive Sample Register or Adaptive Sample Trigger B = Event 1 + Filter Duty/2 + Adaptive Sample Register DPWM B Rising Edge = Event 1 + Filter Duty + Cycle Adjust A + (Event 3 - Event 2) DPWM B Falling Edge = Event 4 Phase Trigger = Phase Trigger Register value or Filter Duty Events always set by their registers, regardless of mode: Sample Trigger 1, Sample Trigger 2, Blanking A Begin, Blanking A End, Blanking B Begin, Blanking B End # 図 9-22. Normal Mode - Closed Loop Cycle adjust A can be used to adjust pulse widths on individual phases of a multi-phase system. This can be used for functions like current balancing. The Adaptive Sample Triggers can be used to sample in the middle of the on-time (for an average output), or at the end of the on-time (to minimize phase delay) The Adaptive Sample Register provides an offset from the center of the on-time. This can compensate for external delays, such as MOSFET and gate driver turn on times. Blanking A-Begin and Blanking A-End can be used to blank out noise from the MOSFET turn on at the beginning of the period (DPWMA rising edge). Blanking B could be used at the turn off time of DPWMB. The other edges are dynamic, so blanking is more difficult. Cycle Adjust B has no effect in Normal Mode. ## 9.4.1.2 Phase Shifting In most modes, it is possible to synchronize multiple DPWM modules using the phase shift signal. The phase shift signal has two possible sources. It can come from the Phase Trigger Register. This provides a fixed value, which is useful for an application like interleaved PFC. The phase shift value can also come from the filter output. In this case, the changes in the filter output causes changes in the phase relationship of two DPWM modules. This is useful for phase shifted full bridge topologies. The following figure shows the mechanism of phase shift: Phase Shift Phase Trigger = Phase Trigger Register value or Filter Duty 図 9-23. Phase Shifting # 9.4.1.3 DPWM Multiple Output Mode Multi mode is used for systems where each phase has only one driver signal. It enables each DPWM peripheral to drive two phases with the same pulse width, but with a time offset between the phases, and with different cycle adjusts for each phase. The Multi-Mode diagram is shown in ⊠ 9-24. DPWM A Rising Edge = Event 1 DPWM A Falling Edge = Event 1 + Filter Duty + Cycle Adjust A Adaptive Sample Trigger A = Event 1 + Filter Duty + Adaptive Sample Register or Adaptive Sample Trigger B = Event 1 + Filter Duty/2 + Adaptive Sample Register DPWM B Rising Edge = Event 3 DPWM B Falling Edge = Event 3 + Filter Duty + Cycle Adjust B Phase Trigger = Phase Trigger Register value or Filter Duty Events always set by their registers, regardless of mode: Sample Trigger 1, Sample Trigger 2, Blanking A Begin, Blanking A End, Blanking B Begin, Blanking B End 図 9-24. DPWM Multi-Mode Close Loop Product Folder Links: UCD3138064 Event 2 and Event 4 are not relevant in Multi mode. Copyright © 2023 Texas Instruments Incorporated DPWMB can cross over the period boundary safely, and still have the proper pulse width, so full 100% pulse width operation is possible. DPWMA cannot cross over the period boundary. Since the rising edge on DPWM B is also fixed, Blanking B-Begin and Blanking B-End can be used for blanking this rising edge. And, of course, Cycle Adjust B is usable on DPWM B. #### 9.4.1.4 DPWM Resonant Mode This mode provides a symmetrical waveform where DPWMA and DPWMB have the same pulse width. As the switching frequency changes, the dead times between the pulses remain the same. The equations for this mode are designed for a smooth transition from PWM mode to resonant mode, as described in the セクション 9.3.3.2. Here is a diagram of this mode: #### Resonant Symmetrical Closed Loop Events which change with DPWM mode: Dead Time 1 = Event 3 – Event 2 Dead Time 2 = Event 1 + Period Register – Event 4) Average Dead Time = (Dead Time 1 + Dead Time 2)/2 DPWM A Rising Edge = Event 1 DPWM A Falling Edge = Event 1 + Filter Duty – Average Dead Time Adaptive Sample Trigger A = Event 1 + Filter Duty + Adaptive Sample Register Adaptive Sample Trigger B = Event 1 + Filter Duty/2 + Adaptive Sample Register DPWM B Rising Edge = Event 1 + Filter Duty – Average Dead Time + (Event 3 – Event 2) DPWM B Falling Edge = Filter Period – (Period Register – Event 4) Phase Trigger = Phase Trigger Register value or Filter Duty Events always set by their registers, regardless of mode: Sample Trigger 1, Sample Trigger 2, Blanking A Begin, Blanking A End, Blanking B Begin, Blanking B End ## 図 9-25. DPWM Resonant Symmetrical Mode The Filter has two outputs, Filter Duty and Filter Period. In this case, the Filter is configured so that the Filter Period is twice the Filter Duty. So if there were no dead times, each DPWM pin would be on for half of the period. For dead time handling, the average of the two dead times is subtracted from the Filter Duty for both DPWM pins. Therefore, both pins will have the same on-time, and the dead times will be fixed regardless of the period. The only edge which is fixed relative to the start of the period is the rising edge of DPWM A. This is the only edge for which the blanking signals can be used easily. Product Folder Links: UCD3138064 # 9.4.2 Triangular Mode Triangular mode provides a stable phase shift in interleaved PFC and similar topologies. In this case, the PWM pulse is centered in the middle of the period, rather than starting at one end or the other. In Triangular Mode, only DPWM-B is available. Here is a diagram for Triangular Mode: Start of Period Start of Period Period Period Counter DPWM Output A Sample Trigger 1 Blanking A Begin To Other Modules Blanking A End Filter controlled edge DPWM Output B Cycle Adjust A (High Resolution) Cycle Adjust B (High Resolution) Filter Duty/2 (High Resolution) Period/2 Sample Trigger 2 Blanking B Begin Blanking B End To Other Modules Phase Trigger Triangular Mode Closed Loop Events which change with DPWM mode: DPWM A Rising Edge = None DPWM A Falling Edge = None Adaptive Sample Trigger = None DPWM B Rising Edge = Period/2 - Filter Duty/2 + Cycle Adjust A DPWM B Falling Edge = Period/2 + Filter Duty/2 + Cycle Adjust B Phase Trigger = Phase Trigger Register value or Filter Duty Events always set by their registers, regardless of mode: Sample Trigger 1, Sample Trigger 2, Blanking A Begin, Blanking A End, Blanking B Begin, Blanking B End # 図 9-26. Triangular Mode All edges are dynamic in triangular mode, so fixed blanking is not that useful. The adaptive sample trigger is not needed. It is very easy to put a fixed sample trigger exactly in the center of the FET on-time, because the center of the on-time does not move in this mode. ## 9.4.3 Leading Edge Mode Leading edge mode is similar to Normal mode, reversed in time. The DPWM A falling edge is fixed, and the rising edge moves to the left, or backwards in time, as the filter output increases. The DPWM B falling edge stays ahead of the DPWMA rising edge by a fixed dead time. Here is a diagram of the Leading Edge Mode: # Leading Edge Closed Loop Events which change with DPWM mode: DPWM A Falling Edge = Event 1 DPWM A Rising Edge = Event 1 - Filter Duty + Cycle Adjust A Adaptive Sample Trigger A = Event 1 - Filter Duty + Adaptive Sample Register or Adaptive Sample Trigger B = Event 1 - Filter Duty/2 + Adaptive Sample Register DPWM B Rising Edge = Event 4 DPWM B Falling Edge = Event 1 - Filter Duty + Cycle Adjust A -(Event 2 – Event 3) Phase Trigger = Phase Trigger Register value or Filter Duty Events always set by their registers, regardless of mode: Sample Trigger 1, Sample Trigger 2, Blanking A Begin, Blanking A End, Blanking B Begin, Blanking B End ## 図 9-27. Leading Edge Mode As in the Normal mode, the two edges in the middle of the period are dynamic, so the fixed blanking intervals are mainly useful for the edges at the beginning and end of the period. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9.5 Memory # 9.5.1 Register Maps # 9.5.1.1 CPU Memory Map and Interrupts When the device comes out of power-on-reset, the data memories are mapped to the processor as follows: # 9.5.1.1.1 Memory Map (After Reset Operation) | Address | Size (Bytes) | Module | |----------------------------------------------------------------|--------------|-----------------| | 0x0000_0000 - 0x0003_FFFF<br>In 32 repeated blocks of 8 k each | 32 X 8 k | Boot ROM | | 0x0004_0000 - 0x0004_7FFF | 32 k | Program Flash 1 | | 0x0004_8000 - 0x0004_FFFF | 32 k | Program Flash 2 | | 0x0006_8800 - 0x0006_8FFF | 2 k | Data Flash | | 0x0006_9000 - 0x0006_9FFF | 4 k | Data RAM | # 9.5.1.1.2 Memory Map (Normal Operation) Just before the boot ROM program gives control to flash program, the ROM configures the memory as follows: | Address | Size (Bytes) | Module | |---------------------------|--------------|------------------------| | 0x0000_0000 - 0x0000_7FFF | 32 k | Program Flash 1 (or 2) | | 0x0000_8000 - 0x0000_FFFF | 32 k | Program Flash 2 (or 1) | | 0x0002_0000 - 0x0002_1FFF | 8 k | Boot ROM | | 0x0006_8800 - 0x0006_8FFF | 2 k | Data Flash | | 0x0006_9000 - 0x0006_9FFF | 4 k | Data RAM | # 9.5.1.1.3 Memory Map (System and Peripherals Blocks) | Address | Size | Module | |---------------------------|------|------------------------------| | 0x0012_0000 - 0x0012_00FF | 256 | Loop Mux | | 0x0013_0000 - 0x0013_00FF | 256 | Fault Mux | | 0x0014_0000 - 0x0014_00FF | 256 | ADC | | 0x0015_0000 - 0x0015_00FF | 256 | DPWM 3 | | 0x0016_0000 - 0x0016_00FF | 256 | Filter 2 | | 0x0017_0000 - 0x0017_00FF | 256 | DPWM 2 | | 0x0018_0000 - 0x0018_00FF | 256 | Front End/Ramp Interface 2 | | 0x0019_0000 - 0x0019_00FF | 256 | Filter 1 | | 0x001A_0000 - 0x001A_00FF | 256 | DPWM 1 | | 0x001B_0000 - 0x001B_00FF | 256 | Front End/Ramp Interface 1 | | 0x001C_0000 - 0x001C_00FF | 256 | Filter 0 | | 0x001D_0000 - 0x001D_00FF | 256 | DPWM 0 | | 0x001E_0000 - 0x001E_00FF | 256 | Front End/Ramp Interface 0 | | 0xFFF7_EC00 - 0xFFF7_ECFF | 256 | UART 0 | | 0xFFF7_ED00 - 0xFFF7_EDFF | 256 | UART 1 | | 0xFFF7_F000 - 0xFFF7_F0FF | 256 | Miscellaneous Analog Control | | 0xFFF7_F600 - 0xFFF7_F6FF | 256 | PMBus Interface | | 0xFFF7_FA00 - 0xFFF7_FAFF | 256 | GIO | | 0xFFF7_FD00 - 0xFFF7_FDFF | 256 | Timer | | 0xFFFF_FD00 - 0xFFFF_FDFF | 256 | MMC | | 0xFFFF_FE00 - 0xFFFF_FEFF | 256 | DEC | | 0xFFFF_FF20 - 0xFFFF_FF37 | 23 | CIM | Product Folder Links: UCD3138064 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback | Address | Size | Module | |---------------------------|------|--------| | 0xFFFF_FF40 - 0xFFFF_FF50 | 16 | PSA | | 0xFFFF_FFD0 - 0xFFFF_FFEC | 28 | SYS | The registers and bit definitions inside the System and Peripheral blocks are detailed in the programmer's guide for each peripheral. ## 9.5.1.2 Boot ROM The UCD3138064 incorporates a 8 kB boot ROM. This boot ROM includes support for: - · Program download through the PMBus - · Device initialization - Examining and modifying registers and memory - · Verifying and executing program flash automatically - Jumping to a customer defined boot program - Checksum evaluation to facilitate program execution from either Program Flash 1 or Program Flash 2 The Boot ROM is entered automatically on device reset. It initializes the device and then performs checksums on the program flash. If the first 2 kB of either program FLASH has a valid checksum, the program branches to location 0 in the appropriate Program FLASH module. This permits the use of a custom boot program. If the first checksum fails, it performs some additional checksum calculations to determine where the valid program is located. This permits full automated program memory checking, when there is no need for a custom boot program. The complete decision tree is located in ☑ 9-28. "Branch to Program Flash 1" means Flash 1 is at address 0x0000, and Flash 2 is at address 0x8000. "Branch to Program Flash 2" means Flash 2 is at address 0x0000, and Flash 1 is at address 0x8000. Product Folder Links: UCD3138064 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ☑ 9-28. Check Sum Evaluation Flowchart If neither checksum is valid, the Boot ROM stays in control, and accepts commands via the PMBus interface. These functions can be used to read and write to all memory locations in the UCD3138064. Typically they are used to download a program to Program Flash, and to command its execution. # 9.5.1.3 Customer Boot Program As described above, it is possible to generate a user boot program using 2 kB or more of the Program Flash. This can support things which the Boot ROM does not support, including: - Program download via UART useful especially for applications where the UCD3138064 is isolated from the host (e.g., PFC) - Encrypted download useful for code security in field updates. - · PMBus download at different addresses # 9.5.1.4 Flash Management The UCD3138064 offers a variety of features providing for easy prototyping and easy flash programming. At the same time, high levels of security are possible for production code, even with field updates. Standard firmware will be provided for storing multiple copies of system parameters in data flash. This minimizes the risk of losing information if data-flash programming is interrupted. # 9.5.1.5 Synchronous Rectifier MOSFET Ramp and IDE Calculation The UCD3138064 has built in logic for optimizing the performance of the synchronous rectifier MOSFETs. This comes in two forms: - Synchronous Rectifier MOSFET ramp - Ideal Diode Emulation (IDE) calculation When starting up a power supply, It is not uncommon for there to already be a voltage present on the output – this is called pre-bias. It can be very difficult to calculate the ideal synchronous rectifier MOSFET on-time for this case. If it is not calculated correctly, it may pull down the pre-bias voltage, causing the power supply to sink current. To avoid this, the synchronous rectifier MOSFETs are not turned on until after the power supply has ramped up to the nominal output voltage. The synchronous rectifier MOSFETs are then turned on slowly in order to avoid an output voltage glitch. The synchronous rectifier MOSFET ramp logic can be used to turn them on at a rate well below the bandwidth of the filter. In discontinuous mode, the ideal on-time for the synchronous rectifier MOSFETs is a function of $V_{in}$ , $V_{out}$ , and the primary side duty cycle (D). The IDE logic in the UCD3138064 takes $V_{in}$ and $V_{out}$ data from the firmware and combines it with D data from the filter hardware. It uses this information to calculate the ideal on-time for the synchronous rectifier MOSFETs. # 10 Applications and Implementation # 10.1 Application Information The UCD3138x has an extensive set of fully-programmable, high-performance peripherals that make it suitable for a wide range of power supply applications. In order to make the part easier to use, TI has prepared an extensive set of materials to demonstrate the features of the device for several key applications. In each case the following items are available: - 1. Full featured EVM hardware that demonstrates classic power supply functionality. - 2. An EVM user guide that contains schematics, bill-of-materials, layout guidance and test data showcasing the performance and features of the device and the hardware. | 表 10-1. | <b>Application</b> | Information | |---------|--------------------|-------------| |---------|--------------------|-------------| | APPLICATION | EVM DESCRIPTION | |------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Phase shifted full<br>bridge | This EVM demonstrates a PSFB DC-DC power converter with digital control using the UCD3138x device. Control is implemented by using PCMC with slope compensation. This simplifies the hardware design by eliminating the need for a series blocking capacitors and providing the inherent input voltage feed-forward that comes from PCMC. The controller is located on a daughter card and requires firmware in order to operate. This firmware, along with the entire source code, is made available through TI. A free, custom function GUI is available to help the user experiment with the different hardware and software enabled features. The EVM accepts a DC input from 350 VDC to 400 VDC, and outputs a nominal 12 VDC with full load output power of 360 W, or full output current of 30 A. | | LLC resonant converter | This EVM demonstrates an LLC resonant half-bridge DC-DC power converter with digital control using the UCD3138x device. The controller is located on a daughter card and requires firmware in order to operate. This firmware, along with the entire source code, is made available through TI. A free, custom function GUI is available to help the user experiment with the different hardware and software enabled features. The EVM accepts a DC input from 350 VDC to 400 VDC, and outputs a nominal 12 VDC with full load output power of 340 W, or full output current of 29 A. | # **10.2 Typical Application** This section summarizes the PSFB EVM DC-DC power converter. 図 10-1. Phase-Shifted Full-Bridge # 10.2.1 Design Requirements # 表 10-2. Input Characteristics | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | | |--------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|------|-----|------|--| | ALL SP | ALL SPECIFICATIONS at Vin=400V and 25°C AMBIENT UNLESS OTHERWISE NOTED. | | | | | | | | V <sub>in</sub> | Input voltage range | Normal Operating | 350 | 385 | 420 | V | | | V <sub>inmax</sub> | Max input voltage | Continuous | | | 420 | V | | | I <sub>in</sub> | Input current | Vin=350V, Full Load | | 1.15 | | Α | | | I <sub>stby</sub> | Input no load current | Output current is 0A | | 30 | | mA | | | V <sub>on</sub> | Under voltage leekeut | V <sub>in</sub> Decreasing (input voltage is detected on secondary side) | | 340 | | V | | | V <sub>hys</sub> | Under voltage lockout | V <sub>in</sub> Increasing | | 360 | | V | | # 表 10-3. Output Characteristics | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------|------|-------|------|--------| | ALL SPECIFICATIONS at Vin=400V and 25°C AMBIENT UNLESS OTHERWISE NOTED. | | | | | | | | Vo | Output voltage setpoint | No load on outputs | | 12 | | V | | Reg <sub>line</sub> | Line regulation | All outputs; 360 ≤ V <sub>in</sub> ≤ 420; I <sub>O</sub> = I <sub>Omax</sub> | | | 0.5 | % | | Reg <sub>load</sub> | Load regulation | All outputs; 0 ≤ I <sub>O</sub> ≤ I <sub>Omax</sub> ; V <sub>in</sub> = 400 V | | | 1 | % | | V <sub>n</sub> | Ripple and noise <sup>(1)</sup> | 5Hz to 20 MHz | | 100 | | mVpp | | Io | Output current | | 0 | | 30 | Α | | η | Efficiency at phase-shift mode | Vo = 12 V, Io = 15 A | | 93% | | | | η | Efficiency at PWM ZVS mode | Vo = 12 V, Io = 15 A | | 93% | | | | η | Efficiency at hard switching mode | Vo = 12 V, Io = 15 A | | 90% | | | | V <sub>adj</sub> | Output adjust range | | 11.4 | | 12.6 | V | | V <sub>tr</sub> | Transient response overshoot/ undershoot | 50% Load Step at 1AμS, min load at 2A | | ±0.36 | | V | | t <sub>settling</sub> | Transient response settling time | | | 100 | | μS | | t <sub>start</sub> | Output rise time | 10% to 90% of Vout | | 50 | | mS | | | Overshoot | At Startup | | | 2 | % | | fs | Switching frequency | Over V <sub>in</sub> and I <sub>O</sub> ranges | | 150 | | kHz | | I <sub>share</sub> | Current sharing accuracy | 50% - full load | | ±5 | | % | | φ | Loop phase margin | 10% - Full load | | 45 | | degree | | G | Loop gain margin | 10% - Full load | | 10 | | dB | <sup>(1)</sup> Ripple and noise are measured with 10µF Tantalum capacitor and 0.1µF ceramic capacitor across output. ## 10.2.2 Detailed Design Procedure # 10.2.2.1 PCMC (Peak Current Mode Control) PSFB (Phase Shifted Full Bridge) Hardware Configuration Overview The hardware configuration of the UCD3138x PCMC PSFB converter contains two critical elements that are highlighted in the subsequent sections. - DPWM initialization This section will highlight the key register settings and considerations necessary for the UCD3138x to generate the correct MOSFET waveforms for this topology. This maintains the proper phase relationship between the MOSFETs and synchronous rectifiers as well as the proper set up required to function correctly with PCMC. - PCMC initialization This section will discuss the register settings and hardware considerations necessary to modulate the DPWM pins with PCMC and internal slope compensation. # 10.2.2.2 DPWM Initialization for PSFB The UCD3138x DPWM peripheral provides flexibility for a wide range of topologies. The PSFB configuration utilizes the Intra-Mux and Edge Generation Modules of the DPWM. For a diagram showing these modules, see the UCD3138x Digital Power Peripherals Manual. Here is a schematic of the power stage of the PSFB: 図 10-2. Schematic - PSFB Power Stage Here is an overview of the key PSFB signals: X1, X2, X3 and Y1, Y2, Y3 are sets of moving edges All other edges are fixed. 図 10-3. Key PSFB Signals # 10.2.2.2.1 DPWM Synchronization DPWM1 is synchronized to DPWM0, DPWM2 is synchronized to DPWM1, and DPWM3 is synchronized to DPWM2, ½ period out of phase using these commands: ``` Dpwm1Regs.DPWMCTRL0.bit.MSYNC_SLAVE_EN = 1; //configured to slave Dpwm2Regs.DPWMCTRL0.bit.MSYNC_SLAVE_EN = 1; // configured to slave Dpwm3Regs.DPWMCTRL0.bit.MSYNC_SLAVE_EN = 1; // configured to slave Dpwm0Regs.DPWMPHASETRIG.all = PWM_SLAVESYNC; Dpwm1Regs.DPWMPHASETRIG.all = PWM_SLAVESYNC; Dpwm2Regs.DPWMPHASETRIG.all = PWM_SLAVESYNC; LoopMuxRegs.DPWMMUX.bit.DPWM1_SYNC_SEL = 0; // Slave to dpwm-0 LoopMuxRegs.DPWMMUX.bit.DPWM2_SYNC_SEL = 1; // Slave to dpwm-1 LoopMuxRegs.DPWMMUX.bit.DPWM3_SYNC_SEL = 2; // Slave to dpwm-2 ``` If the event registers on the DPWMs are the same, the two pairs of signals will be symmetrical. All code examples are taken from the PSFB EVM code, unless otherwise stated. # 10.2.2.3 Fixed Signals to Bridge The two top signals in the above drawing have fixed timing. The DPWM1CF and DPWM2CF signals are used for these pins. DPWMCxF refers to the signal coming out of the fault module of DPWMx, as shown in ☑ 10-4. ☑ 10-4. Fixed Signals to Bridge Product Folder Links: UCD3138064 These signals are actually routed to pins DPWM3A and 3B using the Intra Mux with these statements: Dpwm3Regs.DPWMCTRL0.bit.PWM\_A\_INTRA\_MUX = 7; // Send DPWM1C Dpwm3Regs.DPWMCTRL0.bit.PWM\_B\_INTRA\_MUX = 8; // Send DPWM2C Since these signals are really being used as events in the timer, the #defines are called EV5 and EV6. Here are the statements which initialize them: // Setup waveform for DPWM-C (re-using blanking B regs) Dpwm2Regs.DPWMBLKBBEG.all = PWM2\_EV5 + (4 \*16); Dpwm2Regs.DPWMBLKBEND.all = PWM2\_EV6; 図 10-5. Blank B Timing Information The statements for DPWM1 are the same. Remember that DPWMC reuses the Blank B registers for timing information. # 10.2.2.4 Dynamic Signals to Bridge DPWM0 and 1 are set at normal mode. PCMC triggering signal (fault) chops DPWM0A and 1A cycle by cycle. The corresponding DPWM0B and 1B are used for synchronous rectifier MOSFET control. The same PCMC triggering signal is applied to DPWM2 and DPWM3. Both of these are set to normal mode as well. DPWM2 and 3 are chopped and their edges are used to generate the next two dynamic signals to the bridge. They are generated using the Edge Generator Module in DPWM2. The Edge Generator sources are DPWM2 and DPWM3. The edges used are: DPWM2A turned on by a rising edge on DPWM2BF DPWM2A turned off by a falling edge on DPWM3AF DPWM2B turned on by a rising edge on DPWM3BF DPWM2B turned off by a falling edge on DPWM2AF X1, X2, X3 and Y1, Y2, Y3 are sets of moving edges All other edges are fixed . 図 10-6. Dynamic Signals to Bridge The Edge Generator is configured with these statements: Dpwm2Regs.DPWMEDGEGEN.bit.A\_ON\_EDGE = 2; Dpwm2Regs.DPWMEDGEGEN.bit.A\_OFF\_EDGE = 5; Dpwm2Regs.DPWMEDGEGEN.bit.B\_ON\_EDGE = 6; Dpwm2Regs.DPWMEDGEGEN.bit.B\_OFF\_EDGE = 1; Dpwm2Regs.DPWMCTRL0.bit.PWM\_A\_INTRA\_MUX = 1; // EDGEGEN-A out the A output Dpwm2Regs.DPWMCTRL0.bit.PWM\_B\_INTRA\_MUX = 1; // EDGEGEN-B out the B output Dpwm2Regs.DPWMEDGEGEN.bit.EDGE\_EN = 1; The EDGE\_EN bits are set for all 4 DPWMs. This is done to ensure that all signals have the same timing delay through the DPWM. The finial 6 gate signals are shown in $\boxtimes$ 10-7. 図 10-7. Final 6 Gate Signals Note how the falling edge of DPWM2AF aligns with the X1 edge, and how the rising edge of DPWM2BF aligns with the X3 edge. The falling edges on DPWM2AF and DPWM3AF are caused by the peak detection logic. This is fed through the Cycle By Cycle logic. The Cycle By Cycle logic also has a special feature to control the rising edges of DPWM2BF (X1 and X3) and DPWM3BF (Y1 and Y3). It uses the value of Event3 – Event2 to control the time between the edges. The same feature is used with DPWM0 and DPWM1 to control the X2 and Y2 signals. Using the other 2 DPWMs permits these signals to have a different dead time. The same setup can be used for voltage mode control. In this case, the Filter output sets the timing of the falling edge on DPWMxAF. All DPWMs are configured in Normal mode, with CBC enabled. If external slope compensation is used, DPWM1A and DPWM1B are used to reset the external compensator at the beginning of each half cycle. If no PCMC event occurs, the values of Events 2 and 3 determine the locations of the edges, just as in open loop mode. ## 10.2.2.5 System Initialization for PCM PCM (Peak Current Mode) is a specialized configuration for the UCD3138x which involves several peripherals. This section describes how it works across the peripherals. #### 10.2.2.5.1 Use of Front Ends and Filters in PSFB All three front ends are used in PSFB. The same signals are used in the same places for both PCMC and voltage mode. The same hardware can be used for both control modes, with the mode determined by which firmware is loaded into the device. FE0 and FE1 are used with their associated filters, but Filter 2 is not used at all. FE0 – Vout – voltage loop FE1 – lout – current loop FEO In DOM FE2 - Ipri - PCM In PCMC mode, FE2 is used for PCMC, and the voltage loop is normally used to provide the start point for the compensation ramp. If the CPCC firmware detects a need for constant current mode, it switches to the current loop for the start point. #### 10.2.2.5.2 Peak Current Detection Peak current detection involves all the major modules of the DPPs, the Front End, Filter, Loop Mux, Fault Mux and the DPWMs. A drawing of the major elements is shown in 🗵 10-8. 図 10-8. Peak Current Detection Function All signals without arrows flow from left to right. The voltage loop is used to select a peak current level. This level is fed to the Ramp module to generate a compensation ramp. The compensation ramp is compared to the primary current by the PCMC comparator in the Front End. When the ramp value is greater than the primary current, the APCMC signal is sent to the DPWM, causing the events described in the previous sections. The DPWM frame start and output pin signals can be used to trigger the Ramp Module. In this case, unlike in the case of other ramp module functions, each DPWM frame triggers the start of the ramp. The ramp steps every 32 ns The Filter is configured normally, there is no real difference for PCMC. The PCM\_FILTER\_SEL bits in the LoopMux.PCMCTRL register are used to select which filter is connected to the ramp module: # LoopMuxRegs.PCMCTRL.bit.PCM\_FILTER\_SEL =0; //select filter0 With Firmware Constant Power/Constant current, Filter 1 and Front End 1 are used as a current control loop, with the EADCDAC set to high current. If the voltage loop value becomes higher than the current loop value, then Filter 1 is used to control the PCM ramp start value: # LoopMuxRegs.PCMCTRL.bit.PCM\_FILTER\_SEL =1; //select filter1 for slope compensation source In the ramp module, there are 2 bitfields in the RAMPCTRL register which must be configured. The PCM\_START\_SEL must be set to a 1 to enable the Filter to be used as a ramp start source. The RAMP\_EN bit must be set, of course. The DAC\_STEP register sets the slope of the compensation ramp. The DAC value is in volts, of course, so it is necessary to calculate the slope after the current to voltage conversion. Here is the formula for converting from millivolts per microsecond to DACSTEP. m = compensation slope in millivolts per microsecond $ACSTEP = 335.5 \times M$ In C, this can be written: #define COMPENSATION\_SLOPE 150 //compensation slope in millivolts per microsecond #define DACSTEP\_COMP\_VALUE ((int) (COMPENSATION\_SLOPE\*335.5) ) //value in DACSTEP for desired compensation slope FeCtrl0Regs.DACSTEP.all = DACSTEP COMP VALUE; It may also be necessary to set a ramp ending value in the RAMPDACEND register. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated In addition, it is necessary to set the D2S\_COMP\_EN bit in the EADCCTRL register. This is for enabling the differential to single ended comparator function. The front end diagram leaves it out for simplicity, but the connection between the DAC and the EADC amplifier is actually differential. The PCMC comparator, however, is single ended. So a conversion is necessary as shown in $\boxtimes$ 10-9. 図 10-9. Differential to Single-Ended Comparator Function The EADC\_MODE bit in EADCCTRL should be set to a 5 for peak current mode. The peak current detection signal next goes to the Loop Mux. The Fault Mux has only 1 APCM input, but there are 3 front ends. So the PCM FE SEL bits in APCMCTRL must be used to select which front end is used: # LoopMuxRegs.APCMCTRL.bit.PCM\_FE\_SEL = 2; // use FE2 for PCM \*/ The PCM EN bit must also be set. ## LoopMuxRegs.APCMCTRL.bit.PCM\_EN = 1; // Enable PCM Next the Fault Mux is used to enable the APCM bit to the CLIM/CBC signal to the DPWM. There are 4 DPWMxCLIM registers, one for each DPWM. The ANALOG\_PCM\_EN bit must be set in each one to connect the PCM detection signal to the CLIM/CBC signal on each DPWM. For the latest configuration information on all of these bits, consult the appropriate EVM firmware. To avoid errors, it is best to configure your hardware design using the same DPWMs, filters, and front ends for the same functions as the EVM. DPWM timing is used to trigger the start of the ramp. This is selected by the FECTRLxMUX registers in the Loop Mux. DPWMx\_FRAME\_SYNC\_EN bits, when set, cause the ramp to be triggered at the start of the DPWM period. #### 10.2.2.5.3 Peak Current Mode (PCM) There is one peak current mode control module in the device however any front end can be configured to use this module. # 10.2.3 Application Curves # 11 Power Supply Recommendations For additional power supply and layout recommendations, see the UCD3138 Family - Practical Design Guideline SLUA779 ## 11.1 Introduction To Power Supply and Layout Recommendations This is an introduction for the sections on Power Supply and Layout. There are multiple grounds and bias power pins for digital controllers such as the UCD3138 family products. They are separated from each other because of the digital circuitry and analog circuitry inside the device. Normally, digital circuits draw more current and generate more noise, but the digital signal is not sensitive to the noise; while the analog circuit needs quiet power and grounding. A deliberate grounding and power separation outside the controller can reduce the interference between analog circuits and digital circuits, and therefore, the controller can have better performance. When they are separated from each other, take care of how the analog circuit and digital circuit are grouped, respectively, and then how and where they are tied together. With improper grounding, the device performance can be negatively impacted including DPWM abnormal, device reset, ADC results, output voltage ripple, and so on. These sections supersede all older guidelines on UCD family board design and layout. Older EVM designs may not meet all of these guidelines. In the PCB design, there are two options. One is to have two separate grounds - digital ground and analog ground. The other is to use a single ground plane for both digital ground and analog ground. With two separate ground planes, how to connect digital ground and analog ground is very important, and the PCB must be designed very carefully. With a single ground plane, there is no concern regarding where two grounds are tied together, and it makes the PCB design easier. Here, TI recommends using a single ground plane. In these sections, digital ground is denoted as DGND; analog ground is denoted as AGND; a single ground plane is denoted as SGND. # 11.2 3.3-V Supply Pins +3.3 V bias normally is produced by a LDO or Buck converter. +5 V (or +12 V) normally are generated by a flyback converter and it is referenced to the Power Return. A 10 μF capacitor is locally used for LDO or buck between +3.3 V and Power RTN node. From there, use a single plane (SGND) for both digital ground and analog ground. A 1Ω resistor is needed between V33D and V33A. V33D and V33DIO should be shorted externally if they are available and have a wider trace or preferably through its own power plane to connect them. As an example, a 4.7-μF decoupling capacitor is used for V33A and V33D respectively and these decoupling capacitors should be placed close to the device pins. In addition, a 10nF capacitor is used for V33A, V33D and V33DIO respectively to filter out the high frequency noise and placed as close to the pin as possible, for example the distance is less than 25mils from the capacitor to the pin V33D (or V33DIO) and from the capacitor to the pin DGND. 10 nF uses smaller package such as 0402 and low ESR capacitor. Refer to section Schematics and Layouts. There should not be any voltage delta between the DGND pins and AGND pins. Multiple vias are required to connect the extended power pad (for example, copper plane under the device power pad) to the internal single ground (SGND) plane layer. All digital and analog ground pins are directly connected to the extended power pad and connected to the internal SGND plane through vias. ## 11.3 Recommendation for V33 Ramp up Slew Rate for UCD3138 and UCD3138064 UCD3138 and UCD3138064 need a 2.2- $\mu$ F pullup capacitor from BP18 to V33 as described before. Capacitors with a value of 2.2 $\mu$ F and 1 $\mu$ F create a capacitor divider which pull BP18 up as V33 rises. Ensure that as V33 rises, the slew rate is not fast enough to cause BP18 to overshoot, resulting in a reliability issue. TI requires that the maximum voltage of BP18 does not exceed 1.95 V. By calculation, if V33 ramps up linearly, the maximum V33 slew rate should be less than 6 V/ms. Also, the internal BP18 regulator is enabled when V33 is higher than $V_{GH}$ and POR is activated. V33 charges the capacitor of BP18 through the internal regulator. This charge causes a voltage dip in the V33 pin as shown in V33 Voltage Dip When POR is Activated, and the charge may trigger a V33 undervoltage (POR) event, causing a chip reset. To prevent POR trigger signal oscillation and successive chip resets, TI recommends a minimum slew rate of 2.6 V/ms. 図 11-1. V33 Voltage Dip When POR is Activated From the V33 Voltage Dip When POR is Activated recommendations, the slew rate using the 2.2 uF/1uF capacitor combination requires that the slew rate must be as follows: $$6 \text{ V/ms} \ge \text{SR} \ge 2.6 \text{ V/ms}$$ (1) # 11.4 Recommendation for RC Time Constant of RESET Pin for UCD3138 and UCD3138064 Ideally, the ARM core should begin execution of ROM code only after V33>3V. The ROM code reads trim values and loads trim registers. Lack of sufficient voltage during this operation can result in unexpected device functioning. Depending on V33 slew rate, the duration for which there is insufficient voltage on V33 is varied. During this time, a reliable trim operation is not ensured. Applying an RC filter between V33 and the RESET pin can increase the delay from V33 power up to the device coming out of reset. 図 11-2. Recommended Timing Diagram of V33 and RESET for UCD3138 and UCD3138064 # Example Solution: If the V33 supply slew rate is 0.6 V/ms, then the minimum τ required is calculated as follows: $$\tau_{RESET} = \frac{V_{target} - V_{IL}}{SR}$$ (2) $$\tau_{RESET\_min} = \frac{3V - 1.1 \text{ V}}{0.6 \text{ V/ms}} \approx 3.16 \text{ ms}$$ (3) If R and C are 2.21 k and 2.2 uF, then τ evaluates as: $$\tau = R \times C \approx 2.21\,k\Omega \times 2.2~\mu F = 4.862~ms$$ (4) These values of 2.21 k $\Omega$ and 2.2 $\mu F$ will ensure that the $\overline{RESET}$ will be a logic-0 until V33 crosses 3V. [ $\tau > \tau RESET\_MIN$ ] Product Folder Links: UCD3138064 # 12 Layout ## 12.1 Layout Guidelines ### 12.1.1 EMI and EMC Mitigation Guidelines Every design is different in terms of EMI and EMC mitigation, and all designs require their own solution. - Apply multiple different capacitors for different frequency range on decoupling circuits. Each capacitor has different ESL, capacitance and ESR, and different frequency responses. - Avoid long traces close to radiation sources, and place them into an internal layer. It is preferred to have ground shielding and add a termination circuit at the end of the trace. - TI recommends single ground: SGND. A multilayer such as 4 layers board is recommended so that one solid SGND is dedicated for return current path. - Use one whole layer (L2) for SGND plane as shown in <a>\infty\$ 12-1.</a> Use many vias (such as 9 vias) to connect the extended power pad to the internal SGND plane layer. It is preferred to have the vias close to AGND pins and DGND pins of the device. ## Components #### **図 12-1. Optional Ground Layer Assignment** - Add LPF on analog signals close to the header connecting the control card and the power board. - Do not use a ferrite bead to connect V33A and V33D instead of using 1-Ω resistor. - Avoid negative current and negative voltage on all pins. Schottky diodes may be needed to clamp the voltage; avoid the voltage spike on all pins to exceed 3.8 V or below –0.3 V; add Schottky diodes on the pins which could have voltage spikes during surge test; be aware that Schottky diode has relatively higher leakage current, which can affect the voltage sensing at high temperatures. The need for external Schottky diodes is conditional. For example, the DPWM pins only need external Schottky diodes when there is a long distance, for example, more than 3 inches, between the control card and main power stage because in this case, the trace can pick up noise and cause electrical overstress on the device pins. The same is true for GPIO and PMBus pins. - The auxiliary supply is normally a flyback converter, and its power transformer can generate a large electromagnetic field which can interfere with other electronic circuitry. By shielding the primary side windings, the EMI can be effectively reduced so that the surrounding circuits can have a quieter working environment. ### 12.1.2 BP18 Pin Two parallel capacitors, $1\mu\text{F}$ and 10nF, are used between BP18 and SGND. The 10nF is placed closer to the pin than $1\mu\text{F}$ . Please note that only for the UCD3138 (40-pin and 64-pin) and UCD3138064 (40-pin and 64-pin) devices, it is required to have a $2.2-\mu\text{F}$ decoupling capacitor between V33D to BP18. The $2.2-\mu\text{F}$ capacitor is required to ramp BP18 when V33D is ramping up. Place the capacitors close to the device pins, and keep the return loop as small as possible. #### 12.1.3 Additional Bias Guidelines - Apply multiple different capacitors for different frequency range on decoupling circuits. Each capacitor has different ESL, capacitance, ESR and different frequency response. - Avoid long traces close to radiation components and place them into an internal layer. It is preferred to have grounding shield and add a termination circuit at the end of long traces. - Do NOT use a ferrite bead or a resistor with a value of $3-\Omega$ or larger resistor to connect between V33A and V33D. - Avoid negative current/negative voltage (-0.3 V) on all pins. Avoid voltage spikes of more than 3.8V on all pins. Schottky diodes may be required to clamp the voltage on any pins that could have voltage spikes during surge tests. Note that Schottky diodes have relatively higher leakage current, which can affect the voltage sensing at high temperature. - If the bias supply to the device is a switching supply, ripple should be minimized. The higher the peak-to-peak magnitude and frequency of the ripple, the more the oscillator frequency changes. #### **UCD3138 Pin Connection Recommendation** The UCD3138 device is a highly integrated controller with a large number of mixed signals. It is important to group each pin, select good components, have appropriate connections to each pin, and make good component placement on the PCB to reduce noise coupling and to prevent chip mal-function. First, group all digital circuitry and analog circuitry. Second, place digital circuitry close to each other, place analog circuitry close to each other, and then make connections among them by a solid plane(SGND). To achieve a robust design, TI recommends at least a 4-layer board. Next, layout considerations and examples are provided for some critical pins or signals. ## 12.1.4.1 Current Amplifier With EADC Connection As shown in Current Amplifier Connected With EADC, if a current amplifier is used for current sensing, a differential input is recommended to suppress common mode noise. Then it is followed by a local low-pass filter (LPF), LPF should be placed close to the EAP and EAN pins of the UCD device. Both filters must be connected to the same ground plane (SGND). 図 12-2. Current Amplifier Connected With EADC ## 12.1.4.2 DPWM Synchronization For half bridge or full-bridge converter, where more than one DPWM modules are used to drive multiple pairs of MOSFETs, synchronization between DPWM modules is required. The synchronization can be achieved by using Master-Slave mode. A slaved DPWM can be synchronized with other Master DPWM or Slave DPWM. Without Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated synchronization, the DPWM could go out of synchronization at large currents which can cause catastrophic damage. Please note: For UCD3138ARMH and UCD3138ARJA, if the system use case is below -30C, DPWM fixed edge alignment should be avoided and at least a 4ns gap should be configured. #### 12.1.4.3 External Clock On the UCD3138128A device, if the XTAL\_IN (Pin 61) and XTAL\_OUT (Pin 62) are not used for an external crystal, tie each one to 1.8V (Pin BP18) through a separate 1kohm resistor. #### 12.1.4.4 GPIOS GPIO is referenced to DGND internally. When GPIO pins are not used connect the pins to SGND. Alternatively, they can be configured as output pins and set as low in the firmware. When GPIOs are used to drive other circuit like LED, be aware that traces can pick up noise. A local resistor close to the signal receiver (like LED) is used to terminate the coupled noise. If the big voltage swings, clamping diodes are needed for GPIO inputs, as shown in Clamping Diodes for GPIO. 図 12-3. Clamping Diodes for GPIO #### 12.1.4.5 DPWM PINS If DPWMs travel for a longer distance than 3 inches from the control card to a main power stage, a Schottky clamping diode may be needed as shown in Clamping Diodes for DPWM to prevent electrical overstress on the device during lightning test. The long trace may also pick up the noise from other switching sources. Avoid DPWM signals to cross switching nodes. English Data Sheet: SLUSB72 図 12-4. Clamping Diodes for DPWM #### 12.1.4.6 EAP and EAN Pins There are three front-end ADCs to sense the feedback signals in the UCD family. These ADCs are dual-ended sensing input circuitry with good common mode noise rejection. Keep the distance between the two traces as short as possible when the differential sensing method is used. A local filter close to the EAP and EAN pins is required as shown in Local Filter on EAPx and EANx Pins. Because EAP and EAN are used for feedback loop, C must be selected from the range of 100 pF to 1000 pF. R is preferred to use low resistance. 図 12-5. Local Filter on EAPx and EANx Pins #### 12.1.4.7 ADC Pins Use low ESL and ESR ceramic capacitors on ADC pins to decouple with SGND. The capacitor value is selected such that the cut-off frequency is at least one tenth the sampling frequency if there is no dynamic requirement. This can help reduce noise coupled during signal transmission. ADC input is a single-ended signal. If the sensing trace is long, move it away from radiation sources and add ground shielding between the signal and radiation sources. If there exists a resistor between signal output and ADC input, the resistor should be located close to the ADC pin. The resistance needs to be less than $1 \text{ k}\Omega$ . For example, the sampling frequency is 10 kHz. The cut off frequency of LPF is 1 kHz. With a 1-k $\Omega$ equivalent resistor, select a 0.15- $\mu$ F capacitor. Copyright © 2023 Texas Instruments Incorporated #### 12.1.4.7.1 RESET Pin The $\overline{\text{RESET}}$ pin must have one at least 2.2 $\mu\text{F}$ low ESL capacitor locally decoupled with SGND plane. As shown in $\overline{\text{RESET}}$ Pin Connection, this capacitor must be placed very close to the device $\overline{\text{RESET}}$ pin. TI highly recommends using a small resistance (such as 2.2 $k\Omega$ ) to connect the $\overline{\text{RESET}}$ pin (pin 11 for UCD3138RGC) with V33DIO (pin 9 for UCD3138RGC). The resistor must be placed close to the $\overline{\text{RESET}}$ pin, as well. The grounding point of the capacitor must be tied to SGND plane locally by a ground via, which is generally larger than a signal via. 図 12-6. RESET Pin Connection #### **12.1.4 UART Communication Port** UART is used for communicating between the primary side and secondary side with isolation boundary. Normally, the communication wires are long. These wires can easily be interfered by EMI and pick up noise of switching power supplies. First, the wires must be routed without directly exposing the traces to the switching noise source, and then a termination is needed at the end of the trace, as shown in Termination for Communication Port (UART). For example, $R = 50 \Omega$ , C = 47 pF if they don't significantly slow down the slew rate of the signals. When the pins are not used, tie them to the single ground plane SGND. English Data Sheet: SLUSB72 図 12-7. Termination for Communication Port (UART) #### **Special Considerations** - The first thing that must be done in any layout is to set up the basic grounding strategy and the placement of the decoupling capacitors. This needs to be prioritized over anything else, even the routing of sensitive feedback signals. - If a gate driver device such as UCC27524 or UCC27511 is on the control card and there is a PGND connection, a net-short resistor or large copper trace must be used to tie the PGND to the Power RTN by multiple vias. Also, the net-short element between Power RTN and PGND must be close to the driver IC. - · Unused ADC pins must be tied to SGND. - Avoid putting V33D and V33A long traces or planes close to radiation components. Place them into an internal layer. It is preferred to have ground shielding. - Avoid putting bias supplies or SGND or Power RTN directly to across the switching power train where they can couple switching noise. If the grounds are coupled with noise, the decoupling capacitors may not be effective at filtering the noise out. - Local capacitors are preferred to provide a short path for switching current, and be careful to select a quiet RETURN point to connect. - In a power module or a tiny PCB design, a single solid plane without the grounding separation is shown in Single Ground Plane for a Power Module Design and has a single point connection with power RTN or SGND near the connector. Ensure there is no current flow from power train into the signal ground plane. 図 12-8. Single Ground Plane for a Power Module Design # 12.2 Layout Example 図 12-9. ## 12.2.1 UCD3138 and UCD3138064 40 Pin 図 12-10. Power and Ground Schematic for UCD3138 and UCD3138064 40 Pin 表 12-1. Power and Ground Connection Components for UCD3138 and UCD3138064 40 Pin | COMPONENT | VALUE | |-----------|--------| | C1 | 1 μF | | C3 | 2.2 μF | | R1 | 2.2 kΩ | | C4 | 4.7 μF | | C5 | 10 nF | | C7 | 10 nF | | C8 | 1 μF | | C9 | 10 nF | | C10 | 4.7 μF | | R2 | 1 Ω | | C11 | 10 μF | | C12 | 10 μF | | C13 | 2.2 µF | 図 12-11. UCD3138 and UCD3138064 40 Pin Layout Top Layer 図 12-12. UCD3138 and UCD3138064 40 Pin Layout Internal SGND Layer ## 12.2.2 UCD3138 and UCD3138064 64 Pin 図 12-13. Power and Ground Schematic for UCD3138 and UCD3138064 64 Pin 表 12-2. Power and Ground Connection Components for UCD3138 and UCD3138064 64 Pin | COMPONENT | VALUE | |-----------|--------| | C1 | 4.7 μF | | C2 | 10 nF | | C3 | 2.2 µF | | R1 | 2.2 kΩ | | C4 | 4.7 μF | | C5 | 10 nF | | C6 | 4.7 μF | | C7 | 10 nF | | C8 | 1 μF | | C9 | 10 nF | | C10 | 4.7 μF | | R2 | 1 Ω | | C11 | 10 µF | | C12 | 10 µF | | C13 | 2.2 μF | | C14 | 10 nF | 図 12-14. UCD3138 and UCD3138064 64 Pin Layout Top Layer 図 12-15. 64 Pin UCD3138 and UCD3138064 Layout Internal SGND Layer If it is not possible to fit all the capacitors on the top layer, there is an alternative recommended layout with the BP18 capacitors located on the bottom layer, directly underneath the UCD. 図 12-16. Alternative UCD3138 and UCD3138064 64 Pin Layout Top Layer 図 12-17. Alternative 64 Pin UCD3138 and UCD3138064 Layout Bottom Layer # 13 Device and Documentation Support # 13.1 Device Support The application firmware for the UCD3138064 is developed on Texas Instruments Code Composer Studio (CCS) integrated development environment. Version 6.2 is recommended for new designs. Designs done with Version 3.3 are still perfectly acceptable as well. Device programming, real time debug and monitoring/configuration of key device parameters for certain power topologies are all available through Texas Instruments' Fusion Digital Power Studio Graphical User Interface (http://www.ti.com/tool/FUSION-DIGITAL-POWER-STUDIO). The Fusion Digital Power Studio software application uses the PMBus protocol to communicate with the device over a serial bus using an interface adaptor known as the USB-TO-GPIO, available as an EVM from Texas Instruments (http://www.ti.com/tool/usb-to-gpio). PMBUS-based real-time debug capability is available through the 'Memory Debugger' tool within the Device GUI module of the Fusion Digital Power Studio GUI, which represents a powerful alternative over traditional JTAG-based approaches'. The software application can also be used to program the devices, with a version of the tool known as Fusion Production Tool optimized for manufacturing and production environments (https://www.ti.com/tool/FUSION-PRODUCTION-GUI). The Fusion Production Tool supports multiple devices on a board, and includes built-in logging and reporting capabilities. In terms of reference documentation, the following programmer's manuals are available offering detailed information regarding the application and usage of UCD3138064 digital controller: 1. UCD3138064 Programmer's Manual - This covers features added with the UCD3138064. For all other topics see the UCD3138 Technical Reference Manual below. Product Folder Links: UCD3138064 - 2. UCD3138 Technical Reference Manual Key topics covered in this manual include: - Digital Pulse Width Modulator (DPWM) - Modes of Operation (Normal/Multi/Phase-shift/Resonant etc) - Automatic Mode Switching - DPWMC, Edge Generation & Intra-Mux - Front End - Analog Front End - Error ADC or EADC - Front End DAC - Ramp Module - Successive Approximation Register Module - Filter - Filter Math - Loop Mux - Analog Peak Current Mode - Constant Current/Constant Power (CCCP) - Automatic Cycle Adjustment - Fault Mux - Analog Comparators - Digital Comparators - Fault Pin functions - DPWM Fault Action - Ideal Diode Emulation (IDE), DCM Detection - Oscillator Failure Detection - ADC12 - Control, Conversion, Sequencing & Averaging - Digital Comparators - Temperature Sensor - PMBUS Addressing Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated - Dual Sample & Hold - Miscellaneous Analog Controls (Current Sharing, Brown-Out, Clock-Gating) - PMBUS Interface - General Purpose Input Output (GPIO) - Timer Modules - PMBus - Boot ROM & Boot Flash - BootROM Function - Memory Read/Write Functions - Checksum Functions - Flash Functions - Avoiding Program Flash Lock-Up - ARM7 Architecture - Modes of Operation - Hardware/Software Interrupts - Instruction Set - Dual State Inter-working (Thumb 16-bit Mode/ARM 32-bit Mode) - Memory & System Module - Address Decoder, DEC (Memory Mapping) - Memory Controller (MMC) - Central Interrupt Module - Register Map for all of the above peripherals in UCD3138 - 3. Fusion Digital Power Studio for Isolated Power Applications User Guide In addition to the tools and documentation described above, for the most up to date information regarding evaluation modules, reference application firmware and application notes/design tips, visit <a href="http://www.ti.com/product/ucd3138064">http://www.ti.com/product/ucd3138064</a>. ## 13.2 Documentation Support #### 13.2.1 Related Documentation - 1. UCD3138064 Programmer's Manual (SLUUAD8) - UCD3138 Technical Reference Manual (SNIU028) - 3. Fusion Digital Power Studio for Isolated Power Applications (SLUA676) - 4. CCSv6 Getting Started Guide - 5. ARM7TDMI-S Technical Reference Manual - 6. System Management Bus (SMBus) Specification - 7. PMBus™ Power System Management Prototcol Specification #### 13.3 Trademarks PMBus<sup>™</sup> is a trademark of SMIF, Inc.. すべての商標は、それぞれの所有者に帰属します。 ## 13.4 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わないと、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ## 13.5 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: UCD3138064 www.ti.com 29-May-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | UCD3138064RGCR | ACTIVE | VQFN | RGC | 64 | 2000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | UCD3138064 | Samples | | UCD3138064RGCT | ACTIVE | VQFN | RGC | 64 | 250 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | UCD3138064 | Samples | | UCD3138064RJAR | ACTIVE | VQFN | RJA | 40 | 3000 | RoHS & Green | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | U3138064 | Samples | | UCD3138064RMHR | ACTIVE | WQFN | RMH | 40 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 3138064 | Samples | | UCD3138064RMHT | ACTIVE | WQFN | RMH | 40 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 3138064 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # **PACKAGE OPTION ADDENDUM** www.ti.com 29-May-2021 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 30-May-2021 # TAPE AND REEL INFORMATION | A0 | <u> </u> | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ## \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | UCD3138064RGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.1 | 12.0 | 16.0 | Q2 | | UCD3138064RGCT | VQFN | RGC | 64 | 250 | 180.0 | 16.4 | 9.3 | 9.3 | 1.1 | 12.0 | 16.0 | Q2 | | UCD3138064RJAR | VQFN | RJA | 40 | 3000 | 330.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 | | UCD3138064RMHR | WQFN | RMH | 40 | 2000 | 330.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 | | UCD3138064RMHT | WQFN | RMH | 40 | 250 | 180.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 | www.ti.com 30-May-2021 \*All dimensions are nominal | 7 til diffictiolorio are florillital | | | | | | | | |--------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | UCD3138064RGCR | VQFN | RGC | 64 | 2000 | 367.0 | 367.0 | 38.0 | | UCD3138064RGCT | VQFN | RGC | 64 | 250 | 210.0 | 185.0 | 35.0 | | UCD3138064RJAR | VQFN | RJA | 40 | 3000 | 367.0 | 367.0 | 38.0 | | UCD3138064RMHR | WQFN | RMH | 40 | 2000 | 367.0 | 367.0 | 38.0 | | UCD3138064RMHT | WQFN | RMH | 40 | 250 | 210.0 | 185.0 | 35.0 | 9 x 9, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224597/A ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 6 x 6, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) Package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. # RMH (S-PWQFN-N40) # PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTES: All linear dimensions are in millimeters # RMH (S-PWQFN-N40) # PLASTIC QUAD FLATPACK NO-LEAD #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad. # 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated