## Functional Safety Information # LM74502-Q1, LM74502H-Q1 Functional Safety FIT Rate, FMD and Pin FMA ## **Table of Contents** | 1 Overview | . 2 | |-------------------------------------------------|-----| | 2 Functional Safety Failure In Time (FIT) Rates | | | 3 Failure Mode Distribution (FMD) | 2 | | 4 Pin Failure Mode Analysis (Pin FMA) | | ## **Trademarks** All trademarks are the property of their respective owners. Overview www.ti.com #### 1 Overview This document contains information for LM74502-Q1, LM74502H-Q1 (SOT-23 8 pin DDF package) to aid in a functional safety system design. Information provided are: - Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards - Component failure modes and their distribution (FMD) based on the primary function of the device - Pin failure mode analysis (Pin FMA) Figure 1-1 shows the device functional block diagram for reference. Figure 1-1. Functional Block Diagram LM74502-Q1, LM74502H-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards. ## 2 Functional Safety Failure In Time (FIT) Rates This section provides Functional Safety Failure In Time (FIT) rates for LM74502-Q1, LM74502H-Q1 based on two different industry-wide used reliability standards: - Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 - Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2 Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11 | FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) | |------------------------------|------------------------------------------| | Total Component FIT Rate | 5 | | Die FIT Rate | 3 | | Package FIT Rate | 2 | The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11: Mission Profile: Motor Control from Table 11 Power dissipation: 3.9mW Climate type: World-wide Table 8Package factor (lambda 3): Table 17b Substrate Material: FR4EOS FIT rate assumed: 0 FIT Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2 | Table | Category | Reference FIT Rate | Reference Virtual T <sub>J</sub> | |-------|-----------------------------------------|--------------------|----------------------------------| | 5 | CMOS, BICMOS<br>Digital, analog / mixed | 20 FIT | 55°C | The Reference FIT Rate and Reference Virtual $T_J$ (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4. ## 3 Failure Mode Distribution (FMD) The failure mode distribution estimation for LM74502-Q1, LM74502H-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment. The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress. This failure mode distribution estimation is applicable for SOT-23 8 pin DDF package. Table 3-1. Die Failure Modes and Distribution | Die Failure Modes | Failure Mode Distribution (%) | |------------------------------------------------------|-------------------------------| | GATE output stuck Low or HIZ | 45% | | GATE output not in specification – voltage or timing | 50% | | Short circuit any two pins | 5% | ## 4 Pin Failure Mode Analysis (Pin FMA) This section provides a Failure Mode Analysis (FMA) for the pins of the LM74502-Q1, LM74502H-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios: - Pin short-circuited to Ground (see Table 4-2) - Pin open-circuited (see Table 4-3) - Pin short-circuited to an adjacent pin (see Table 4-4) - Pin short-circuited to supply (see Table 4-5) Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1. Table 4-1. TI Classification of Failure Effects | Class | Failure Effects | |-------|-------------------------------------------------------------| | Α | Potential device damage that affects functionality | | В | No device damage, but loss of functionality | | С | No device damage, but performance degradation | | D | No device damage, no impact to functionality or performance | Figure 4-1 shows the LM74502-Q1, LM74502H-Q1 pin diagram. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the LM74502-Q1, LM74502H-Q1 data sheet. Figure 4-1. Pin Diagram (DDF Package) The pin FMA is provided under the assumption that the device is operating under the specified ranges within the Recommended Operating Conditions section of the data sheet. Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground | | idalo i zi i ili i iliz i oi bovico i ilio ciioti cii calica to ci calia | | | | |----------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--| | Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class | | | EN/UVLO | 1 | Device will not power up and will be in shutdown mode. | В | | | GND | 2 | No effect on device behavior. | D | | | N.C | 3 | No effect on the device behavior. | D | | | VCAP | 4 | Device may heat up and damage due to increased quiescent current. | Α | | | VS | 5 | Device will not power up. This is equivalent to input supply shorted to ground. | В | | | GATE | 6 | External MOSFET will not turn on. Device may heat up and damage due to increased quiescent current. | А | | | OV | 7 | Overvoltage functionality will not be available. | В | | | SRC | 8 | Device quiescent current may increase. Based on input voltage, external MOSFET may sustain damage due to GATE to SOURCE maximum voltage specification violation. | В | | ## Table 4-3. Pin FMA for Device Pins Open-Circuited | Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class | |----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | EN/UVLO | 1 | Device will not power up and will be in shutdown mode due to internal pull down on EN/UVLO pin. | В | | GND | 2 | Device will not power up. | В | | N.C | 5 | No effect on the device behavior. | D | | VCAP | 4 | Charge pump will not come up. External FET will be off. | В | | VS | 5 | Device will not power up. This is equivalent to input supply not available. | В | | GATE | 6 | External FET will not turn on. | В | | OV | 7 | Overvoltage functionality will not be available. | В | | SRC | 8 | Device will not be able to turn off external FETs completely. System will not have any protection from input reverse polarity after external FETs are turned on. | В | #### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin | Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class | |----------|---------|------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------| | EN/ID/IO | 4 | OND | | | | EN/UVLO | 1 | GND | Device will not power up and will be in shutdown mode. | В | | GND | 2 | N.C | No effect on the device performance. | D | | N.C | 3 | VCAP | No effect on the device performance. | D | | VCAP | 4 | - | VCAP is the corner pin. No effect on the device performance. | D | | VS | 5 | GATE | External FET will not turn on. Device quiescent current may increase. | В | | GATE | 6 | OV | Device GATE drive will be turned off due to OV comparator trigger. | В | | OV | 7 | SRC | Device GATE drive will be turned off due to OV comparator trigger. Device GATE pin may oscillate between on and off state. | В | | SRC | 8 | - | SRC is the corner pin. No effect on the device performance. | D | ## Table 4-5. Pin FMA for Device Pins Short-Circuited to supply | Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure<br>Effect | |----------|---------|-----------------------------------------------------------------------------------------------------|-------------------| | | | | Class | | EN/UVLO | 1 | Device will always be on. | В | | GND | 2 | Device will not power up. It is equivalent to input supply short condition. | В | | N.C | 3 | No effect on the device performance. | D | | VCAP | 4 | Device charge pump will not come up. External FET will be off. | В | | VS | 5 | No effect on the device performance. | D | | GATE | 6 | External FET will be off. | В | | OV | 7 | Device will be off due to OV comparator trigger. | В | | SRC | 8 | Device will not be able to disconnect the load from supply due to input supply to SRC pin shorting. | В | ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated