Circuit for driving an ADC with an instrumentation amplifier in high gain

Dale Li, Art Kay

### Design Description

Instrumentation amplifiers are optimized for low noise, low offset, low drift, high CMRR and high accuracy but these instrument amplifiers may not be able to drive a precision ADC to settle the signal properly during the acquisition time of ADC. This design shows an example of how to set the gain and offset shift to amplify a low level asymmetric input signal. Also, the high gain limits the INA828 instrumentation amplifier bandwidth, so an OPA827 op amp is used as a buffer so that the ADS8568 full sampling rate can be achieved. A related cookbook circuit shows a simplified approach that does not include the wide bandwidth buffer (Driving High Voltage SAR ADC with an Instrumentation Amplifier), this simplified approach has limited sampling rate as compared to the buffered design in this document. Also Driving High Voltage SAR ADC with a Buffered Instrumentation Amplifier, analyzes this design in unity gain. This circuit implementation is applicable to all Bridge Transducers in PLC’s and Analog Input Modules that require precision signal-processing and data-conversion.
Specifications

<table>
<thead>
<tr>
<th>Specification</th>
<th>Goal</th>
<th>Calculated</th>
<th>Simulated</th>
</tr>
</thead>
<tbody>
<tr>
<td>Transient Settling Error</td>
<td>&gt;0.5 LSB (152µV)</td>
<td>NA</td>
<td>0.36µV</td>
</tr>
<tr>
<td>Noise</td>
<td>1.1mV</td>
<td>1.14mV</td>
<td>NA</td>
</tr>
<tr>
<td>System Offset Error</td>
<td>33.6mV</td>
<td>NA</td>
<td>NA</td>
</tr>
<tr>
<td>System Offset Drift</td>
<td>334µV/°C</td>
<td>NA</td>
<td>NA</td>
</tr>
<tr>
<td>System Gain Error</td>
<td>0.53%</td>
<td>NA</td>
<td>NA</td>
</tr>
<tr>
<td>System Gain Drift</td>
<td>54.2ppm/°C</td>
<td>NA</td>
<td>NA</td>
</tr>
</tbody>
</table>

Design Notes

1. The bandwidth of instrumentation amplifiers is typically not enough to drive SAR data converters at a higher data rate. This is especially true when the instrumentation amplifier is in high gain, so a wide bandwidth driver is needed because the SAR ADC with switched-capacitor input structure has an input capacitor that needs to be fully charged during each acquisition time. The OPA827 buffer is added to allow the ADC to run at full sampling rate (ADS8568 510kSPS for parallel interface).

2. Check the common-mode range of the amplifier using the Common-Mode Input Range Calculator for Instrumentation Amplifiers software tool.

3. Select COG capacitors for $C_1$ and $C_{\text{filt}}$ to minimize distortion.

4. The gain set resistor, $R_g$, should be a 0.1% 20ppm/°C film resistors or better for low gain error and low gain drift.

5. The TI Precision Labs video series covers the method for selecting the driver amplifier and the charge bucket circuit $R_{\text{filt}}$ and $C_{\text{filt}}$. See Introduction of SAR ADC Front-End Component Selection for details.

6. Set the cutoff of the filter between the op amp and instrumentation amplifier for anti aliasing and to minimize noise. See Aliasing and Anti-aliasing Filters for more details on aliasing and anti-aliasing filters.

7. Because of the high instrumentation amplifier gain, the DC errors (offset, gain, and drift) are significant. Calibration is a good approach to minimizing these errors. See Understanding and Calibrating the Offset and Gain for ADC Systems for more details on calibration.
Component Selection
1. Find the gain based on differential input signal and the ADS8568 full-scale input range.

\[ G = \frac{V_{\text{out}} - V_{\text{out}}}{V_{\text{in}} - V_{\text{in}}} = \frac{10V - (-10V)}{22mV - (-8mV)} = 666.7 \]

\[ R_g = \frac{50k\Omega}{G - 1} = \frac{50k\Omega}{666.7} = 75.1\Omega \]

\[ R_g = 75.1\Omega \text{ standard value} \]

\[ G = 1 + \frac{50k\Omega}{R_g} = 667.7 \]

2. The input signal in this design is ±10-V high voltage signal, so the gain of INA828 should be set to 1 and no gain resistor (R_g) is needed.

\[ V_{\text{out}} = G \cdot V_{\text{in}} + V_{\text{ref}} \]

\[ V_{\text{ref}} = V_{\text{out}} - G \cdot V_{\text{in}} = 10V - 667.7 \cdot 22mV = -4.667V \]

3. Use the Common-Mode Input Range Calculator for Instrumentation Amplifiers to determine if the INA826 is violating the common-mode range. The common-mode calculator in the following figure indicates that the output swing is ±14.9V for a 0-V common-mode input.

4. Find the value for C_{filt} and R_{filt} using TINA SPICE and the methods described in Introduction of SAR ADC Front-End Component Selection videos. The value of R_{filt} and C_{filt} shown in this document will work for these circuits; however, if you use different amplifiers you will have to use TINA SPICE to find new values.

5. Select the RC filter between the INA828 and OPA827 based on your system requirements (f_{RC} = 15.9kHz in this example).

\[ f_{\text{RC}} = \frac{1}{2\pi \cdot R_1 \cdot C_1} = \frac{1}{2\pi \cdot (10k\Omega) \cdot (1pF)} = 15.9kHz \]
**DC Transfer Characteristics**

The following graph shows a linear output response for inputs from differential –10V to +10V. See [Determining a SAR ADC’s Linear Range when using Instrumentation Amplifiers](https://www.ti.com) for detailed theory on this subject. The full-scale range (FSR) of the ADC falls within the linear range of the Instrumentation Amplifier.

![DC Transfer Characteristic Graph](image)

**AC Transfer Characteristics**

The bandwidth for this design is simulated to be 14.8kHz and the gain is 56.4dB (667.7V/V). The bandwidth limit is set by a combination RC filter \( f_{\text{RC}} = 15.9kHz \) and the instrumentation amplifier \( f_{\text{INA}} = 49.2kHz \).
**Transient ADC Input Settling Simulation (510kSPS)**

The OPA827 buffer (22-MHz GBW) is used because it is capable of responding to the rapid transients from the charge kickback of the ADS8568. The op-amp buffer allows the system to achieve the ADS8568 maximum sampling rate of 510kSPS. The following simulation shows settling to a full-scale DC input signal with the INA828 and OPA827 buffer, and ADS8568. This type of simulation shows that the sample and hold kickback circuit is properly selected to meet desired ½ of a LSB (152µV). See *Introduction to SAR ADC Front-End Component Selection* for detailed theory on this subject.

![Diagram showing Verror = -346nV](image)

### Noise Simulation

The section walks through a simplified noise calculation for a rough estimate. We neglect the noise from the OPA827 as the noise of the INA828 is dominant also neglect resistor noise in this calculation as it is attenuated for frequencies greater than 15.92kHz.

\[
E_n = \text{Gain} \cdot \left( e_{\text{NO}}^2 + \left( \frac{e_{\text{NO}}}{\text{Gain}} \right)^2 \cdot \sqrt{K_n \cdot f_c} \right)^{1/2}
\]

\[
E_n = 667.7 \cdot \left( \frac{7 \text{nV} \cdot \sqrt{\text{Hz}}}{667.7} \right)^{2} \cdot \left( \frac{90 \text{nV} \cdot \sqrt{\text{Hz}}}{667.7} \right)^{2} \cdot \sqrt{1.57 \cdot 14.8 \text{kHz}} = 595 \mu \text{VRms}
\]

Note that calculated and simulated match well (simulated = 563µVRms, calculated = 595µVRms). See *TI Precision Labs - Op Amps: Noise 4* for detailed theory on amplifier noise calculations and *Calculating Total Noise for ADC Systems* for data converter noise.

![Diagram showing total noise](image)
Gain Error and Offset Estimates:
The following offset and offset drift calculations will be dominated by the instrumentation amplifier since it is in high gain. Gain error calculations include the gain error of the ADC and instrumentation amplifier. For offset and gain error, the maximum room temperature value is used. See Statistics Behind Error Analysis for details on system gain and offset error.

System Offset Calculation:
\[ V_{os} = 50 \mu V, \quad V_{oso} = 250 \mu V \text{ max at room temp} \]
\[ G = 667.7 \text{V/V} \]
\[ V_{osRTI} = V_{os} + \frac{V_{oso}}{G} = 50 \mu V + \frac{250 \mu V}{667.7} = 50.4 \mu V \]
\[ V_{osRTO} = G \cdot V_{osRTI} = 667.7 \cdot 50.4 \mu V = 33.6 \text{mV} \]
\[ V_{os(System)} \approx 33.6 \text{mV} \text{ total system offset is dominated by INA828 offset} \]

System Offset Drift Calculation:
\[ V_{osDrift(INA828RTI)} = 0.5 \mu V/\degree C \]
\[ V_{osDrift(INA828RTO)} = G \cdot V_{osDrift(INA828RTI)} = 667.7 \cdot 0.5 \mu V/\degree C = 334 \mu V/\degree C \]
\[ V_{osDrift(System)} \approx 334 \mu V/\degree C \text{ the INA drift dominates because of the high gain} \]

System Gain Error Calculation:
\[ GE_{ina} = \pm 0.15\% \text{, max room temp INA828} \]
\[ GE_{Rg} = \pm 0.1\% \text{, Rg Tolerance} \]
\[ GE_{ADS8568} = \pm 0.5\% \text{, max room temp ADS8568} \]
\[ GE_{total} = \sqrt{(GE_{ina})^2 + (GE_{Rg})^2 + (GE_{ADS8568})^2} = \sqrt{(0.15\%)^2 + (0.1\%)^2 + (0.5\%)^2} = 0.53\% \]

System Gain Drift Calculation:
\[ \Delta GE_{INA} \approx 50 \text{ppm/\degree C} \]
\[ \Delta GE_{Rg} \approx 20 \text{ppm/\degree C} \]
\[ \Delta GE_{ADS8568} \approx 6 \text{ppm/\degree C} \]
\[ \Delta GE_{System} \approx \sqrt{(50 \text{ppm/\degree C})^2 + (20 \text{ppm/\degree C})^2 + (6 \text{ppm/\degree C})^2} = 54.2 \text{ppm/\degree C} \]
## Design Featured Devices

<table>
<thead>
<tr>
<th>Device</th>
<th>Key Features</th>
<th>Link</th>
<th>Other Possible Devices</th>
</tr>
</thead>
<tbody>
<tr>
<td>INA828</td>
<td>Bandwidth 1MHz (G=1), low noise 18nV/√Hz, low offset ±40μV, low offset drift ±0.4μV/°C, low gain drift 0.1ppm/°C. (Typical values)</td>
<td><a href="http://www.ti.com/product/INA828">http://www.ti.com/product/INA828</a></td>
<td><a href="http://www.ti.com/inas">http://www.ti.com/inas</a></td>
</tr>
<tr>
<td>OPA827</td>
<td>Gain bandwidth 22MHz, low noise 4nV/√Hz, low offset ±75μV, low offset drift ±0.1μV/°C (Typical values)</td>
<td><a href="http://www.ti.com/product/OPA827">http://www.ti.com/product/OPA827</a></td>
<td><a href="http://www.ti.com/opamp">http://www.ti.com/opamp</a></td>
</tr>
</tbody>
</table>

### Link to Key Files

See *Analog Engineer's Circuit Cookbooks* for TI's comprehensive circuit library.

IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated