# Transimpedance Amplifier Circuit #### **Design Goals** | Input | | Output | | BW | Supply | | |-------------------|-------------------|------------|-------------------|----------------|-----------------|-----------------| | I <sub>iMin</sub> | I <sub>iMax</sub> | $V_{oMin}$ | V <sub>oMax</sub> | f <sub>p</sub> | V <sub>cc</sub> | V <sub>ee</sub> | | 0 A | 50 μA | 0 V | 5 V | 10 kHz | 15 V | –15 V | #### **Design Description** The transimpedance op amp circuit configuration converts an input current source into an output voltage. The current to voltage gain is based on the feedback resistance. The circuit is able to maintain a constant voltage bias across the input source as the input current changes which benefits many sensors. Copyright © 2018, Texas Instruments Incorporated #### **Design Notes** - Use a JFET or CMOS input op amp with low bias current to reduce DC errors. - 2. A bias voltage can be added to the non-inverting input to set the output voltage for 0 A input currents. - 3. Operate within the linear output voltage swing (see A<sub>ol</sub> specification) to minimize non-linearity errors. #### **Design Steps** 1. Select the gain resistor. $$R_1 = \frac{V_{0Max} - V_{0Min}}{I_{iMax}} = \frac{5V - 0V}{50\mu A} = 100 \mathrm{k}\Omega$$ 2. Select the feedback capacitor to meet the circuit bandwidth. $$C_1 \le \frac{1}{2 \times \pi \times R_1 \times f_p}$$ $$C_1 \le \frac{1}{2 \times \pi \times 100 \mathrm{k}\Omega \times 10 \mathrm{kHz}} \le 159 \mathrm{pF} \approx 150 \mathrm{pF}$$ (Standard Value) 3. Calculate the necessary op amp gain bandwidth (GBW) for the circuit to be stable. $$\mathsf{GBW} > \frac{\mathsf{C_i} + \mathsf{C_1}}{2 \times \pi \times \mathsf{R_1} \times \mathsf{C_1}^2} > \frac{6\mathsf{pF} + 150\mathsf{pF}}{2 \times \pi \times 100k\Omega \times \left(150\mathsf{pF}\right)^2} > 11.03kHz$$ where $$C_i = C_S + C_d + C_{cm} = 0pF + 3pF + 3pF = 6pF$$ given - C<sub>s</sub>: Input source capacitance - C<sub>d</sub>: Differential input capacitance of the amplifier - C<sub>cm</sub>: Common-mode input capacitance of the inverting input #### **Design Simulations** #### **DC Simulation Results** #### **AC Simulation Results** #### **Design References** See Analog Engineer's Circuit Cookbooks for TI's comprehensive circuit library. See circuit SPICE simulation file SBOC501. See TIPD176. ### **Design Featured Op Amp** | OPA170 | | | | | |-------------------|----------------------------------------------------|--|--|--| | V <sub>cc</sub> | 2.7 V to 36 V | | | | | V <sub>inCM</sub> | (V <sub>ee</sub> –0.1 V) to (V <sub>cc</sub> –2 V) | | | | | V <sub>out</sub> | Rail-to-rail | | | | | V <sub>os</sub> | 0.25 mV | | | | | Iq | 0.11 mA | | | | | l <sub>b</sub> | 8 pA | | | | | UGBW | 1.2 MHz | | | | | SR | 0.4 V/µs | | | | | #Channels | 1, 2, and 4 | | | | | OPA170 | | | | | Revision History Www.ti.com #### **Design Alternate Op Amp** | OPA1671 | | | | | |-------------------|----------------------------------------------------------------|--|--|--| | V <sub>cc</sub> | 1.7 V to 5.5 V | | | | | V <sub>inCM</sub> | Rail-to-rail | | | | | V <sub>out</sub> | (V <sub>ee</sub> +10 mV) to (V <sub>cc</sub> -10 mV) at 275 μA | | | | | V <sub>os</sub> | 250 μV | | | | | Iq | 940 μΑ | | | | | l <sub>b</sub> | 1 pA | | | | | UGBW | 12 MHz | | | | | SR | 5 V/μs | | | | | #Channels | 1 | | | | | OPA1671 | | | | | ## **Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. # Changes from February 1, 2018 to February 1, 2019 **Page** #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated