ABSTRACT

Network switches (switches for wireless and wired infrastructure) integrate numerous subsystems together that are dedicated to high data throughput communication critical to the next-generation of internet, cloud, and 5G solutions. Though the switches differ in bandwidth and external interfaces, they share similar digital interfacing challenges; such as differing voltage domains between management CPUs and switch-fabric ASICs as well as a lack of GPIO pins for either LED control or communication QSFP module signals. All of the use cases shown in the Block Diagram and Logic and Translation Use Cases sections of this document are commonly seen in Network Switch designs.

Logic gates, voltage translators, and other logic devices are utilized for many purposes throughout modern electronic systems. This document provides example solutions for common design challenges that can be solved using logic and translation. Not all of the solutions here appear in every system, however all solutions shown are commonly used and effective.

There are dozens of logic families available from Texas Instruments, and it can be difficult to select the right one for the application. Network switches can vary in size and in complexity, but the key design parameters remain the same making it easier to identify an appropriate family for this application. Refer to Recommended Logic and Translation Families for Network Switches in this document for help finding the right logic family for your use case.

Contents

1 Block Diagram.................................................................................................................. 2
2 Optimizing System Controller I/O Usage ........................................................................ 3
3 Logic and Translation Use Cases .................................................................................. 4
4 Recommended Logic and Translation Families for Network Switches .......................... 7

List of Figures

1 Simplified Block Diagram for Campus & Branch Switches---------------------------------- 2
2 I/O Expansion for Network Switch Optical Interface ......................................................... 3
3 Using Logic to Combine Multiple Power-good Signals. ...................................................... 4
4 Using Logic to Prevent Multiple Triggers of a CMOS Input Due to Switch Bounce............ 4
5 Using Shift-register to Serialize Parallel Data and Conserve Controller I/O's ................. 5
6 Using Two Shift Registers to Control 16 LEDs with Three Signals (Data, Shift Clock, Output Register Clock) 5
7 Using Voltage Translation with a SPI-communication Bus............................................... 6
8 Using Voltage Translation with a RMII Communication Bus ........................................... 6
There are two primary types of Network switches, Campus and Branch as well as Data Center switches. Both of these types of switches have similar design architecture so the highlighted use cases apply to both. For the purpose of this report, a simplified Campus and Branch system block diagram is used to illustrate the logic and translation use cases. For a more complete view, see the interactive online End Equipment Reference Diagram for Campus and Branch switches and Data Center switches.
2 Optimizing System Controller I/O Usage

A network switch with 24 channels typically will have 48 or more low-current LEDs to display channel status such as established connections and data transfer. The issue with this is the number of GPIOs required to control all these LEDs. To avoid increased costs of using FPGAs or ASICs containing more I/Os, a common solution is to offload the LED driving and control to 8-bit shift registers. This reduces the 48 required GPIOs to just 3 while also increasing drive strength in most cases. Shift-registers such as the SN74HC595 can be cascaded together to provide as many outputs as needed in the system.

For network switches that contain optical interfaces, the benefits of using a shift register can be applied to the Small Form-factor Pluggable (SFP) or Quad Small Form-factor Pluggable (QSFP) interface. Many QSFP ports will have 4 system management pins, two for input signals and two for output signals. These signals include: a reset signal for module, a module selection/enable signal, a module present signal, and an interrupt signal. The number of GPIOs needed to manage these ports can quickly get cumbersome for more complex network switches containing several of these optical interfaces. Figure 2 illustrates the shift register use case for a system with four QSFP ports.

![Figure 2. I/O Expansion for Network Switch Optical Interface](image)

The SN74HC595, a serial-in parallel-out shift register, is cascaded together resulting in twenty-four outputs to control sixteen status LEDs and 8 QSFP module management signals. The SN74HC165, a parallel-in serial-out shift register, takes the 8 signals coming from the QSFP module and outputs the data serially to the system controller. Having all shift registers share a common clock signal will allow for the system controller to perform all of this while only using a total of five GPIOs.
3 Logic and Translation Use Cases

3.1 Logic Use Cases

3.1.1 Combine Power Good Signals

Figure 3. Using Logic to Combine Multiple Power-good Signals.

- Add system indicators without software or system controller interaction
- Drive low current indicator LEDs (1 to 25 mA) with most logic gates
- Add configurability using logic functions
- See more about this use case in the Logic Minute video Combining Power Good Signals
- Find the right AND gate through the online parametric search tool

3.1.2 Debounce Switches and Buttons

Figure 4. Using Logic to Prevent Multiple Triggers of a CMOS Input Due to Switch Bounce.

- Prevents multiple triggers of CMOS inputs due to switch bounce
- Works when the system controller is asleep
- Works without a system controller
- Reduces controller code complexity, no software debounce required
- See more about this use case in the Logic Minute video Debounce a Switch
- Find the right Schmitt-trigger buffer through the online parametric search tool
3.1.3 Increase Number of Controller Inputs

• Input 8 bits of parallel data to the System Controller with as few as two I/Os
• Daisy chain shift registers to produce large numbers of inputs
• Input up to 180 Mbps of serial data with a parallel-in serial-out shift register
• Find the right Shift Register through the online parametric search tool

Figure 5. Using Shift-register to Serialize Parallel Data and Conserve Controller I/O’s

3.1.4 Increase Number of Controller Outputs

• Turn as few as two outputs into 8 outputs with one serial-in parallel-out shift register
• Daisy chain shift registers to produce large numbers of outputs
• Drive low-current (< 8 mA) LEDs directly
• Find the right Shift Register through the online parametric search tool

Figure 6. Using Two Shift Registers to Control 16 LEDs with Three Signals (Data, Shift Clock, Output Register Clock)
3.2 Voltage Translation Use Cases

3.2.1 SPI Communication

Enable communication when devices have mismatched logic voltage levels
Prevent damage to devices that cannot support higher voltage inputs
Improve data rates over discrete translation solutions
Provide protection from disconnected peripherals
Find the right voltage level translator through the [online parametric search tool](www.ti.com).

3.2.2 RMII Communication

Enable communication when devices have mismatched logic voltage levels
Prevent damage to devices that cannot support higher voltage inputs
Improve data rates over discrete translation solutions to support RMII interface speed of 100 Mbps
Protect downstream devices during power down with V<sub>CC</sub> isolation
Find the right voltage level translator through the [online parametric search tool](www.ti.com).
4 Recommended Logic and Translation Families for Network Switches

4.1 AXC: Advanced eXtremely low-voltage CMOS Translation

Key Features
• Up and Down Translation Across 0.65 V to 3.6 V
• Designed with glitch suppression circuitry to improve power sequencing performance
• Maximum Quiescent Current \( I_{CC} \) as low as 6 µA (85°C Maximum) and 14 µA (125°C Maximum)
• Up to 500-Mbps support when translating from 1.8 to 3.3V
• \( V_{CC} \) Isolation Feature – If either \( V_{CC} \) input is Below 100 mV, all I/Os outputs are disabled and become high impedance
• \( I_{off} \) supports partial-power-down mode operation
• Operating Temperature: –40°C to +125°C
• Packaging Options: SC70, SM8, SON, SOT-23, SOT, UQFN, US8, X2SON

Find the right AXC family voltage level translation devices through the online parametric search tool

4.2 LVC: Low-Voltage CMOS Logic and Translation

Key Features: SN74LVCxxxx
• Huge portfolio of logic functions
• LVC: 4+ channels per package
• Over-voltage tolerant inputs allow unidirectional down-translation with any function
• High-drive outputs (up to 32mA)
• Up to 250-Mbps operation
• \( I_{off} \) supports partial-power-down mode operation
• Packaging Options: SOIC, TSSOP, VQFN, SOP, SSOP

Key Features: SN74LVCxGxxxx
• Put 1, 2, or 3 channels of any logic function right where you need them
• Over-voltage tolerant inputs allow unidirectional down-translation with any gate or buffer
• High-drive outputs (up to 32 mA)
• Up to 250-Mbps operation
• \( I_{off} \) supports partial-power-down mode operation
• Packaging Options: SOT-23, SC70, X2SON, SOT-5X3, SON, DSBGA

Key Features: SN74LVCxTxxxx
• LVCxT: Up and Down Translation Across 1.65 V to 5.5 V
• 1, 2, 8, or 16 channels per device
• High-drive outputs (up to 32 mA)
• Up to 250-Mbps operation
• \( I_{off} \) supports partial-power-down mode operation

Find the right LVC family logic and voltage level translation devices through the online parametric search tool

4.3 HC: High-speed CMOS Logic

Key Features:
• Huge portfolio of logic functions
Recommended Logic and Translation Families for Network Switches

- 4+ channels per package
- Inputs and output include positive and negative clamp diodes
- Wide voltage operating range of 2 V to 6 V
- Up to 140-Mbps operation
- Packaging Options: PDIP, SO, SOIC, SSOP, TSSOP

Find the right HC family voltage level translation devices through the online parametric search tool.
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated