ABSTRACT
The goal of this document is to introduce a wide range of theories and topics that are relevant to high-speed, digital-to-analog converters (DAC). This document provides details on sampling theory, data-sheet specifications, common system-level concerns, and the common functions of interpolation DACs such as FIR filters, Digital Mixing and Quadrature Modulator Correction.

Contents
1 Introduction .................................................................................................................. 2
2 Spectral Performance Terminology .................................................................................. 3
3 DAC Nyquist Zones, Zero Order Hold, and Images ......................................................... 5
4 Interpolating DAC Topic 1: FIR filters ........................................................................... 7
5 Interpolating DAC Topic 2: Digital Mixing ................................................................. 12
6 Interpolating DAC Topic 3: Quadrature Modulator Correction (QMC) ......................... 19

List of Figures
1 Basic DAC Diagram and Terminology ................................................................................. 2
2 Frequency Domain vs. Time Domain ................................................................................... 3
3 Single tone DAC Performance Terminology ...................................................................... 4
4 WCDMA ACLR .................................................................................................................. 4
5 IMD3 ................................................................................................................................ 5
6 Ideal Sine Wave .................................................................................................................. 5
7 Ideal DAC Sine Wave ......................................................................................................... 5
8 Hypothetical Spectrum (sampled at Fs). ............................................................................. 6
9 Zero Order Hold Time and Frequency Domain plots .................................................... 7
10 Convolution in the Time Domain ...................................................................................... 7
11 Convolution in the Frequency Domain ........................................................................... 7
12 DAC5688 Block Diagram – FIR filters ............................................................................ 9
13 Interpolation Example ....................................................................................................... 10
14 Single FIR Filter and a Composite FIR Filter Spectrum .................................................. 11
15 DAC5688 Block Diagram – Clock Section ....................................................................... 11
16 DAC5688 Block Diagram – Digital Mixing Section ....................................................... 12
17 Digital Mixer, Complex IQ In and 1 Real Out ............................................................... 13
18 Digital Mixer, Complex IQ In and 1 Real Out (2 examples) .......................................... 14
19 Digital Mixer, Complex IQ In and 1 Real out .................................................................. 15
20 Digital Mixer, Complex IQ In and 1 Real out – Wideband example ............................... 16
21 Real Output System Architecture .................................................................................... 17
22 Digital Mixer, Complex IQ In and Complex IQ Out ....................................................... 17
23 Digital Complex IQ In, Digital Complex IQ Out, With an Analog Mixer ....................... 18
24 Digital Mixer, 2 Real In and 2 Real Out ......................................................................... 18
25 Quadrature Modulator, Common Source of Errors ....................................................... 19
26 DAC5688 Block Diagram – QMC Functions .................................................................. 20
# 1 Introduction

A Digital to Analog Converter (DAC or D-to-A) is a device that converts digital codes to an analog signal. There are many categories of DACs. Some of these categories include sigma-delta DACs, pulse width modulators, interpolating and high speed DACs. In this paper the focus will be on the interpolating and high speed DACs.

**Figure 1** provides the basic block diagram, functionality and common terminology for DACs. This figure shows a digital word applied to the inputs of the DAC, which is then converted to an analog signal at the sampling frequency (Fs) applied to the DAC clock. **Figure 1** is a time domain representation of the DACs input and output signals.

<table>
<thead>
<tr>
<th>Time</th>
<th>D5</th>
<th>D4</th>
<th>D3</th>
<th>D2</th>
<th>D1</th>
<th>D0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1/Fs</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>2/Fs</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>3/Fs</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>......</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>N-2/Fs</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>N-1/Fs</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>N/Fs</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

Fout: Analog Output Frequency = 1/(t₂ – t₁)

Fs: Clock Frequency

N: Number of digital samples

n: Number of output bits; in this 6 bit DAC example n = 6

**Figure 1. Basic DAC Diagram and Terminology**

Time domain representations are often described as real world signals. In **Figure 1**, notice the analog output’s amplitude is shown in volts (linear) and seconds (linear). Also notice the digital input codes are listed with time stamps (1/Fs, 2/Fs, 3/Fs...). Time domain representations are often easy to visualize and help with understanding gross concepts. However the time domain is poor when it comes to measuring performance of DACs and other signal processing devices. Measuring performance is best done in the frequency domain. Therefore, it is important to understand how the time domain and frequency domain relate.
Figure 2. Frequency Domain vs. Time Domain

Figure 2 demonstrates a high level overview of the differences between the time domain and the frequency domain. Frequency domain plots are measured in Signal Power (log scale) and frequency (linear). Figure 2’s frequency domain plots the signal imperfections are labeled as noise and harmonics. Notice the ease with which one can identify and quantify these imperfections. Frequency domain plots are also commonly termed spectrums, spectral plots, or Fast Fourier Transforms (FFT). In Figure 2 the terms Nyquist, harmonics, imaging and the sinc function are introduced. These important signal processing terms will be discussed in more detail later.

2 Spectral Performance Terminology

SNR: Stands for Signal to Noise Ratio. SNR is the ratio of the RMS value of the fundamental \((P_{S})\) output signal to the RMS sum of all other spectral components below the Nyquist frequency, including noise \((P_{N})\), but excluding the first six harmonics and dc. Refer to Figure 3 for the SNR equation and illustration.
**Spectral Performance Terminology**

**SFDR:** Stands for Spurious Free Dynamic Range: SFDR is the ratio of the power of the fundamental ($P_S$) to the next highest spur ($P_n$). Refer to Figure 3 for the SFDR equation and illustration. Unless noted in the datasheet SFDR includes the harmonics, but excludes dc.

$$\text{SNR} = 10\log_{10} \left( \frac{P_S}{P_N} \right)$$

$$\text{SFDR} = 10\log_{10} \left( \frac{P_S}{P_H} \right)$$

$P_S$: Signal Power (Red)

$P_N$: Noise Floor Power (Blue)

$P_H$: Power of Next Highest Spur (Purple)

In this plot harmonic #3 would be $P_H$ in the SFDR calculation, since it is the largest non-fundamental spur.

![Figure 3. Single tone DAC Performance Terminology](image)

**ACLR:** Stands for Adjacent Channel Leakage Ratio. ACLR is used to measure a variety of standards with different signal bandwidths and offsets. Figure 4 is provided as an example of the 3.84Mcps 3GPP W-CDMA input signal measured in 3.84MHz bandwidth at a 5MHz offset from the carrier with a 12dB peak-to-average ratio. Refer to Figure 4 for ACLR equation and illustration.

$$\text{ACLR}_{\text{Low}} = \text{CHP}_{\text{Carrier}} - \text{CHP}_{\text{Low}}$$

$$\text{ACLR}_{\text{High}} = \text{CHP}_{\text{Carrier}} - \text{CHP}_{\text{High}}$$

$\text{CHP}$: Channel Power

![Figure 4. WCDMA ACLR](image)

**IMD3:** refers to the InterModulation Distortion from the 3rd harmonic of a circuit. IMD3 is of particular importance in narrow or wide band signals because its distortion products can land in the signal band or the adjacent channel. This can be seen by looking at a signal that is made up of two sine waves, one at $f_1$ and one at $f_2$. The 3rd order products of these sine waves create frequencies at $2 \times f_2 - f_1$ and $2 \times f_1 - f_2$, which are very close to the signals $f_1$ and $f_2$. Refer to Figure 5 for the IMD3 equation and illustration.
3 DAC Nyquist Zones, Zero Order Hold, and Images

The terms Nyquist zones, Zero Order Hold and Images are some basic DAC terms. Once understood, many of the advanced DAC concepts discussed later will follow naturally. The following paragraph asks some questions whose answers will lead to an understanding of these terms.

Why do the frequency domain plots differ in Figure 6 and Figure 7? The answer lies within the red circle in Figure 7’s time domain plot. For ease of explanation, there are 2 differences in Figure 7’s Frequency domain plot that will be discussed. 1) Why do the $F_{\text{out}}$ images exist in every Nyquist zone? (What is a Nyquist Zone?) 2) Why do the $F_{\text{out}}$ images decrease in amplitude?

**Figure 6. Ideal Sine Wave**

**Figure 7. Ideal DAC Sine Wave**

**IMD3 = $P_1 - P_3$**

$P_1$: Signal Power (Red)

$P_3$: IM3 Power (Blue)

Assumes power of $f_1 = f_2$

Assumes power of IM3 $1 = IM3 2$
1) In Figure 7, why do the $F_{out}$ images exist in every Nyquist zone? What is a Nyquist Zone?

The Poisson summation formula indicates that the samples of function $x(t)$ are sufficient to create a periodic extension of function $X(f)$. The result is:

$$X(f) = \sum_{k = -\infty}^{\infty} X(f - kF_s)$$

(1)

The variable $k$ in Equation 1 causes the Fourier transform output to output a copy of the signal $X(f)$ at every multiple of $F_s$. Equation 1’s output is depicted visually in Figure 8 as copies of $X(f)$ are shifted by multiples of $F_s$. Figure 8 also provides a visual example of the Nyquist Frequency, $F_s/2$. Since these signals are repeated at multiples of $F_s$, then for bandwidths greater than $F_s/2$ information loss (red area) will occur. As shown in Figure 8 multiples of the Nyquist frequency determines the Nyquist Zones. In most literature, Nyquist Zones are only defined for the positive frequency spectrum.

![Figure 8. Hypothetical Spectrum (sampled at $F_s$)](image)

Using Equation 1 in conjunction with Figure 7, $X(f)$ would be $\sin(f)$ and the sample rate is $F_s$. Using Equation 1 this expands to $X(f) = \sin(f+\infty \times F_s) + \sin(f+2\times F_s) + \sin(f+F_s) + \sin(f+F_s) + \sin(f+2\times F_s) \ldots + \sin(f-\infty \times F_s)$.

In Figure 7, what is not shown is the $-F_{out}$ plot of the spectrum. Adding $F_s$ to $F_{out}$ and $-F_{out}$ results in the tones shown in Nyquist Zones 2 and 3. Likewise adding $2\times F_s$ to $F_{out}$ and $-F_{out}$ results in the tones shown in Nyquist Zones 4 and 5. This explains why the $F_{out}$ exist in every Nyquist zone in Figure 7.

2) In Figure 8, why do the $F_{out}$ images decrease in amplitude?

The answer is due to frequency response of the zero-order hold function. In Figure 9, a zero order hold function is shown in the time domain and frequency domain. The frequency domain plot shown in Figure 9 is also the sinc function $(\sin(x)/x)$. The sinc function has a decreasing amplitude with frequency due to the denominator $x$. 

---

DAC Nyquist Zones, Zero Order Hold, and Images
The DACs sampling nature creates the analog output to have a zero order hold function at each sample. This is shown pictorially in Figure 10 and Figure 11. The math behind these concepts is described in many textbooks and is a very lengthy topic. The decreasing amplitude of the $F_{out}$ images in Figure 7, and Figure 11 are determined by the sinc function of the zero order hold as a result.

Figure 10. Convolution in the Time Domain

Figure 11. Convolution in the Frequency Domain

4 Interpolating DAC Topic 1: FIR filters

To understand the need for FIR filters in interpolating DACs, the design constraints of high speed DACs should be understood initially. Consider the following three cases in Table 1. Spend some time to understand the concerns and comments in each of the 3 cases.
### Table 1. DAC Case Study

<table>
<thead>
<tr>
<th>Case 1:</th>
<th>Case 2:</th>
<th>Case 3:</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Customer Requirements:</strong></td>
<td><strong>Customer Requirements:</strong></td>
<td><strong>Customer Requirements:</strong></td>
</tr>
<tr>
<td>Fs = 250Msps</td>
<td>Fs = 250Msps</td>
<td>Fs = 500Msps</td>
</tr>
<tr>
<td>Fout = 20MHz</td>
<td>Fout = 100MHz (change from case 1)</td>
<td>Fout = 100MHz</td>
</tr>
<tr>
<td>SFDR = 80dBc</td>
<td>SFDR = 80 dBc</td>
<td>SFDR = 80dBc</td>
</tr>
<tr>
<td><strong>Concerns/Comments:</strong></td>
<td><strong>Concerns/Comments:</strong></td>
<td><strong>Concerns/Comments:</strong></td>
</tr>
<tr>
<td>None</td>
<td>Tough LPF requirements due to image amplitude and frequency spacing. Sinc Function:</td>
<td>A higher sample rate solves LPF and amplitude (SNR) concerns in Case 2. Higher DAC sample rates forces the DAC to have an LVDS interface: complexity, 2× of signals/pins; cost: to achieve higher clock and data rates a higher cost ASIC/FPGA is required</td>
</tr>
</tbody>
</table>

In Table 1, cases 2 and 3 illustrate that as F_{out} frequency increases there are technical trade-offs of SNR, low pass filtering requirements, and data rate requirements. These trade-offs can increase the cost and complexity of the system design.

The FIR filters in interpolating DACs were designed to address the trade-offs shown in Table 1. This basic idea is to provide a slower data rate to the DAC inputs and oversample the data inside the interpolating DAC. Interpolating DACs have the slower data rate benefit of Table 1’s case 2 and the LPF and SNR benefits of Table 1’s case 3. When compared to a standard DAC the trade-offs are increased cost, a slightly larger package footprint, and possibly a more complicated clock scheme.
Interpolating DACs often have capabilities to perform 8x or 16x interpolation by daisy chaining multiple FIR filters as seen in Figure 12. Figure 13 is a pictorial example of how one FIR filter in an interpolating DAC functions. Figure 13 is a simple example of one FIR performing 2x interpolation of the input signal.

Figure 12. DAC5688 Block Diagram – FIR filters
Zero stuffing causes:
- a 6dB loss in signal amplitude
- sampling frequency doubled

Interpolation improves signal amplitude to near original level.

Figure 13. Interpolation Example

A DAC’s datasheet will provide the FIR (Finite Impulse Response) filter shapes and specifications. Figure 14 provides an example of some plots that can be found in datasheets.
Interpolation does create a new design consideration. After the FIR filters the DAC will need to be clocked at a multiple of the data rate. This implies there would be two clocks, one for the data and one for the DAC. For instance in a 2x interpolation mode as shown in Figure 13, the DAC will require a clock 2x the speed of the input data rate. Similar statements can be made about 4x, 8x, and 16x interpolation modes.

Most interpolating DACs provide 3 options to solve this clocking concern. Each option has a cost/complexity vs. performance trade-off.

**Option 1: PLL Clock Mode**

The PLL clock mode allows for the user to input a reference clock at the data rate. The internal VCO/PLL will than generate the higher frequency DAC clock from the reference clock. This mode reduces system cost and complexity by allowing the designer to use the DAC without the need for a higher speed clock. However, often the PLL/VCO option generates more phase noise than an external clock. This added phase noise will affect the DACs SNR and SFDR performance.
**Option 2: External Clock Mode**
A high speed clock is applied to the DAC at the DAC sample rate. The data sample rate is divided down from this high speed clock. Compared to option 3 this reduces system cost and complexity as only one clock is needed. This method also has good clock phase noise. If multiple DACs are used in a system, then dividing the high speed DAC clock to the lower speed data clock rate can create some phase uncertainty between multiple DACs, as it is not certain that all the DAC clock dividers are triggering on the same clock edge. This may be a problem in some system designs.

**Option 3: Dual Clock Mode**
One clock is supplied at the DAC speed and another clock is supplied at the data rate. When used with multiple DACs this method solves the phase uncertainty problem with Option 2. This method has good clock phase noise. The method adds cost to the design when compared with the other methods.

### 5 Interpolating DAC Topic 2: Digital Mixing

In many system designs the digital mixing function is used to shift a signal to another frequency for channel selection or to improve image filtering requirements. Often this function of digital mixing is performed with an external digital chip, either a DSP or FPGA. Most interpolating DACs include this function in their digital logic section. This helps reduce the complexity of the digital baseband design by moving this functionality inside the DAC.

![Figure 16. DAC5688 Block Diagram – Digital Mixing Section](image-url)

Figure 16 provides the block diagram of the digital mixing section. In this digital section signals from the FIR filters are mixed with a digital sine wave from the Numerically Controlled Oscillator (NCO). The output of the mixer will shift the incoming signal to another frequency based on the NCO’s frequency.

**NCO**
The NCO creates a cosine and a sine wave at identical frequencies. The frequency of the NCO is calculated by the DAC clock frequency and the values for the NCO programmed in the serial interface. *Equation 2* provides an example of an equation used to set the NCO output frequency. For a given DAC it is best to refer to the datasheet for the exact equation for that DAC. In the *Equation 2* example the denominator is $2^{32}$. The denominator sets the frequency resolution of the NCO:

$$f_{\text{NCO}} = \left(\text{freq} \times f_{\text{NCO_CLK}}\right) \times 2^{32}$$  

*Equation 2*

Where:
- $f_{\text{NCO}}$: output frequency of NCO
- freq: 32bit frequency word programmed by serial interface
Digital Mixer (Digital Up Converter – DUC)
The signals from the NCO and FIR filter or Data inputs are then fed into the digital mixer.

The Digital mixer can be used in one of three modes. The three modes are:
1. Complex IQ In and 1 Real Out
2. Complex IQ In and Complex IQ Out
3. 2 Real In and 2 Real Out.

The following will describe how the digital mixer works. Initially mode 1, Complex IQ In and 1 Real Out will be analyzed to understand the mixer behavior.

At this point the math is a little cumbersome at the digital mixer output in Figure 17. Using trigonometry identities, and by making an assumption, the output equation can be simplified. The assumption is that input signals $I_{IN}$ and $Q_{IN}$ are the same signal, but are 90 degrees out of phase. The reason this assumption is made is that this is how most customers will use this DAC function in their application. Also, for ease of illustration $I_{IN}$ and $Q_{IN}$ will be single frequency signals (sine wave and cosine waves). The result of this assumption is shown in Figure 18.

Figure 17. Digital Mixer, Complex IQ In and 1 Real Out

\[ I_{IN}(t) \ast \cos(2\pi f_{NCO}t) - I_{IN}(t) \ast \cos(2\pi f_{NCO}t) \]
At this point the math is still cumbersome, but it allows for some simplifications using trigonometry identities shown below. Figure 19 shows the result of this simplification.

**Product to Sum Identities**
- \( \cos(\phi) \times \cos(\psi) = \frac{1}{2} \times [\cos(\phi-\psi) + \cos(\phi+\psi)] \)
- \( \sin(\phi) \times \sin(\psi) = \frac{1}{2} \times [\cos(\phi-\psi) - \cos(\phi+\psi)] \)
- \( \sin(\phi) \times \cos(\psi) = \frac{1}{2} \times [\sin(\phi+\psi) + \sin(\phi-\psi)] \)
- \( \cos(\phi) \times \sin(\psi) = \frac{1}{2} \times [\sin(\phi+\psi) - \sin(\phi-\psi)] \)
The output in Figure 19 produces a very simple formula for this digital mixer operation. Notice the real output is simply a frequency shift of the complex input signal. Whether \( I_{\text{IN}} \) and \( Q_{\text{IN}} \) are –90 or +90 degrees out of phase, would determine whether one would add or subtract the NCO and Input frequencies (\( f_{\text{NCO}} \pm f_1 \)). This operation is shown in the frequency domain plots in Figure 19.

For wideband signals the same concept of adding or subtracting the wideband signal from the NCO frequency will result in a frequency shift. The wideband signal example is shown in Figure 20.
Figure 20. Digital Mixer, Complex IQ In and 1 Real out – Wideband example

Figure 19 and Figure 20 also begin to hint at one of the weaknesses of the complex in to real out architecture. All real signals have a positive and a negative frequency that are equal in amplitude. This weakness is seen in with a radio architecture where the DAC output needs to be up converted to an RF signal by an analog mixer. Notice the analog mixer up converts both the positive and negative IF frequencies. This results in duplicate information since two different RF±IF frequencies (sidebands) are created. Duplicate information has the results of increasing the noise floor by 2x and decreasing the mixer’s bandwidth by a half. The end result of this is that BPF #2 is used to remove one of the two signals. In Figure 21, there is a term labeled LO feed through. LO feed through is a common issue with analog mixers. With a real signal a BPF is used to remove the LO feed through. Real signals do not allow for the option of digital correction techniques to remove LO feed through.
Mode 2, **Complex IQ In and Complex IQ Out** is a fairly similar concept in the digital section, with the one significant exception being that 2 digital mixers are used. The outputs of the two digital mixers create a complex IQ signal. In theory this complex IQ out signal solves the weakness of the Complex IQ In to Real Out architecture in Figure 21. In practice these theoretical improvements were not possible until recent advances in DSP correction algorithms that are more readily available today. A block diagram of mode 2 is shown in Figure 22.

**Figure 21. Real Output System Architecture**

**Figure 22. Digital Mixer, Complex IQ In and Complex IQ Out**

**Figure 22** shows a typical Complex IQ In to Complex IQ Out application schematic. In **Figure 23** the Complex IQ Out signal is up converted to a real signal by an analog mixer. Also notice this architecture has the ability to program a –NCO frequency. This is another advantage of this mode over the Complex IQ in to Real Out mode.
This diagram uses the same Trigonometry functions as Figure 18-20. However, for this example only the results are shown in the table below.

<table>
<thead>
<tr>
<th>NCO frequency</th>
<th>I</th>
<th>Q</th>
<th>DAC A</th>
<th>DAC B</th>
<th>Analog Out</th>
</tr>
</thead>
<tbody>
<tr>
<td>+ f_{NCO}</td>
<td>cos(f_i)</td>
<td>sin(f_i)</td>
<td>cos(f_{NCO}+f_i)</td>
<td>-sin(f_{NCO}+f_i)</td>
<td>cos(f_{IF}+f_{NCO}+f_i)</td>
</tr>
<tr>
<td>-f_{NCO}</td>
<td>cos(f_i)</td>
<td>-sin(f_i)</td>
<td>cos(f_{NCO}-f_i)</td>
<td>-sin(f_{NCO}-f_i)</td>
<td>cos(f_{IF}-f_{NCO}-f_i)</td>
</tr>
<tr>
<td></td>
<td>cos(f_i)</td>
<td>sin(f_i)</td>
<td>cos(f_{NCO}+f_i)</td>
<td>-sin(f_{NCO}+f_i)</td>
<td>cos(f_{IF}+f_{NCO}+f_i)</td>
</tr>
</tbody>
</table>

Figure 23. Digital Complex IQ In, Digital Complex IQ Out, With an Analog Mixer

Analog mixers inherently have some errors that cause LO feed through or sideband issues. As mentioned previously, in theory the Complex IQ In, Complex IQ Out mode can correct for these issues by adjusting the DACs phase and offset values. This will be discussed in more detail in the Quadrature Modulator Correction (QMC) section.

Mode 3, 2 Real In and 2 Real Out, takes advantage of some unique properties of the mixer and interpolation filters. This mode can only be used when the NCO is set to half of the DAC clock speed. By running the NCO at this rate the cos function of the NCO will output \{ ..-1,1,-1,1,... \}. Likewise the sin function of the NCO will output \{ ..0,0,0,0,... \}. The result of this the sin function will cancel out the signal and the resulting block diagram is shown in Figure 24.

Figure 24. Digital Mixer, 2 Real In and 2 Real Out
Interpolating DAC Topic 3: Quadrature Modulator Correction (QMC)

To understand the need for the QMC section of the interpolating DACs it is best to understand that in many applications the DAC outputs are connected to the input of a quadrature modulator. The path between the DAC and the modulator itself have DC, gain and phase errors. As seen in Figure 25 these DC, gain and phase errors create spectral errors. In Figure 25, it can be noticed that 2 unwanted spurs are created in the RF spectrum due to these errors. The unwanted carrier spur (\(F_{LO}\)) is a result of the DC error mixing with the LO frequency. The unwanted side band spur (\(F_{SB}\)) is a result of the gain and phase errors.

The goal of the QMC section of a DAC is to manipulate the DC, phase and gain of the DAC signal in such a way that it offsets the errors seen internal to and at the inputs of the quadrature modulator. In an ideal case QMC would remove the spurs at \(F_{LO}\) and \(F_{SB}\) in Figure 25. In practice, the QMC section has been seen to improve the carrier suppression and sideband suppression to about –70dBc.

Figure 26 shows a typical block diagram of the QMC section of a DAC. As shown in Figure 26, the QMC section provides the DAC an easy way to force offset, gain and phase errors that cancel out the errors at the quadrature modulator. Once the DC, gain and phase errors are known, programming the DAC is straightforward.
These DC, offset and phase errors can drift with phase, temperature and time. In an ideal case the application would have a real time measurement system that could measure these errors and program the DAC to correct these errors. However, a system like this adds complexity and cost to the system design. At the time of this document, most end users manually calibrated their systems QMC values at time zero and 25°C only. A few end users calibrated their systems QMC values at time zero and several temperatures. The values for QMC correction values are then stored in an EEPROM and written to the DAC via DSP or FPGA when the system is in the field.
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

**Products**

<table>
<thead>
<tr>
<th>Audio</th>
<th><a href="http://www.ti.com/audio">www.ti.com/audio</a></th>
</tr>
</thead>
<tbody>
<tr>
<td>Amplifiers</td>
<td>amplifier.ti.com</td>
</tr>
<tr>
<td>Data Converters</td>
<td>dataconverter.ti.com</td>
</tr>
<tr>
<td>DLP® Products</td>
<td><a href="http://www.dlp.com">www.dlp.com</a></td>
</tr>
<tr>
<td>DSP</td>
<td>dsp.ti.com</td>
</tr>
<tr>
<td>Clocks and Timers</td>
<td><a href="http://www.ti.com/clocks">www.ti.com/clocks</a></td>
</tr>
<tr>
<td>Interface</td>
<td>interface.ti.com</td>
</tr>
<tr>
<td>Logic</td>
<td>logic.ti.com</td>
</tr>
<tr>
<td>Power Mgmt</td>
<td>power.ti.com</td>
</tr>
<tr>
<td>Microcontrollers</td>
<td>microcontroller.ti.com</td>
</tr>
<tr>
<td>RFID</td>
<td><a href="http://www.ti-rfid.com">www.ti-rfid.com</a></td>
</tr>
<tr>
<td>OMAP Applications Processors</td>
<td><a href="http://www.ti.com/omap">www.ti.com/omap</a></td>
</tr>
<tr>
<td>Wireless Connectivity</td>
<td><a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a></td>
</tr>
</tbody>
</table>

**Applications**

| Automotive and Transportation | www.ti.com/automotive |
| Communications and Telecom | www.ti.com/communications |
| Computers and Peripherals | www.ti.com/computers |
| Consumer Electronics | www.ti.com/consumer-apps |
| Energy and Lighting | www.ti.com/energy |
| Industrial | www.ti.com/industrial |
| Medical | www.ti.com/medical |
| Security | www.ti.com/security |
| Space, Avionics and Defense | www.ti.com/space-avionics-defense |
| Video and Imaging | www.ti.com/video |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2012, Texas Instruments Incorporated